1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2017 Tony Lindgren <tony@atomide.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Rewritten for Linux IIO framework with some code based on
6*4882a593Smuzhiyun * earlier driver found in the Motorola Linux kernel:
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2009-2010 Motorola, Inc.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/property.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/iio/buffer.h>
24*4882a593Smuzhiyun #include <linux/iio/driver.h>
25*4882a593Smuzhiyun #include <linux/iio/iio.h>
26*4882a593Smuzhiyun #include <linux/iio/kfifo_buf.h>
27*4882a593Smuzhiyun #include <linux/mfd/motorola-cpcap.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Register CPCAP_REG_ADCC1 bits */
30*4882a593Smuzhiyun #define CPCAP_BIT_ADEN_AUTO_CLR BIT(15) /* Currently unused */
31*4882a593Smuzhiyun #define CPCAP_BIT_CAL_MODE BIT(14) /* Set with BIT_RAND0 */
32*4882a593Smuzhiyun #define CPCAP_BIT_ADC_CLK_SEL1 BIT(13) /* Currently unused */
33*4882a593Smuzhiyun #define CPCAP_BIT_ADC_CLK_SEL0 BIT(12) /* Currently unused */
34*4882a593Smuzhiyun #define CPCAP_BIT_ATOX BIT(11)
35*4882a593Smuzhiyun #define CPCAP_BIT_ATO3 BIT(10)
36*4882a593Smuzhiyun #define CPCAP_BIT_ATO2 BIT(9)
37*4882a593Smuzhiyun #define CPCAP_BIT_ATO1 BIT(8)
38*4882a593Smuzhiyun #define CPCAP_BIT_ATO0 BIT(7)
39*4882a593Smuzhiyun #define CPCAP_BIT_ADA2 BIT(6)
40*4882a593Smuzhiyun #define CPCAP_BIT_ADA1 BIT(5)
41*4882a593Smuzhiyun #define CPCAP_BIT_ADA0 BIT(4)
42*4882a593Smuzhiyun #define CPCAP_BIT_AD_SEL1 BIT(3) /* Set for bank1 */
43*4882a593Smuzhiyun #define CPCAP_BIT_RAND1 BIT(2) /* Set for channel 16 & 17 */
44*4882a593Smuzhiyun #define CPCAP_BIT_RAND0 BIT(1) /* Set with CAL_MODE */
45*4882a593Smuzhiyun #define CPCAP_BIT_ADEN BIT(0) /* Currently unused */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define CPCAP_REG_ADCC1_DEFAULTS (CPCAP_BIT_ADEN_AUTO_CLR | \
48*4882a593Smuzhiyun CPCAP_BIT_ADC_CLK_SEL0 | \
49*4882a593Smuzhiyun CPCAP_BIT_RAND1)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Register CPCAP_REG_ADCC2 bits */
52*4882a593Smuzhiyun #define CPCAP_BIT_CAL_FACTOR_ENABLE BIT(15) /* Currently unused */
53*4882a593Smuzhiyun #define CPCAP_BIT_BATDETB_EN BIT(14) /* Currently unused */
54*4882a593Smuzhiyun #define CPCAP_BIT_ADTRIG_ONESHOT BIT(13) /* Set for !TIMING_IMM */
55*4882a593Smuzhiyun #define CPCAP_BIT_ASC BIT(12) /* Set for TIMING_IMM */
56*4882a593Smuzhiyun #define CPCAP_BIT_ATOX_PS_FACTOR BIT(11)
57*4882a593Smuzhiyun #define CPCAP_BIT_ADC_PS_FACTOR1 BIT(10)
58*4882a593Smuzhiyun #define CPCAP_BIT_ADC_PS_FACTOR0 BIT(9)
59*4882a593Smuzhiyun #define CPCAP_BIT_AD4_SELECT BIT(8) /* Currently unused */
60*4882a593Smuzhiyun #define CPCAP_BIT_ADC_BUSY BIT(7) /* Currently unused */
61*4882a593Smuzhiyun #define CPCAP_BIT_THERMBIAS_EN BIT(6) /* Bias for AD0_BATTDETB */
62*4882a593Smuzhiyun #define CPCAP_BIT_ADTRIG_DIS BIT(5) /* Disable interrupt */
63*4882a593Smuzhiyun #define CPCAP_BIT_LIADC BIT(4) /* Currently unused */
64*4882a593Smuzhiyun #define CPCAP_BIT_TS_REFEN BIT(3) /* Currently unused */
65*4882a593Smuzhiyun #define CPCAP_BIT_TS_M2 BIT(2) /* Currently unused */
66*4882a593Smuzhiyun #define CPCAP_BIT_TS_M1 BIT(1) /* Currently unused */
67*4882a593Smuzhiyun #define CPCAP_BIT_TS_M0 BIT(0) /* Currently unused */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define CPCAP_REG_ADCC2_DEFAULTS (CPCAP_BIT_AD4_SELECT | \
70*4882a593Smuzhiyun CPCAP_BIT_ADTRIG_DIS | \
71*4882a593Smuzhiyun CPCAP_BIT_LIADC | \
72*4882a593Smuzhiyun CPCAP_BIT_TS_M2 | \
73*4882a593Smuzhiyun CPCAP_BIT_TS_M1)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define CPCAP_MAX_TEMP_LVL 27
76*4882a593Smuzhiyun #define CPCAP_FOUR_POINT_TWO_ADC 801
77*4882a593Smuzhiyun #define ST_ADC_CAL_CHRGI_HIGH_THRESHOLD 530
78*4882a593Smuzhiyun #define ST_ADC_CAL_CHRGI_LOW_THRESHOLD 494
79*4882a593Smuzhiyun #define ST_ADC_CAL_BATTI_HIGH_THRESHOLD 530
80*4882a593Smuzhiyun #define ST_ADC_CAL_BATTI_LOW_THRESHOLD 494
81*4882a593Smuzhiyun #define ST_ADC_CALIBRATE_DIFF_THRESHOLD 3
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define CPCAP_ADC_MAX_RETRIES 5 /* Calibration */
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * struct cpcap_adc_ato - timing settings for cpcap adc
87*4882a593Smuzhiyun *
88*4882a593Smuzhiyun * Unfortunately no cpcap documentation available, please document when
89*4882a593Smuzhiyun * using these.
90*4882a593Smuzhiyun */
91*4882a593Smuzhiyun struct cpcap_adc_ato {
92*4882a593Smuzhiyun unsigned short ato_in;
93*4882a593Smuzhiyun unsigned short atox_in;
94*4882a593Smuzhiyun unsigned short adc_ps_factor_in;
95*4882a593Smuzhiyun unsigned short atox_ps_factor_in;
96*4882a593Smuzhiyun unsigned short ato_out;
97*4882a593Smuzhiyun unsigned short atox_out;
98*4882a593Smuzhiyun unsigned short adc_ps_factor_out;
99*4882a593Smuzhiyun unsigned short atox_ps_factor_out;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /**
103*4882a593Smuzhiyun * struct cpcap-adc - cpcap adc device driver data
104*4882a593Smuzhiyun * @reg: cpcap regmap
105*4882a593Smuzhiyun * @dev: struct device
106*4882a593Smuzhiyun * @vendor: cpcap vendor
107*4882a593Smuzhiyun * @irq: interrupt
108*4882a593Smuzhiyun * @lock: mutex
109*4882a593Smuzhiyun * @ato: request timings
110*4882a593Smuzhiyun * @wq_data_avail: work queue
111*4882a593Smuzhiyun * @done: work done
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun struct cpcap_adc {
114*4882a593Smuzhiyun struct regmap *reg;
115*4882a593Smuzhiyun struct device *dev;
116*4882a593Smuzhiyun u16 vendor;
117*4882a593Smuzhiyun int irq;
118*4882a593Smuzhiyun struct mutex lock; /* ADC register access lock */
119*4882a593Smuzhiyun const struct cpcap_adc_ato *ato;
120*4882a593Smuzhiyun wait_queue_head_t wq_data_avail;
121*4882a593Smuzhiyun bool done;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * enum cpcap_adc_channel - cpcap adc channels
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun enum cpcap_adc_channel {
128*4882a593Smuzhiyun /* Bank0 channels */
129*4882a593Smuzhiyun CPCAP_ADC_AD0, /* Battery temperature */
130*4882a593Smuzhiyun CPCAP_ADC_BATTP, /* Battery voltage */
131*4882a593Smuzhiyun CPCAP_ADC_VBUS, /* USB VBUS voltage */
132*4882a593Smuzhiyun CPCAP_ADC_AD3, /* Die temperature when charging */
133*4882a593Smuzhiyun CPCAP_ADC_BPLUS_AD4, /* Another battery or system voltage */
134*4882a593Smuzhiyun CPCAP_ADC_CHG_ISENSE, /* Calibrated charge current */
135*4882a593Smuzhiyun CPCAP_ADC_BATTI, /* Calibrated system current */
136*4882a593Smuzhiyun CPCAP_ADC_USB_ID, /* USB OTG ID, unused on droid 4? */
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Bank1 channels */
139*4882a593Smuzhiyun CPCAP_ADC_AD8, /* Seems unused */
140*4882a593Smuzhiyun CPCAP_ADC_AD9, /* Seems unused */
141*4882a593Smuzhiyun CPCAP_ADC_LICELL, /* Maybe system voltage? Always 3V */
142*4882a593Smuzhiyun CPCAP_ADC_HV_BATTP, /* Another battery detection? */
143*4882a593Smuzhiyun CPCAP_ADC_TSX1_AD12, /* Seems unused, for touchscreen? */
144*4882a593Smuzhiyun CPCAP_ADC_TSX2_AD13, /* Seems unused, for touchscreen? */
145*4882a593Smuzhiyun CPCAP_ADC_TSY1_AD14, /* Seems unused, for touchscreen? */
146*4882a593Smuzhiyun CPCAP_ADC_TSY2_AD15, /* Seems unused, for touchscreen? */
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Remuxed channels using bank0 entries */
149*4882a593Smuzhiyun CPCAP_ADC_BATTP_PI16, /* Alternative mux mode for BATTP */
150*4882a593Smuzhiyun CPCAP_ADC_BATTI_PI17, /* Alternative mux mode for BATTI */
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun CPCAP_ADC_CHANNEL_NUM,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun * enum cpcap_adc_timing - cpcap adc timing options
157*4882a593Smuzhiyun *
158*4882a593Smuzhiyun * CPCAP_ADC_TIMING_IMM seems to be immediate with no timings.
159*4882a593Smuzhiyun * Please document when using.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun enum cpcap_adc_timing {
162*4882a593Smuzhiyun CPCAP_ADC_TIMING_IMM,
163*4882a593Smuzhiyun CPCAP_ADC_TIMING_IN,
164*4882a593Smuzhiyun CPCAP_ADC_TIMING_OUT,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /**
168*4882a593Smuzhiyun * struct cpcap_adc_phasing_tbl - cpcap phasing table
169*4882a593Smuzhiyun * @offset: offset in the phasing table
170*4882a593Smuzhiyun * @multiplier: multiplier in the phasing table
171*4882a593Smuzhiyun * @divider: divider in the phasing table
172*4882a593Smuzhiyun * @min: minimum value
173*4882a593Smuzhiyun * @max: maximum value
174*4882a593Smuzhiyun */
175*4882a593Smuzhiyun struct cpcap_adc_phasing_tbl {
176*4882a593Smuzhiyun short offset;
177*4882a593Smuzhiyun unsigned short multiplier;
178*4882a593Smuzhiyun unsigned short divider;
179*4882a593Smuzhiyun short min;
180*4882a593Smuzhiyun short max;
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /**
184*4882a593Smuzhiyun * struct cpcap_adc_conversion_tbl - cpcap conversion table
185*4882a593Smuzhiyun * @conv_type: conversion type
186*4882a593Smuzhiyun * @align_offset: align offset
187*4882a593Smuzhiyun * @conv_offset: conversion offset
188*4882a593Smuzhiyun * @cal_offset: calibration offset
189*4882a593Smuzhiyun * @multiplier: conversion multiplier
190*4882a593Smuzhiyun * @divider: conversion divider
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun struct cpcap_adc_conversion_tbl {
193*4882a593Smuzhiyun enum iio_chan_info_enum conv_type;
194*4882a593Smuzhiyun int align_offset;
195*4882a593Smuzhiyun int conv_offset;
196*4882a593Smuzhiyun int cal_offset;
197*4882a593Smuzhiyun int multiplier;
198*4882a593Smuzhiyun int divider;
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /**
202*4882a593Smuzhiyun * struct cpcap_adc_request - cpcap adc request
203*4882a593Smuzhiyun * @channel: request channel
204*4882a593Smuzhiyun * @phase_tbl: channel phasing table
205*4882a593Smuzhiyun * @conv_tbl: channel conversion table
206*4882a593Smuzhiyun * @bank_index: channel index within the bank
207*4882a593Smuzhiyun * @timing: timing settings
208*4882a593Smuzhiyun * @result: result
209*4882a593Smuzhiyun */
210*4882a593Smuzhiyun struct cpcap_adc_request {
211*4882a593Smuzhiyun int channel;
212*4882a593Smuzhiyun const struct cpcap_adc_phasing_tbl *phase_tbl;
213*4882a593Smuzhiyun const struct cpcap_adc_conversion_tbl *conv_tbl;
214*4882a593Smuzhiyun int bank_index;
215*4882a593Smuzhiyun enum cpcap_adc_timing timing;
216*4882a593Smuzhiyun int result;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Phasing table for channels. Note that channels 16 & 17 use BATTP and BATTI */
220*4882a593Smuzhiyun static const struct cpcap_adc_phasing_tbl bank_phasing[] = {
221*4882a593Smuzhiyun /* Bank0 */
222*4882a593Smuzhiyun [CPCAP_ADC_AD0] = {0, 0x80, 0x80, 0, 1023},
223*4882a593Smuzhiyun [CPCAP_ADC_BATTP] = {0, 0x80, 0x80, 0, 1023},
224*4882a593Smuzhiyun [CPCAP_ADC_VBUS] = {0, 0x80, 0x80, 0, 1023},
225*4882a593Smuzhiyun [CPCAP_ADC_AD3] = {0, 0x80, 0x80, 0, 1023},
226*4882a593Smuzhiyun [CPCAP_ADC_BPLUS_AD4] = {0, 0x80, 0x80, 0, 1023},
227*4882a593Smuzhiyun [CPCAP_ADC_CHG_ISENSE] = {0, 0x80, 0x80, -512, 511},
228*4882a593Smuzhiyun [CPCAP_ADC_BATTI] = {0, 0x80, 0x80, -512, 511},
229*4882a593Smuzhiyun [CPCAP_ADC_USB_ID] = {0, 0x80, 0x80, 0, 1023},
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Bank1 */
232*4882a593Smuzhiyun [CPCAP_ADC_AD8] = {0, 0x80, 0x80, 0, 1023},
233*4882a593Smuzhiyun [CPCAP_ADC_AD9] = {0, 0x80, 0x80, 0, 1023},
234*4882a593Smuzhiyun [CPCAP_ADC_LICELL] = {0, 0x80, 0x80, 0, 1023},
235*4882a593Smuzhiyun [CPCAP_ADC_HV_BATTP] = {0, 0x80, 0x80, 0, 1023},
236*4882a593Smuzhiyun [CPCAP_ADC_TSX1_AD12] = {0, 0x80, 0x80, 0, 1023},
237*4882a593Smuzhiyun [CPCAP_ADC_TSX2_AD13] = {0, 0x80, 0x80, 0, 1023},
238*4882a593Smuzhiyun [CPCAP_ADC_TSY1_AD14] = {0, 0x80, 0x80, 0, 1023},
239*4882a593Smuzhiyun [CPCAP_ADC_TSY2_AD15] = {0, 0x80, 0x80, 0, 1023},
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun * Conversion table for channels. Updated during init based on calibration.
244*4882a593Smuzhiyun * Here too channels 16 & 17 use BATTP and BATTI.
245*4882a593Smuzhiyun */
246*4882a593Smuzhiyun static struct cpcap_adc_conversion_tbl bank_conversion[] = {
247*4882a593Smuzhiyun /* Bank0 */
248*4882a593Smuzhiyun [CPCAP_ADC_AD0] = {
249*4882a593Smuzhiyun IIO_CHAN_INFO_PROCESSED, 0, 0, 0, 1, 1,
250*4882a593Smuzhiyun },
251*4882a593Smuzhiyun [CPCAP_ADC_BATTP] = {
252*4882a593Smuzhiyun IIO_CHAN_INFO_PROCESSED, 0, 2400, 0, 2300, 1023,
253*4882a593Smuzhiyun },
254*4882a593Smuzhiyun [CPCAP_ADC_VBUS] = {
255*4882a593Smuzhiyun IIO_CHAN_INFO_PROCESSED, 0, 0, 0, 10000, 1023,
256*4882a593Smuzhiyun },
257*4882a593Smuzhiyun [CPCAP_ADC_AD3] = {
258*4882a593Smuzhiyun IIO_CHAN_INFO_PROCESSED, 0, 0, 0, 1, 1,
259*4882a593Smuzhiyun },
260*4882a593Smuzhiyun [CPCAP_ADC_BPLUS_AD4] = {
261*4882a593Smuzhiyun IIO_CHAN_INFO_PROCESSED, 0, 2400, 0, 2300, 1023,
262*4882a593Smuzhiyun },
263*4882a593Smuzhiyun [CPCAP_ADC_CHG_ISENSE] = {
264*4882a593Smuzhiyun IIO_CHAN_INFO_PROCESSED, -512, 2, 0, 5000, 1023,
265*4882a593Smuzhiyun },
266*4882a593Smuzhiyun [CPCAP_ADC_BATTI] = {
267*4882a593Smuzhiyun IIO_CHAN_INFO_PROCESSED, -512, 2, 0, 5000, 1023,
268*4882a593Smuzhiyun },
269*4882a593Smuzhiyun [CPCAP_ADC_USB_ID] = {
270*4882a593Smuzhiyun IIO_CHAN_INFO_RAW, 0, 0, 0, 1, 1,
271*4882a593Smuzhiyun },
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Bank1 */
274*4882a593Smuzhiyun [CPCAP_ADC_AD8] = {
275*4882a593Smuzhiyun IIO_CHAN_INFO_RAW, 0, 0, 0, 1, 1,
276*4882a593Smuzhiyun },
277*4882a593Smuzhiyun [CPCAP_ADC_AD9] = {
278*4882a593Smuzhiyun IIO_CHAN_INFO_RAW, 0, 0, 0, 1, 1,
279*4882a593Smuzhiyun },
280*4882a593Smuzhiyun [CPCAP_ADC_LICELL] = {
281*4882a593Smuzhiyun IIO_CHAN_INFO_PROCESSED, 0, 0, 0, 3400, 1023,
282*4882a593Smuzhiyun },
283*4882a593Smuzhiyun [CPCAP_ADC_HV_BATTP] = {
284*4882a593Smuzhiyun IIO_CHAN_INFO_RAW, 0, 0, 0, 1, 1,
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun [CPCAP_ADC_TSX1_AD12] = {
287*4882a593Smuzhiyun IIO_CHAN_INFO_RAW, 0, 0, 0, 1, 1,
288*4882a593Smuzhiyun },
289*4882a593Smuzhiyun [CPCAP_ADC_TSX2_AD13] = {
290*4882a593Smuzhiyun IIO_CHAN_INFO_RAW, 0, 0, 0, 1, 1,
291*4882a593Smuzhiyun },
292*4882a593Smuzhiyun [CPCAP_ADC_TSY1_AD14] = {
293*4882a593Smuzhiyun IIO_CHAN_INFO_RAW, 0, 0, 0, 1, 1,
294*4882a593Smuzhiyun },
295*4882a593Smuzhiyun [CPCAP_ADC_TSY2_AD15] = {
296*4882a593Smuzhiyun IIO_CHAN_INFO_RAW, 0, 0, 0, 1, 1,
297*4882a593Smuzhiyun },
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun * Temperature lookup table of register values to milliCelcius.
302*4882a593Smuzhiyun * REVISIT: Check the duplicate 0x3ff entry in a freezer
303*4882a593Smuzhiyun */
304*4882a593Smuzhiyun static const int temp_map[CPCAP_MAX_TEMP_LVL][2] = {
305*4882a593Smuzhiyun { 0x03ff, -40000 },
306*4882a593Smuzhiyun { 0x03ff, -35000 },
307*4882a593Smuzhiyun { 0x03ef, -30000 },
308*4882a593Smuzhiyun { 0x03b2, -25000 },
309*4882a593Smuzhiyun { 0x036c, -20000 },
310*4882a593Smuzhiyun { 0x0320, -15000 },
311*4882a593Smuzhiyun { 0x02d0, -10000 },
312*4882a593Smuzhiyun { 0x027f, -5000 },
313*4882a593Smuzhiyun { 0x022f, 0 },
314*4882a593Smuzhiyun { 0x01e4, 5000 },
315*4882a593Smuzhiyun { 0x019f, 10000 },
316*4882a593Smuzhiyun { 0x0161, 15000 },
317*4882a593Smuzhiyun { 0x012b, 20000 },
318*4882a593Smuzhiyun { 0x00fc, 25000 },
319*4882a593Smuzhiyun { 0x00d4, 30000 },
320*4882a593Smuzhiyun { 0x00b2, 35000 },
321*4882a593Smuzhiyun { 0x0095, 40000 },
322*4882a593Smuzhiyun { 0x007d, 45000 },
323*4882a593Smuzhiyun { 0x0069, 50000 },
324*4882a593Smuzhiyun { 0x0059, 55000 },
325*4882a593Smuzhiyun { 0x004b, 60000 },
326*4882a593Smuzhiyun { 0x003f, 65000 },
327*4882a593Smuzhiyun { 0x0036, 70000 },
328*4882a593Smuzhiyun { 0x002e, 75000 },
329*4882a593Smuzhiyun { 0x0027, 80000 },
330*4882a593Smuzhiyun { 0x0022, 85000 },
331*4882a593Smuzhiyun { 0x001d, 90000 },
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #define CPCAP_CHAN(_type, _index, _address, _datasheet_name) { \
335*4882a593Smuzhiyun .type = (_type), \
336*4882a593Smuzhiyun .address = (_address), \
337*4882a593Smuzhiyun .indexed = 1, \
338*4882a593Smuzhiyun .channel = (_index), \
339*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
340*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_PROCESSED), \
341*4882a593Smuzhiyun .scan_index = (_index), \
342*4882a593Smuzhiyun .scan_type = { \
343*4882a593Smuzhiyun .sign = 'u', \
344*4882a593Smuzhiyun .realbits = 10, \
345*4882a593Smuzhiyun .storagebits = 16, \
346*4882a593Smuzhiyun .endianness = IIO_CPU, \
347*4882a593Smuzhiyun }, \
348*4882a593Smuzhiyun .datasheet_name = (_datasheet_name), \
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /*
352*4882a593Smuzhiyun * The datasheet names are from Motorola mapphone Linux kernel except
353*4882a593Smuzhiyun * for the last two which might be uncalibrated charge voltage and
354*4882a593Smuzhiyun * current.
355*4882a593Smuzhiyun */
356*4882a593Smuzhiyun static const struct iio_chan_spec cpcap_adc_channels[] = {
357*4882a593Smuzhiyun /* Bank0 */
358*4882a593Smuzhiyun CPCAP_CHAN(IIO_TEMP, 0, CPCAP_REG_ADCD0, "battdetb"),
359*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 1, CPCAP_REG_ADCD1, "battp"),
360*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 2, CPCAP_REG_ADCD2, "vbus"),
361*4882a593Smuzhiyun CPCAP_CHAN(IIO_TEMP, 3, CPCAP_REG_ADCD3, "ad3"),
362*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 4, CPCAP_REG_ADCD4, "ad4"),
363*4882a593Smuzhiyun CPCAP_CHAN(IIO_CURRENT, 5, CPCAP_REG_ADCD5, "chg_isense"),
364*4882a593Smuzhiyun CPCAP_CHAN(IIO_CURRENT, 6, CPCAP_REG_ADCD6, "batti"),
365*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 7, CPCAP_REG_ADCD7, "usb_id"),
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Bank1 */
368*4882a593Smuzhiyun CPCAP_CHAN(IIO_CURRENT, 8, CPCAP_REG_ADCD0, "ad8"),
369*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 9, CPCAP_REG_ADCD1, "ad9"),
370*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 10, CPCAP_REG_ADCD2, "licell"),
371*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 11, CPCAP_REG_ADCD3, "hv_battp"),
372*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 12, CPCAP_REG_ADCD4, "tsx1_ad12"),
373*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 13, CPCAP_REG_ADCD5, "tsx2_ad13"),
374*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 14, CPCAP_REG_ADCD6, "tsy1_ad14"),
375*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 15, CPCAP_REG_ADCD7, "tsy2_ad15"),
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* There are two registers with multiplexed functionality */
378*4882a593Smuzhiyun CPCAP_CHAN(IIO_VOLTAGE, 16, CPCAP_REG_ADCD0, "chg_vsense"),
379*4882a593Smuzhiyun CPCAP_CHAN(IIO_CURRENT, 17, CPCAP_REG_ADCD1, "batti2"),
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
cpcap_adc_irq_thread(int irq,void * data)382*4882a593Smuzhiyun static irqreturn_t cpcap_adc_irq_thread(int irq, void *data)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun struct iio_dev *indio_dev = data;
385*4882a593Smuzhiyun struct cpcap_adc *ddata = iio_priv(indio_dev);
386*4882a593Smuzhiyun int error;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
389*4882a593Smuzhiyun CPCAP_BIT_ADTRIG_DIS,
390*4882a593Smuzhiyun CPCAP_BIT_ADTRIG_DIS);
391*4882a593Smuzhiyun if (error)
392*4882a593Smuzhiyun return IRQ_NONE;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ddata->done = true;
395*4882a593Smuzhiyun wake_up_interruptible(&ddata->wq_data_avail);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return IRQ_HANDLED;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* ADC calibration functions */
cpcap_adc_setup_calibrate(struct cpcap_adc * ddata,enum cpcap_adc_channel chan)401*4882a593Smuzhiyun static void cpcap_adc_setup_calibrate(struct cpcap_adc *ddata,
402*4882a593Smuzhiyun enum cpcap_adc_channel chan)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun unsigned int value = 0;
405*4882a593Smuzhiyun unsigned long timeout = jiffies + msecs_to_jiffies(3000);
406*4882a593Smuzhiyun int error;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if ((chan != CPCAP_ADC_CHG_ISENSE) &&
409*4882a593Smuzhiyun (chan != CPCAP_ADC_BATTI))
410*4882a593Smuzhiyun return;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun value |= CPCAP_BIT_CAL_MODE | CPCAP_BIT_RAND0;
413*4882a593Smuzhiyun value |= ((chan << 4) &
414*4882a593Smuzhiyun (CPCAP_BIT_ADA2 | CPCAP_BIT_ADA1 | CPCAP_BIT_ADA0));
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC1,
417*4882a593Smuzhiyun CPCAP_BIT_CAL_MODE | CPCAP_BIT_ATOX |
418*4882a593Smuzhiyun CPCAP_BIT_ATO3 | CPCAP_BIT_ATO2 |
419*4882a593Smuzhiyun CPCAP_BIT_ATO1 | CPCAP_BIT_ATO0 |
420*4882a593Smuzhiyun CPCAP_BIT_ADA2 | CPCAP_BIT_ADA1 |
421*4882a593Smuzhiyun CPCAP_BIT_ADA0 | CPCAP_BIT_AD_SEL1 |
422*4882a593Smuzhiyun CPCAP_BIT_RAND1 | CPCAP_BIT_RAND0,
423*4882a593Smuzhiyun value);
424*4882a593Smuzhiyun if (error)
425*4882a593Smuzhiyun return;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
428*4882a593Smuzhiyun CPCAP_BIT_ATOX_PS_FACTOR |
429*4882a593Smuzhiyun CPCAP_BIT_ADC_PS_FACTOR1 |
430*4882a593Smuzhiyun CPCAP_BIT_ADC_PS_FACTOR0,
431*4882a593Smuzhiyun 0);
432*4882a593Smuzhiyun if (error)
433*4882a593Smuzhiyun return;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
436*4882a593Smuzhiyun CPCAP_BIT_ADTRIG_DIS,
437*4882a593Smuzhiyun CPCAP_BIT_ADTRIG_DIS);
438*4882a593Smuzhiyun if (error)
439*4882a593Smuzhiyun return;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
442*4882a593Smuzhiyun CPCAP_BIT_ASC,
443*4882a593Smuzhiyun CPCAP_BIT_ASC);
444*4882a593Smuzhiyun if (error)
445*4882a593Smuzhiyun return;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun do {
448*4882a593Smuzhiyun schedule_timeout_uninterruptible(1);
449*4882a593Smuzhiyun error = regmap_read(ddata->reg, CPCAP_REG_ADCC2, &value);
450*4882a593Smuzhiyun if (error)
451*4882a593Smuzhiyun return;
452*4882a593Smuzhiyun } while ((value & CPCAP_BIT_ASC) && time_before(jiffies, timeout));
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (value & CPCAP_BIT_ASC)
455*4882a593Smuzhiyun dev_err(ddata->dev,
456*4882a593Smuzhiyun "Timeout waiting for calibration to complete\n");
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC1,
459*4882a593Smuzhiyun CPCAP_BIT_CAL_MODE, 0);
460*4882a593Smuzhiyun if (error)
461*4882a593Smuzhiyun return;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
cpcap_adc_calibrate_one(struct cpcap_adc * ddata,int channel,u16 calibration_register,int lower_threshold,int upper_threshold)464*4882a593Smuzhiyun static int cpcap_adc_calibrate_one(struct cpcap_adc *ddata,
465*4882a593Smuzhiyun int channel,
466*4882a593Smuzhiyun u16 calibration_register,
467*4882a593Smuzhiyun int lower_threshold,
468*4882a593Smuzhiyun int upper_threshold)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun unsigned int calibration_data[2];
471*4882a593Smuzhiyun unsigned short cal_data_diff;
472*4882a593Smuzhiyun int i, error;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun for (i = 0; i < CPCAP_ADC_MAX_RETRIES; i++) {
475*4882a593Smuzhiyun calibration_data[0] = 0;
476*4882a593Smuzhiyun calibration_data[1] = 0;
477*4882a593Smuzhiyun cal_data_diff = 0;
478*4882a593Smuzhiyun cpcap_adc_setup_calibrate(ddata, channel);
479*4882a593Smuzhiyun error = regmap_read(ddata->reg, calibration_register,
480*4882a593Smuzhiyun &calibration_data[0]);
481*4882a593Smuzhiyun if (error)
482*4882a593Smuzhiyun return error;
483*4882a593Smuzhiyun cpcap_adc_setup_calibrate(ddata, channel);
484*4882a593Smuzhiyun error = regmap_read(ddata->reg, calibration_register,
485*4882a593Smuzhiyun &calibration_data[1]);
486*4882a593Smuzhiyun if (error)
487*4882a593Smuzhiyun return error;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if (calibration_data[0] > calibration_data[1])
490*4882a593Smuzhiyun cal_data_diff =
491*4882a593Smuzhiyun calibration_data[0] - calibration_data[1];
492*4882a593Smuzhiyun else
493*4882a593Smuzhiyun cal_data_diff =
494*4882a593Smuzhiyun calibration_data[1] - calibration_data[0];
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (((calibration_data[1] >= lower_threshold) &&
497*4882a593Smuzhiyun (calibration_data[1] <= upper_threshold) &&
498*4882a593Smuzhiyun (cal_data_diff <= ST_ADC_CALIBRATE_DIFF_THRESHOLD)) ||
499*4882a593Smuzhiyun (ddata->vendor == CPCAP_VENDOR_TI)) {
500*4882a593Smuzhiyun bank_conversion[channel].cal_offset =
501*4882a593Smuzhiyun ((short)calibration_data[1] * -1) + 512;
502*4882a593Smuzhiyun dev_dbg(ddata->dev, "ch%i calibration complete: %i\n",
503*4882a593Smuzhiyun channel, bank_conversion[channel].cal_offset);
504*4882a593Smuzhiyun break;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun usleep_range(5000, 10000);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
cpcap_adc_calibrate(struct cpcap_adc * ddata)512*4882a593Smuzhiyun static int cpcap_adc_calibrate(struct cpcap_adc *ddata)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun int error;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun error = cpcap_adc_calibrate_one(ddata, CPCAP_ADC_CHG_ISENSE,
517*4882a593Smuzhiyun CPCAP_REG_ADCAL1,
518*4882a593Smuzhiyun ST_ADC_CAL_CHRGI_LOW_THRESHOLD,
519*4882a593Smuzhiyun ST_ADC_CAL_CHRGI_HIGH_THRESHOLD);
520*4882a593Smuzhiyun if (error)
521*4882a593Smuzhiyun return error;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun error = cpcap_adc_calibrate_one(ddata, CPCAP_ADC_BATTI,
524*4882a593Smuzhiyun CPCAP_REG_ADCAL2,
525*4882a593Smuzhiyun ST_ADC_CAL_BATTI_LOW_THRESHOLD,
526*4882a593Smuzhiyun ST_ADC_CAL_BATTI_HIGH_THRESHOLD);
527*4882a593Smuzhiyun if (error)
528*4882a593Smuzhiyun return error;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun return 0;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* ADC setup, read and scale functions */
cpcap_adc_setup_bank(struct cpcap_adc * ddata,struct cpcap_adc_request * req)534*4882a593Smuzhiyun static void cpcap_adc_setup_bank(struct cpcap_adc *ddata,
535*4882a593Smuzhiyun struct cpcap_adc_request *req)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun const struct cpcap_adc_ato *ato = ddata->ato;
538*4882a593Smuzhiyun unsigned short value1 = 0;
539*4882a593Smuzhiyun unsigned short value2 = 0;
540*4882a593Smuzhiyun int error;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (!ato)
543*4882a593Smuzhiyun return;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun switch (req->channel) {
546*4882a593Smuzhiyun case CPCAP_ADC_AD0:
547*4882a593Smuzhiyun value2 |= CPCAP_BIT_THERMBIAS_EN;
548*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
549*4882a593Smuzhiyun CPCAP_BIT_THERMBIAS_EN,
550*4882a593Smuzhiyun value2);
551*4882a593Smuzhiyun if (error)
552*4882a593Smuzhiyun return;
553*4882a593Smuzhiyun usleep_range(800, 1000);
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun case CPCAP_ADC_AD8 ... CPCAP_ADC_TSY2_AD15:
556*4882a593Smuzhiyun value1 |= CPCAP_BIT_AD_SEL1;
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun case CPCAP_ADC_BATTP_PI16 ... CPCAP_ADC_BATTI_PI17:
559*4882a593Smuzhiyun value1 |= CPCAP_BIT_RAND1;
560*4882a593Smuzhiyun default:
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun switch (req->timing) {
565*4882a593Smuzhiyun case CPCAP_ADC_TIMING_IN:
566*4882a593Smuzhiyun value1 |= ato->ato_in;
567*4882a593Smuzhiyun value1 |= ato->atox_in;
568*4882a593Smuzhiyun value2 |= ato->adc_ps_factor_in;
569*4882a593Smuzhiyun value2 |= ato->atox_ps_factor_in;
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun case CPCAP_ADC_TIMING_OUT:
572*4882a593Smuzhiyun value1 |= ato->ato_out;
573*4882a593Smuzhiyun value1 |= ato->atox_out;
574*4882a593Smuzhiyun value2 |= ato->adc_ps_factor_out;
575*4882a593Smuzhiyun value2 |= ato->atox_ps_factor_out;
576*4882a593Smuzhiyun break;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun case CPCAP_ADC_TIMING_IMM:
579*4882a593Smuzhiyun default:
580*4882a593Smuzhiyun break;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC1,
584*4882a593Smuzhiyun CPCAP_BIT_CAL_MODE | CPCAP_BIT_ATOX |
585*4882a593Smuzhiyun CPCAP_BIT_ATO3 | CPCAP_BIT_ATO2 |
586*4882a593Smuzhiyun CPCAP_BIT_ATO1 | CPCAP_BIT_ATO0 |
587*4882a593Smuzhiyun CPCAP_BIT_ADA2 | CPCAP_BIT_ADA1 |
588*4882a593Smuzhiyun CPCAP_BIT_ADA0 | CPCAP_BIT_AD_SEL1 |
589*4882a593Smuzhiyun CPCAP_BIT_RAND1 | CPCAP_BIT_RAND0,
590*4882a593Smuzhiyun value1);
591*4882a593Smuzhiyun if (error)
592*4882a593Smuzhiyun return;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
595*4882a593Smuzhiyun CPCAP_BIT_ATOX_PS_FACTOR |
596*4882a593Smuzhiyun CPCAP_BIT_ADC_PS_FACTOR1 |
597*4882a593Smuzhiyun CPCAP_BIT_ADC_PS_FACTOR0 |
598*4882a593Smuzhiyun CPCAP_BIT_THERMBIAS_EN,
599*4882a593Smuzhiyun value2);
600*4882a593Smuzhiyun if (error)
601*4882a593Smuzhiyun return;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (req->timing == CPCAP_ADC_TIMING_IMM) {
604*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
605*4882a593Smuzhiyun CPCAP_BIT_ADTRIG_DIS,
606*4882a593Smuzhiyun CPCAP_BIT_ADTRIG_DIS);
607*4882a593Smuzhiyun if (error)
608*4882a593Smuzhiyun return;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
611*4882a593Smuzhiyun CPCAP_BIT_ASC,
612*4882a593Smuzhiyun CPCAP_BIT_ASC);
613*4882a593Smuzhiyun if (error)
614*4882a593Smuzhiyun return;
615*4882a593Smuzhiyun } else {
616*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
617*4882a593Smuzhiyun CPCAP_BIT_ADTRIG_ONESHOT,
618*4882a593Smuzhiyun CPCAP_BIT_ADTRIG_ONESHOT);
619*4882a593Smuzhiyun if (error)
620*4882a593Smuzhiyun return;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
623*4882a593Smuzhiyun CPCAP_BIT_ADTRIG_DIS, 0);
624*4882a593Smuzhiyun if (error)
625*4882a593Smuzhiyun return;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
cpcap_adc_start_bank(struct cpcap_adc * ddata,struct cpcap_adc_request * req)629*4882a593Smuzhiyun static int cpcap_adc_start_bank(struct cpcap_adc *ddata,
630*4882a593Smuzhiyun struct cpcap_adc_request *req)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun int i, error;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun req->timing = CPCAP_ADC_TIMING_IMM;
635*4882a593Smuzhiyun ddata->done = false;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun for (i = 0; i < CPCAP_ADC_MAX_RETRIES; i++) {
638*4882a593Smuzhiyun cpcap_adc_setup_bank(ddata, req);
639*4882a593Smuzhiyun error = wait_event_interruptible_timeout(ddata->wq_data_avail,
640*4882a593Smuzhiyun ddata->done,
641*4882a593Smuzhiyun msecs_to_jiffies(50));
642*4882a593Smuzhiyun if (error > 0)
643*4882a593Smuzhiyun return 0;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun if (error == 0) {
646*4882a593Smuzhiyun error = -ETIMEDOUT;
647*4882a593Smuzhiyun continue;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (error < 0)
651*4882a593Smuzhiyun return error;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun return error;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
cpcap_adc_stop_bank(struct cpcap_adc * ddata)657*4882a593Smuzhiyun static int cpcap_adc_stop_bank(struct cpcap_adc *ddata)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun int error;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun error = regmap_update_bits(ddata->reg, CPCAP_REG_ADCC1,
662*4882a593Smuzhiyun 0xffff,
663*4882a593Smuzhiyun CPCAP_REG_ADCC1_DEFAULTS);
664*4882a593Smuzhiyun if (error)
665*4882a593Smuzhiyun return error;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun return regmap_update_bits(ddata->reg, CPCAP_REG_ADCC2,
668*4882a593Smuzhiyun 0xffff,
669*4882a593Smuzhiyun CPCAP_REG_ADCC2_DEFAULTS);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
cpcap_adc_phase(struct cpcap_adc_request * req)672*4882a593Smuzhiyun static void cpcap_adc_phase(struct cpcap_adc_request *req)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun const struct cpcap_adc_conversion_tbl *conv_tbl = req->conv_tbl;
675*4882a593Smuzhiyun const struct cpcap_adc_phasing_tbl *phase_tbl = req->phase_tbl;
676*4882a593Smuzhiyun int index = req->channel;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* Remuxed channels 16 and 17 use BATTP and BATTI entries */
679*4882a593Smuzhiyun switch (req->channel) {
680*4882a593Smuzhiyun case CPCAP_ADC_BATTP:
681*4882a593Smuzhiyun case CPCAP_ADC_BATTP_PI16:
682*4882a593Smuzhiyun index = req->bank_index;
683*4882a593Smuzhiyun req->result -= phase_tbl[index].offset;
684*4882a593Smuzhiyun req->result -= CPCAP_FOUR_POINT_TWO_ADC;
685*4882a593Smuzhiyun req->result *= phase_tbl[index].multiplier;
686*4882a593Smuzhiyun if (phase_tbl[index].divider == 0)
687*4882a593Smuzhiyun return;
688*4882a593Smuzhiyun req->result /= phase_tbl[index].divider;
689*4882a593Smuzhiyun req->result += CPCAP_FOUR_POINT_TWO_ADC;
690*4882a593Smuzhiyun break;
691*4882a593Smuzhiyun case CPCAP_ADC_BATTI_PI17:
692*4882a593Smuzhiyun index = req->bank_index;
693*4882a593Smuzhiyun fallthrough;
694*4882a593Smuzhiyun default:
695*4882a593Smuzhiyun req->result += conv_tbl[index].cal_offset;
696*4882a593Smuzhiyun req->result += conv_tbl[index].align_offset;
697*4882a593Smuzhiyun req->result *= phase_tbl[index].multiplier;
698*4882a593Smuzhiyun if (phase_tbl[index].divider == 0)
699*4882a593Smuzhiyun return;
700*4882a593Smuzhiyun req->result /= phase_tbl[index].divider;
701*4882a593Smuzhiyun req->result += phase_tbl[index].offset;
702*4882a593Smuzhiyun break;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (req->result < phase_tbl[index].min)
706*4882a593Smuzhiyun req->result = phase_tbl[index].min;
707*4882a593Smuzhiyun else if (req->result > phase_tbl[index].max)
708*4882a593Smuzhiyun req->result = phase_tbl[index].max;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Looks up temperatures in a table and calculates averages if needed */
cpcap_adc_table_to_millicelcius(unsigned short value)712*4882a593Smuzhiyun static int cpcap_adc_table_to_millicelcius(unsigned short value)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun int i, result = 0, alpha;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (value <= temp_map[CPCAP_MAX_TEMP_LVL - 1][0])
717*4882a593Smuzhiyun return temp_map[CPCAP_MAX_TEMP_LVL - 1][1];
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun if (value >= temp_map[0][0])
720*4882a593Smuzhiyun return temp_map[0][1];
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun for (i = 0; i < CPCAP_MAX_TEMP_LVL - 1; i++) {
723*4882a593Smuzhiyun if ((value <= temp_map[i][0]) &&
724*4882a593Smuzhiyun (value >= temp_map[i + 1][0])) {
725*4882a593Smuzhiyun if (value == temp_map[i][0]) {
726*4882a593Smuzhiyun result = temp_map[i][1];
727*4882a593Smuzhiyun } else if (value == temp_map[i + 1][0]) {
728*4882a593Smuzhiyun result = temp_map[i + 1][1];
729*4882a593Smuzhiyun } else {
730*4882a593Smuzhiyun alpha = ((value - temp_map[i][0]) * 1000) /
731*4882a593Smuzhiyun (temp_map[i + 1][0] - temp_map[i][0]);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun result = temp_map[i][1] +
734*4882a593Smuzhiyun ((alpha * (temp_map[i + 1][1] -
735*4882a593Smuzhiyun temp_map[i][1])) / 1000);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun break;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return result;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
cpcap_adc_convert(struct cpcap_adc_request * req)744*4882a593Smuzhiyun static void cpcap_adc_convert(struct cpcap_adc_request *req)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun const struct cpcap_adc_conversion_tbl *conv_tbl = req->conv_tbl;
747*4882a593Smuzhiyun int index = req->channel;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* Remuxed channels 16 and 17 use BATTP and BATTI entries */
750*4882a593Smuzhiyun switch (req->channel) {
751*4882a593Smuzhiyun case CPCAP_ADC_BATTP_PI16:
752*4882a593Smuzhiyun index = CPCAP_ADC_BATTP;
753*4882a593Smuzhiyun break;
754*4882a593Smuzhiyun case CPCAP_ADC_BATTI_PI17:
755*4882a593Smuzhiyun index = CPCAP_ADC_BATTI;
756*4882a593Smuzhiyun break;
757*4882a593Smuzhiyun default:
758*4882a593Smuzhiyun break;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* No conversion for raw channels */
762*4882a593Smuzhiyun if (conv_tbl[index].conv_type == IIO_CHAN_INFO_RAW)
763*4882a593Smuzhiyun return;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* Temperatures use a lookup table instead of conversion table */
766*4882a593Smuzhiyun if ((req->channel == CPCAP_ADC_AD0) ||
767*4882a593Smuzhiyun (req->channel == CPCAP_ADC_AD3)) {
768*4882a593Smuzhiyun req->result =
769*4882a593Smuzhiyun cpcap_adc_table_to_millicelcius(req->result);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun return;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* All processed channels use a conversion table */
775*4882a593Smuzhiyun req->result *= conv_tbl[index].multiplier;
776*4882a593Smuzhiyun if (conv_tbl[index].divider == 0)
777*4882a593Smuzhiyun return;
778*4882a593Smuzhiyun req->result /= conv_tbl[index].divider;
779*4882a593Smuzhiyun req->result += conv_tbl[index].conv_offset;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /*
783*4882a593Smuzhiyun * REVISIT: Check if timed sampling can use multiple channels at the
784*4882a593Smuzhiyun * same time. If not, replace channel_mask with just channel.
785*4882a593Smuzhiyun */
cpcap_adc_read_bank_scaled(struct cpcap_adc * ddata,struct cpcap_adc_request * req)786*4882a593Smuzhiyun static int cpcap_adc_read_bank_scaled(struct cpcap_adc *ddata,
787*4882a593Smuzhiyun struct cpcap_adc_request *req)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun int calibration_data, error, addr;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if (ddata->vendor == CPCAP_VENDOR_TI) {
792*4882a593Smuzhiyun error = regmap_read(ddata->reg, CPCAP_REG_ADCAL1,
793*4882a593Smuzhiyun &calibration_data);
794*4882a593Smuzhiyun if (error)
795*4882a593Smuzhiyun return error;
796*4882a593Smuzhiyun bank_conversion[CPCAP_ADC_CHG_ISENSE].cal_offset =
797*4882a593Smuzhiyun ((short)calibration_data * -1) + 512;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun error = regmap_read(ddata->reg, CPCAP_REG_ADCAL2,
800*4882a593Smuzhiyun &calibration_data);
801*4882a593Smuzhiyun if (error)
802*4882a593Smuzhiyun return error;
803*4882a593Smuzhiyun bank_conversion[CPCAP_ADC_BATTI].cal_offset =
804*4882a593Smuzhiyun ((short)calibration_data * -1) + 512;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun addr = CPCAP_REG_ADCD0 + req->bank_index * 4;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun error = regmap_read(ddata->reg, addr, &req->result);
810*4882a593Smuzhiyun if (error)
811*4882a593Smuzhiyun return error;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun req->result &= 0x3ff;
814*4882a593Smuzhiyun cpcap_adc_phase(req);
815*4882a593Smuzhiyun cpcap_adc_convert(req);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
cpcap_adc_init_request(struct cpcap_adc_request * req,int channel)820*4882a593Smuzhiyun static int cpcap_adc_init_request(struct cpcap_adc_request *req,
821*4882a593Smuzhiyun int channel)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun req->channel = channel;
824*4882a593Smuzhiyun req->phase_tbl = bank_phasing;
825*4882a593Smuzhiyun req->conv_tbl = bank_conversion;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun switch (channel) {
828*4882a593Smuzhiyun case CPCAP_ADC_AD0 ... CPCAP_ADC_USB_ID:
829*4882a593Smuzhiyun req->bank_index = channel;
830*4882a593Smuzhiyun break;
831*4882a593Smuzhiyun case CPCAP_ADC_AD8 ... CPCAP_ADC_TSY2_AD15:
832*4882a593Smuzhiyun req->bank_index = channel - 8;
833*4882a593Smuzhiyun break;
834*4882a593Smuzhiyun case CPCAP_ADC_BATTP_PI16:
835*4882a593Smuzhiyun req->bank_index = CPCAP_ADC_BATTP;
836*4882a593Smuzhiyun break;
837*4882a593Smuzhiyun case CPCAP_ADC_BATTI_PI17:
838*4882a593Smuzhiyun req->bank_index = CPCAP_ADC_BATTI;
839*4882a593Smuzhiyun break;
840*4882a593Smuzhiyun default:
841*4882a593Smuzhiyun return -EINVAL;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun return 0;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
cpcap_adc_read_st_die_temp(struct cpcap_adc * ddata,int addr,int * val)847*4882a593Smuzhiyun static int cpcap_adc_read_st_die_temp(struct cpcap_adc *ddata,
848*4882a593Smuzhiyun int addr, int *val)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun int error;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun error = regmap_read(ddata->reg, addr, val);
853*4882a593Smuzhiyun if (error)
854*4882a593Smuzhiyun return error;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun *val -= 282;
857*4882a593Smuzhiyun *val *= 114;
858*4882a593Smuzhiyun *val += 25000;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun return 0;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
cpcap_adc_read(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)863*4882a593Smuzhiyun static int cpcap_adc_read(struct iio_dev *indio_dev,
864*4882a593Smuzhiyun struct iio_chan_spec const *chan,
865*4882a593Smuzhiyun int *val, int *val2, long mask)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun struct cpcap_adc *ddata = iio_priv(indio_dev);
868*4882a593Smuzhiyun struct cpcap_adc_request req;
869*4882a593Smuzhiyun int error;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun error = cpcap_adc_init_request(&req, chan->channel);
872*4882a593Smuzhiyun if (error)
873*4882a593Smuzhiyun return error;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun switch (mask) {
876*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
877*4882a593Smuzhiyun mutex_lock(&ddata->lock);
878*4882a593Smuzhiyun error = cpcap_adc_start_bank(ddata, &req);
879*4882a593Smuzhiyun if (error)
880*4882a593Smuzhiyun goto err_unlock;
881*4882a593Smuzhiyun error = regmap_read(ddata->reg, chan->address, val);
882*4882a593Smuzhiyun if (error)
883*4882a593Smuzhiyun goto err_unlock;
884*4882a593Smuzhiyun error = cpcap_adc_stop_bank(ddata);
885*4882a593Smuzhiyun if (error)
886*4882a593Smuzhiyun goto err_unlock;
887*4882a593Smuzhiyun mutex_unlock(&ddata->lock);
888*4882a593Smuzhiyun break;
889*4882a593Smuzhiyun case IIO_CHAN_INFO_PROCESSED:
890*4882a593Smuzhiyun mutex_lock(&ddata->lock);
891*4882a593Smuzhiyun error = cpcap_adc_start_bank(ddata, &req);
892*4882a593Smuzhiyun if (error)
893*4882a593Smuzhiyun goto err_unlock;
894*4882a593Smuzhiyun if ((ddata->vendor == CPCAP_VENDOR_ST) &&
895*4882a593Smuzhiyun (chan->channel == CPCAP_ADC_AD3)) {
896*4882a593Smuzhiyun error = cpcap_adc_read_st_die_temp(ddata,
897*4882a593Smuzhiyun chan->address,
898*4882a593Smuzhiyun &req.result);
899*4882a593Smuzhiyun if (error)
900*4882a593Smuzhiyun goto err_unlock;
901*4882a593Smuzhiyun } else {
902*4882a593Smuzhiyun error = cpcap_adc_read_bank_scaled(ddata, &req);
903*4882a593Smuzhiyun if (error)
904*4882a593Smuzhiyun goto err_unlock;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun error = cpcap_adc_stop_bank(ddata);
907*4882a593Smuzhiyun if (error)
908*4882a593Smuzhiyun goto err_unlock;
909*4882a593Smuzhiyun mutex_unlock(&ddata->lock);
910*4882a593Smuzhiyun *val = req.result;
911*4882a593Smuzhiyun break;
912*4882a593Smuzhiyun default:
913*4882a593Smuzhiyun return -EINVAL;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun return IIO_VAL_INT;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun err_unlock:
919*4882a593Smuzhiyun mutex_unlock(&ddata->lock);
920*4882a593Smuzhiyun dev_err(ddata->dev, "error reading ADC: %i\n", error);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun return error;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun static const struct iio_info cpcap_adc_info = {
926*4882a593Smuzhiyun .read_raw = &cpcap_adc_read,
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /*
930*4882a593Smuzhiyun * Configuration for Motorola mapphone series such as droid 4.
931*4882a593Smuzhiyun * Copied from the Motorola mapphone kernel tree.
932*4882a593Smuzhiyun */
933*4882a593Smuzhiyun static const struct cpcap_adc_ato mapphone_adc = {
934*4882a593Smuzhiyun .ato_in = 0x0480,
935*4882a593Smuzhiyun .atox_in = 0,
936*4882a593Smuzhiyun .adc_ps_factor_in = 0x0200,
937*4882a593Smuzhiyun .atox_ps_factor_in = 0,
938*4882a593Smuzhiyun .ato_out = 0,
939*4882a593Smuzhiyun .atox_out = 0,
940*4882a593Smuzhiyun .adc_ps_factor_out = 0,
941*4882a593Smuzhiyun .atox_ps_factor_out = 0,
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun static const struct of_device_id cpcap_adc_id_table[] = {
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun .compatible = "motorola,cpcap-adc",
947*4882a593Smuzhiyun },
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun .compatible = "motorola,mapphone-cpcap-adc",
950*4882a593Smuzhiyun .data = &mapphone_adc,
951*4882a593Smuzhiyun },
952*4882a593Smuzhiyun { /* sentinel */ },
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cpcap_adc_id_table);
955*4882a593Smuzhiyun
cpcap_adc_probe(struct platform_device * pdev)956*4882a593Smuzhiyun static int cpcap_adc_probe(struct platform_device *pdev)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun struct cpcap_adc *ddata;
959*4882a593Smuzhiyun struct iio_dev *indio_dev;
960*4882a593Smuzhiyun int error;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*ddata));
963*4882a593Smuzhiyun if (!indio_dev) {
964*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to allocate iio device\n");
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun return -ENOMEM;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun ddata = iio_priv(indio_dev);
969*4882a593Smuzhiyun ddata->ato = device_get_match_data(&pdev->dev);
970*4882a593Smuzhiyun if (!ddata->ato)
971*4882a593Smuzhiyun return -ENODEV;
972*4882a593Smuzhiyun ddata->dev = &pdev->dev;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun mutex_init(&ddata->lock);
975*4882a593Smuzhiyun init_waitqueue_head(&ddata->wq_data_avail);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE | INDIO_BUFFER_SOFTWARE;
978*4882a593Smuzhiyun indio_dev->channels = cpcap_adc_channels;
979*4882a593Smuzhiyun indio_dev->num_channels = ARRAY_SIZE(cpcap_adc_channels);
980*4882a593Smuzhiyun indio_dev->name = dev_name(&pdev->dev);
981*4882a593Smuzhiyun indio_dev->info = &cpcap_adc_info;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun ddata->reg = dev_get_regmap(pdev->dev.parent, NULL);
984*4882a593Smuzhiyun if (!ddata->reg)
985*4882a593Smuzhiyun return -ENODEV;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun error = cpcap_get_vendor(ddata->dev, ddata->reg, &ddata->vendor);
988*4882a593Smuzhiyun if (error)
989*4882a593Smuzhiyun return error;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun platform_set_drvdata(pdev, indio_dev);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun ddata->irq = platform_get_irq_byname(pdev, "adcdone");
994*4882a593Smuzhiyun if (ddata->irq < 0)
995*4882a593Smuzhiyun return -ENODEV;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun error = devm_request_threaded_irq(&pdev->dev, ddata->irq, NULL,
998*4882a593Smuzhiyun cpcap_adc_irq_thread,
999*4882a593Smuzhiyun IRQF_TRIGGER_NONE | IRQF_ONESHOT,
1000*4882a593Smuzhiyun "cpcap-adc", indio_dev);
1001*4882a593Smuzhiyun if (error) {
1002*4882a593Smuzhiyun dev_err(&pdev->dev, "could not get irq: %i\n",
1003*4882a593Smuzhiyun error);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun return error;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun error = cpcap_adc_calibrate(ddata);
1009*4882a593Smuzhiyun if (error)
1010*4882a593Smuzhiyun return error;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun dev_info(&pdev->dev, "CPCAP ADC device probed\n");
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun return devm_iio_device_register(&pdev->dev, indio_dev);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun static struct platform_driver cpcap_adc_driver = {
1018*4882a593Smuzhiyun .driver = {
1019*4882a593Smuzhiyun .name = "cpcap_adc",
1020*4882a593Smuzhiyun .of_match_table = cpcap_adc_id_table,
1021*4882a593Smuzhiyun },
1022*4882a593Smuzhiyun .probe = cpcap_adc_probe,
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun module_platform_driver(cpcap_adc_driver);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun MODULE_ALIAS("platform:cpcap_adc");
1028*4882a593Smuzhiyun MODULE_DESCRIPTION("CPCAP ADC driver");
1029*4882a593Smuzhiyun MODULE_AUTHOR("Tony Lindgren <tony@atomide.com");
1030*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1031