1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014-2015 Imagination Technologies Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/iio/buffer.h>
18*4882a593Smuzhiyun #include <linux/iio/iio.h>
19*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
20*4882a593Smuzhiyun #include <linux/iio/trigger.h>
21*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
22*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Registers */
25*4882a593Smuzhiyun #define CC10001_ADC_CONFIG 0x00
26*4882a593Smuzhiyun #define CC10001_ADC_START_CONV BIT(4)
27*4882a593Smuzhiyun #define CC10001_ADC_MODE_SINGLE_CONV BIT(5)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define CC10001_ADC_DDATA_OUT 0x04
30*4882a593Smuzhiyun #define CC10001_ADC_EOC 0x08
31*4882a593Smuzhiyun #define CC10001_ADC_EOC_SET BIT(0)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define CC10001_ADC_CHSEL_SAMPLED 0x0c
34*4882a593Smuzhiyun #define CC10001_ADC_POWER_DOWN 0x10
35*4882a593Smuzhiyun #define CC10001_ADC_POWER_DOWN_SET BIT(0)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define CC10001_ADC_DEBUG 0x14
38*4882a593Smuzhiyun #define CC10001_ADC_DATA_COUNT 0x20
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define CC10001_ADC_DATA_MASK GENMASK(9, 0)
41*4882a593Smuzhiyun #define CC10001_ADC_NUM_CHANNELS 8
42*4882a593Smuzhiyun #define CC10001_ADC_CH_MASK GENMASK(2, 0)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CC10001_INVALID_SAMPLED 0xffff
45*4882a593Smuzhiyun #define CC10001_MAX_POLL_COUNT 20
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun * As per device specification, wait six clock cycles after power-up to
49*4882a593Smuzhiyun * activate START. Since adding two more clock cycles delay does not
50*4882a593Smuzhiyun * impact the performance too much, we are adding two additional cycles delay
51*4882a593Smuzhiyun * intentionally here.
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun #define CC10001_WAIT_CYCLES 8
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct cc10001_adc_device {
56*4882a593Smuzhiyun void __iomem *reg_base;
57*4882a593Smuzhiyun struct clk *adc_clk;
58*4882a593Smuzhiyun struct regulator *reg;
59*4882a593Smuzhiyun u16 *buf;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun bool shared;
62*4882a593Smuzhiyun struct mutex lock;
63*4882a593Smuzhiyun unsigned int start_delay_ns;
64*4882a593Smuzhiyun unsigned int eoc_delay_ns;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
cc10001_adc_write_reg(struct cc10001_adc_device * adc_dev,u32 reg,u32 val)67*4882a593Smuzhiyun static inline void cc10001_adc_write_reg(struct cc10001_adc_device *adc_dev,
68*4882a593Smuzhiyun u32 reg, u32 val)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun writel(val, adc_dev->reg_base + reg);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
cc10001_adc_read_reg(struct cc10001_adc_device * adc_dev,u32 reg)73*4882a593Smuzhiyun static inline u32 cc10001_adc_read_reg(struct cc10001_adc_device *adc_dev,
74*4882a593Smuzhiyun u32 reg)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun return readl(adc_dev->reg_base + reg);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
cc10001_adc_power_up(struct cc10001_adc_device * adc_dev)79*4882a593Smuzhiyun static void cc10001_adc_power_up(struct cc10001_adc_device *adc_dev)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun cc10001_adc_write_reg(adc_dev, CC10001_ADC_POWER_DOWN, 0);
82*4882a593Smuzhiyun ndelay(adc_dev->start_delay_ns);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
cc10001_adc_power_down(struct cc10001_adc_device * adc_dev)85*4882a593Smuzhiyun static void cc10001_adc_power_down(struct cc10001_adc_device *adc_dev)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun cc10001_adc_write_reg(adc_dev, CC10001_ADC_POWER_DOWN,
88*4882a593Smuzhiyun CC10001_ADC_POWER_DOWN_SET);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
cc10001_adc_start(struct cc10001_adc_device * adc_dev,unsigned int channel)91*4882a593Smuzhiyun static void cc10001_adc_start(struct cc10001_adc_device *adc_dev,
92*4882a593Smuzhiyun unsigned int channel)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun u32 val;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Channel selection and mode of operation */
97*4882a593Smuzhiyun val = (channel & CC10001_ADC_CH_MASK) | CC10001_ADC_MODE_SINGLE_CONV;
98*4882a593Smuzhiyun cc10001_adc_write_reg(adc_dev, CC10001_ADC_CONFIG, val);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun udelay(1);
101*4882a593Smuzhiyun val = cc10001_adc_read_reg(adc_dev, CC10001_ADC_CONFIG);
102*4882a593Smuzhiyun val = val | CC10001_ADC_START_CONV;
103*4882a593Smuzhiyun cc10001_adc_write_reg(adc_dev, CC10001_ADC_CONFIG, val);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
cc10001_adc_poll_done(struct iio_dev * indio_dev,unsigned int channel,unsigned int delay)106*4882a593Smuzhiyun static u16 cc10001_adc_poll_done(struct iio_dev *indio_dev,
107*4882a593Smuzhiyun unsigned int channel,
108*4882a593Smuzhiyun unsigned int delay)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct cc10001_adc_device *adc_dev = iio_priv(indio_dev);
111*4882a593Smuzhiyun unsigned int poll_count = 0;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun while (!(cc10001_adc_read_reg(adc_dev, CC10001_ADC_EOC) &
114*4882a593Smuzhiyun CC10001_ADC_EOC_SET)) {
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun ndelay(delay);
117*4882a593Smuzhiyun if (poll_count++ == CC10001_MAX_POLL_COUNT)
118*4882a593Smuzhiyun return CC10001_INVALID_SAMPLED;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun poll_count = 0;
122*4882a593Smuzhiyun while ((cc10001_adc_read_reg(adc_dev, CC10001_ADC_CHSEL_SAMPLED) &
123*4882a593Smuzhiyun CC10001_ADC_CH_MASK) != channel) {
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun ndelay(delay);
126*4882a593Smuzhiyun if (poll_count++ == CC10001_MAX_POLL_COUNT)
127*4882a593Smuzhiyun return CC10001_INVALID_SAMPLED;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Read the 10 bit output register */
131*4882a593Smuzhiyun return cc10001_adc_read_reg(adc_dev, CC10001_ADC_DDATA_OUT) &
132*4882a593Smuzhiyun CC10001_ADC_DATA_MASK;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
cc10001_adc_trigger_h(int irq,void * p)135*4882a593Smuzhiyun static irqreturn_t cc10001_adc_trigger_h(int irq, void *p)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct cc10001_adc_device *adc_dev;
138*4882a593Smuzhiyun struct iio_poll_func *pf = p;
139*4882a593Smuzhiyun struct iio_dev *indio_dev;
140*4882a593Smuzhiyun unsigned int delay_ns;
141*4882a593Smuzhiyun unsigned int channel;
142*4882a593Smuzhiyun unsigned int scan_idx;
143*4882a593Smuzhiyun bool sample_invalid;
144*4882a593Smuzhiyun u16 *data;
145*4882a593Smuzhiyun int i;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun indio_dev = pf->indio_dev;
148*4882a593Smuzhiyun adc_dev = iio_priv(indio_dev);
149*4882a593Smuzhiyun data = adc_dev->buf;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun mutex_lock(&adc_dev->lock);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (!adc_dev->shared)
154*4882a593Smuzhiyun cc10001_adc_power_up(adc_dev);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Calculate delay step for eoc and sampled data */
157*4882a593Smuzhiyun delay_ns = adc_dev->eoc_delay_ns / CC10001_MAX_POLL_COUNT;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun i = 0;
160*4882a593Smuzhiyun sample_invalid = false;
161*4882a593Smuzhiyun for_each_set_bit(scan_idx, indio_dev->active_scan_mask,
162*4882a593Smuzhiyun indio_dev->masklength) {
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun channel = indio_dev->channels[scan_idx].channel;
165*4882a593Smuzhiyun cc10001_adc_start(adc_dev, channel);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun data[i] = cc10001_adc_poll_done(indio_dev, channel, delay_ns);
168*4882a593Smuzhiyun if (data[i] == CC10001_INVALID_SAMPLED) {
169*4882a593Smuzhiyun dev_warn(&indio_dev->dev,
170*4882a593Smuzhiyun "invalid sample on channel %d\n", channel);
171*4882a593Smuzhiyun sample_invalid = true;
172*4882a593Smuzhiyun goto done;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun i++;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun done:
178*4882a593Smuzhiyun if (!adc_dev->shared)
179*4882a593Smuzhiyun cc10001_adc_power_down(adc_dev);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun mutex_unlock(&adc_dev->lock);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (!sample_invalid)
184*4882a593Smuzhiyun iio_push_to_buffers_with_timestamp(indio_dev, data,
185*4882a593Smuzhiyun iio_get_time_ns(indio_dev));
186*4882a593Smuzhiyun iio_trigger_notify_done(indio_dev->trig);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return IRQ_HANDLED;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
cc10001_adc_read_raw_voltage(struct iio_dev * indio_dev,struct iio_chan_spec const * chan)191*4882a593Smuzhiyun static u16 cc10001_adc_read_raw_voltage(struct iio_dev *indio_dev,
192*4882a593Smuzhiyun struct iio_chan_spec const *chan)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct cc10001_adc_device *adc_dev = iio_priv(indio_dev);
195*4882a593Smuzhiyun unsigned int delay_ns;
196*4882a593Smuzhiyun u16 val;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (!adc_dev->shared)
199*4882a593Smuzhiyun cc10001_adc_power_up(adc_dev);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Calculate delay step for eoc and sampled data */
202*4882a593Smuzhiyun delay_ns = adc_dev->eoc_delay_ns / CC10001_MAX_POLL_COUNT;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun cc10001_adc_start(adc_dev, chan->channel);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun val = cc10001_adc_poll_done(indio_dev, chan->channel, delay_ns);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (!adc_dev->shared)
209*4882a593Smuzhiyun cc10001_adc_power_down(adc_dev);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return val;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
cc10001_adc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)214*4882a593Smuzhiyun static int cc10001_adc_read_raw(struct iio_dev *indio_dev,
215*4882a593Smuzhiyun struct iio_chan_spec const *chan,
216*4882a593Smuzhiyun int *val, int *val2, long mask)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct cc10001_adc_device *adc_dev = iio_priv(indio_dev);
219*4882a593Smuzhiyun int ret;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun switch (mask) {
222*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
223*4882a593Smuzhiyun if (iio_buffer_enabled(indio_dev))
224*4882a593Smuzhiyun return -EBUSY;
225*4882a593Smuzhiyun mutex_lock(&adc_dev->lock);
226*4882a593Smuzhiyun *val = cc10001_adc_read_raw_voltage(indio_dev, chan);
227*4882a593Smuzhiyun mutex_unlock(&adc_dev->lock);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (*val == CC10001_INVALID_SAMPLED)
230*4882a593Smuzhiyun return -EIO;
231*4882a593Smuzhiyun return IIO_VAL_INT;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
234*4882a593Smuzhiyun ret = regulator_get_voltage(adc_dev->reg);
235*4882a593Smuzhiyun if (ret < 0)
236*4882a593Smuzhiyun return ret;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun *val = ret / 1000;
239*4882a593Smuzhiyun *val2 = chan->scan_type.realbits;
240*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun default:
243*4882a593Smuzhiyun return -EINVAL;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
cc10001_update_scan_mode(struct iio_dev * indio_dev,const unsigned long * scan_mask)247*4882a593Smuzhiyun static int cc10001_update_scan_mode(struct iio_dev *indio_dev,
248*4882a593Smuzhiyun const unsigned long *scan_mask)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct cc10001_adc_device *adc_dev = iio_priv(indio_dev);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun kfree(adc_dev->buf);
253*4882a593Smuzhiyun adc_dev->buf = kmalloc(indio_dev->scan_bytes, GFP_KERNEL);
254*4882a593Smuzhiyun if (!adc_dev->buf)
255*4882a593Smuzhiyun return -ENOMEM;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static const struct iio_info cc10001_adc_info = {
261*4882a593Smuzhiyun .read_raw = &cc10001_adc_read_raw,
262*4882a593Smuzhiyun .update_scan_mode = &cc10001_update_scan_mode,
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
cc10001_adc_channel_init(struct iio_dev * indio_dev,unsigned long channel_map)265*4882a593Smuzhiyun static int cc10001_adc_channel_init(struct iio_dev *indio_dev,
266*4882a593Smuzhiyun unsigned long channel_map)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct iio_chan_spec *chan_array, *timestamp;
269*4882a593Smuzhiyun unsigned int bit, idx = 0;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun indio_dev->num_channels = bitmap_weight(&channel_map,
272*4882a593Smuzhiyun CC10001_ADC_NUM_CHANNELS) + 1;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun chan_array = devm_kcalloc(&indio_dev->dev, indio_dev->num_channels,
275*4882a593Smuzhiyun sizeof(struct iio_chan_spec),
276*4882a593Smuzhiyun GFP_KERNEL);
277*4882a593Smuzhiyun if (!chan_array)
278*4882a593Smuzhiyun return -ENOMEM;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun for_each_set_bit(bit, &channel_map, CC10001_ADC_NUM_CHANNELS) {
281*4882a593Smuzhiyun struct iio_chan_spec *chan = &chan_array[idx];
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun chan->type = IIO_VOLTAGE;
284*4882a593Smuzhiyun chan->indexed = 1;
285*4882a593Smuzhiyun chan->channel = bit;
286*4882a593Smuzhiyun chan->scan_index = idx;
287*4882a593Smuzhiyun chan->scan_type.sign = 'u';
288*4882a593Smuzhiyun chan->scan_type.realbits = 10;
289*4882a593Smuzhiyun chan->scan_type.storagebits = 16;
290*4882a593Smuzhiyun chan->info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE);
291*4882a593Smuzhiyun chan->info_mask_separate = BIT(IIO_CHAN_INFO_RAW);
292*4882a593Smuzhiyun idx++;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun timestamp = &chan_array[idx];
296*4882a593Smuzhiyun timestamp->type = IIO_TIMESTAMP;
297*4882a593Smuzhiyun timestamp->channel = -1;
298*4882a593Smuzhiyun timestamp->scan_index = idx;
299*4882a593Smuzhiyun timestamp->scan_type.sign = 's';
300*4882a593Smuzhiyun timestamp->scan_type.realbits = 64;
301*4882a593Smuzhiyun timestamp->scan_type.storagebits = 64;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun indio_dev->channels = chan_array;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
cc10001_adc_probe(struct platform_device * pdev)308*4882a593Smuzhiyun static int cc10001_adc_probe(struct platform_device *pdev)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
311*4882a593Smuzhiyun struct cc10001_adc_device *adc_dev;
312*4882a593Smuzhiyun unsigned long adc_clk_rate;
313*4882a593Smuzhiyun struct iio_dev *indio_dev;
314*4882a593Smuzhiyun unsigned long channel_map;
315*4882a593Smuzhiyun int ret;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*adc_dev));
318*4882a593Smuzhiyun if (indio_dev == NULL)
319*4882a593Smuzhiyun return -ENOMEM;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun adc_dev = iio_priv(indio_dev);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun channel_map = GENMASK(CC10001_ADC_NUM_CHANNELS - 1, 0);
324*4882a593Smuzhiyun if (!of_property_read_u32(node, "adc-reserved-channels", &ret)) {
325*4882a593Smuzhiyun adc_dev->shared = true;
326*4882a593Smuzhiyun channel_map &= ~ret;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun adc_dev->reg = devm_regulator_get(&pdev->dev, "vref");
330*4882a593Smuzhiyun if (IS_ERR(adc_dev->reg))
331*4882a593Smuzhiyun return PTR_ERR(adc_dev->reg);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun ret = regulator_enable(adc_dev->reg);
334*4882a593Smuzhiyun if (ret)
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun indio_dev->name = dev_name(&pdev->dev);
338*4882a593Smuzhiyun indio_dev->info = &cc10001_adc_info;
339*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun adc_dev->reg_base = devm_platform_ioremap_resource(pdev, 0);
342*4882a593Smuzhiyun if (IS_ERR(adc_dev->reg_base)) {
343*4882a593Smuzhiyun ret = PTR_ERR(adc_dev->reg_base);
344*4882a593Smuzhiyun goto err_disable_reg;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun adc_dev->adc_clk = devm_clk_get(&pdev->dev, "adc");
348*4882a593Smuzhiyun if (IS_ERR(adc_dev->adc_clk)) {
349*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get the clock\n");
350*4882a593Smuzhiyun ret = PTR_ERR(adc_dev->adc_clk);
351*4882a593Smuzhiyun goto err_disable_reg;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun ret = clk_prepare_enable(adc_dev->adc_clk);
355*4882a593Smuzhiyun if (ret) {
356*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable the clock\n");
357*4882a593Smuzhiyun goto err_disable_reg;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun adc_clk_rate = clk_get_rate(adc_dev->adc_clk);
361*4882a593Smuzhiyun if (!adc_clk_rate) {
362*4882a593Smuzhiyun ret = -EINVAL;
363*4882a593Smuzhiyun dev_err(&pdev->dev, "null clock rate!\n");
364*4882a593Smuzhiyun goto err_disable_clk;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun adc_dev->eoc_delay_ns = NSEC_PER_SEC / adc_clk_rate;
368*4882a593Smuzhiyun adc_dev->start_delay_ns = adc_dev->eoc_delay_ns * CC10001_WAIT_CYCLES;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /*
371*4882a593Smuzhiyun * There is only one register to power-up/power-down the AUX ADC.
372*4882a593Smuzhiyun * If the ADC is shared among multiple CPUs, always power it up here.
373*4882a593Smuzhiyun * If the ADC is used only by the MIPS, power-up/power-down at runtime.
374*4882a593Smuzhiyun */
375*4882a593Smuzhiyun if (adc_dev->shared)
376*4882a593Smuzhiyun cc10001_adc_power_up(adc_dev);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* Setup the ADC channels available on the device */
379*4882a593Smuzhiyun ret = cc10001_adc_channel_init(indio_dev, channel_map);
380*4882a593Smuzhiyun if (ret < 0)
381*4882a593Smuzhiyun goto err_disable_clk;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun mutex_init(&adc_dev->lock);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun ret = iio_triggered_buffer_setup(indio_dev, NULL,
386*4882a593Smuzhiyun &cc10001_adc_trigger_h, NULL);
387*4882a593Smuzhiyun if (ret < 0)
388*4882a593Smuzhiyun goto err_disable_clk;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun ret = iio_device_register(indio_dev);
391*4882a593Smuzhiyun if (ret < 0)
392*4882a593Smuzhiyun goto err_cleanup_buffer;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun platform_set_drvdata(pdev, indio_dev);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun err_cleanup_buffer:
399*4882a593Smuzhiyun iio_triggered_buffer_cleanup(indio_dev);
400*4882a593Smuzhiyun err_disable_clk:
401*4882a593Smuzhiyun clk_disable_unprepare(adc_dev->adc_clk);
402*4882a593Smuzhiyun err_disable_reg:
403*4882a593Smuzhiyun regulator_disable(adc_dev->reg);
404*4882a593Smuzhiyun return ret;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
cc10001_adc_remove(struct platform_device * pdev)407*4882a593Smuzhiyun static int cc10001_adc_remove(struct platform_device *pdev)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct iio_dev *indio_dev = platform_get_drvdata(pdev);
410*4882a593Smuzhiyun struct cc10001_adc_device *adc_dev = iio_priv(indio_dev);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun cc10001_adc_power_down(adc_dev);
413*4882a593Smuzhiyun iio_device_unregister(indio_dev);
414*4882a593Smuzhiyun iio_triggered_buffer_cleanup(indio_dev);
415*4882a593Smuzhiyun clk_disable_unprepare(adc_dev->adc_clk);
416*4882a593Smuzhiyun regulator_disable(adc_dev->reg);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static const struct of_device_id cc10001_adc_dt_ids[] = {
422*4882a593Smuzhiyun { .compatible = "cosmic,10001-adc", },
423*4882a593Smuzhiyun { }
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cc10001_adc_dt_ids);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun static struct platform_driver cc10001_adc_driver = {
428*4882a593Smuzhiyun .driver = {
429*4882a593Smuzhiyun .name = "cc10001-adc",
430*4882a593Smuzhiyun .of_match_table = cc10001_adc_dt_ids,
431*4882a593Smuzhiyun },
432*4882a593Smuzhiyun .probe = cc10001_adc_probe,
433*4882a593Smuzhiyun .remove = cc10001_adc_remove,
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun module_platform_driver(cc10001_adc_driver);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun MODULE_AUTHOR("Phani Movva <Phani.Movva@imgtec.com>");
438*4882a593Smuzhiyun MODULE_DESCRIPTION("Cosmic Circuits ADC driver");
439*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
440