xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/berlin2-adc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Marvell Berlin2 ADC driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2015 Marvell Technology Group Ltd.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Antoine Tenart <antoine.tenart@free-electrons.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
10*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/iio/iio.h>
14*4882a593Smuzhiyun #include <linux/iio/driver.h>
15*4882a593Smuzhiyun #include <linux/iio/machine.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun #include <linux/sched.h>
24*4882a593Smuzhiyun #include <linux/wait.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define BERLIN2_SM_CTRL				0x14
27*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_SM_SOC_INT		BIT(1)
28*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_SOC_SM_INT		BIT(2)
29*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_SEL(x)		((x) << 5)	/* 0-15 */
30*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_SEL_MASK		GENMASK(8, 5)
31*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_POWER		BIT(9)
32*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_CLKSEL_DIV2	(0x0 << 10)
33*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_CLKSEL_DIV3	(0x1 << 10)
34*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_CLKSEL_DIV4	(0x2 << 10)
35*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_CLKSEL_DIV8	(0x3 << 10)
36*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_CLKSEL_MASK	GENMASK(11, 10)
37*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_START		BIT(12)
38*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_RESET		BIT(13)
39*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_BANDGAP_RDY	BIT(14)
40*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_CONT_SINGLE	(0x0 << 15)
41*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_CONT_CONTINUOUS	(0x1 << 15)
42*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_BUFFER_EN		BIT(16)
43*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_VREF_EXT		(0x0 << 17)
44*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_VREF_INT		(0x1 << 17)
45*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_ADC_ROTATE		BIT(19)
46*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_TSEN_EN		BIT(20)
47*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_TSEN_CLK_SEL_125	(0x0 << 21)	/* 1.25 MHz */
48*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_TSEN_CLK_SEL_250	(0x1 << 21)	/* 2.5 MHz */
49*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_TSEN_MODE_0_125	(0x0 << 22)	/* 0-125 C */
50*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_TSEN_MODE_10_50	(0x1 << 22)	/* 10-50 C */
51*4882a593Smuzhiyun #define  BERLIN2_SM_CTRL_TSEN_RESET		BIT(29)
52*4882a593Smuzhiyun #define BERLIN2_SM_ADC_DATA			0x20
53*4882a593Smuzhiyun #define  BERLIN2_SM_ADC_MASK			GENMASK(9, 0)
54*4882a593Smuzhiyun #define BERLIN2_SM_ADC_STATUS			0x1c
55*4882a593Smuzhiyun #define  BERLIN2_SM_ADC_STATUS_DATA_RDY(x)	BIT(x)		/* 0-15 */
56*4882a593Smuzhiyun #define  BERLIN2_SM_ADC_STATUS_DATA_RDY_MASK	GENMASK(15, 0)
57*4882a593Smuzhiyun #define  BERLIN2_SM_ADC_STATUS_INT_EN(x)	(BIT(x) << 16)	/* 0-15 */
58*4882a593Smuzhiyun #define  BERLIN2_SM_ADC_STATUS_INT_EN_MASK	GENMASK(31, 16)
59*4882a593Smuzhiyun #define BERLIN2_SM_TSEN_STATUS			0x24
60*4882a593Smuzhiyun #define  BERLIN2_SM_TSEN_STATUS_DATA_RDY	BIT(0)
61*4882a593Smuzhiyun #define  BERLIN2_SM_TSEN_STATUS_INT_EN		BIT(1)
62*4882a593Smuzhiyun #define BERLIN2_SM_TSEN_DATA			0x28
63*4882a593Smuzhiyun #define  BERLIN2_SM_TSEN_MASK			GENMASK(9, 0)
64*4882a593Smuzhiyun #define BERLIN2_SM_TSEN_CTRL			0x74
65*4882a593Smuzhiyun #define  BERLIN2_SM_TSEN_CTRL_START		BIT(8)
66*4882a593Smuzhiyun #define  BERLIN2_SM_TSEN_CTRL_SETTLING_4	(0x0 << 21)	/* 4 us */
67*4882a593Smuzhiyun #define  BERLIN2_SM_TSEN_CTRL_SETTLING_12	(0x1 << 21)	/* 12 us */
68*4882a593Smuzhiyun #define  BERLIN2_SM_TSEN_CTRL_SETTLING_MASK	BIT(21)
69*4882a593Smuzhiyun #define  BERLIN2_SM_TSEN_CTRL_TRIM(x)		((x) << 22)
70*4882a593Smuzhiyun #define  BERLIN2_SM_TSEN_CTRL_TRIM_MASK		GENMASK(25, 22)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct berlin2_adc_priv {
73*4882a593Smuzhiyun 	struct regmap		*regmap;
74*4882a593Smuzhiyun 	struct mutex		lock;
75*4882a593Smuzhiyun 	wait_queue_head_t	wq;
76*4882a593Smuzhiyun 	bool			data_available;
77*4882a593Smuzhiyun 	int			data;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define BERLIN2_ADC_CHANNEL(n, t)					\
81*4882a593Smuzhiyun 	{								\
82*4882a593Smuzhiyun 		.channel		= n,				\
83*4882a593Smuzhiyun 		.datasheet_name		= "channel"#n,			\
84*4882a593Smuzhiyun 		.type			= t,				\
85*4882a593Smuzhiyun 		.indexed		= 1,				\
86*4882a593Smuzhiyun 		.info_mask_separate	= BIT(IIO_CHAN_INFO_RAW),	\
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static const struct iio_chan_spec berlin2_adc_channels[] = {
90*4882a593Smuzhiyun 	BERLIN2_ADC_CHANNEL(0, IIO_VOLTAGE),	/* external input */
91*4882a593Smuzhiyun 	BERLIN2_ADC_CHANNEL(1, IIO_VOLTAGE),	/* external input */
92*4882a593Smuzhiyun 	BERLIN2_ADC_CHANNEL(2, IIO_VOLTAGE),	/* external input */
93*4882a593Smuzhiyun 	BERLIN2_ADC_CHANNEL(3, IIO_VOLTAGE),	/* external input */
94*4882a593Smuzhiyun 	BERLIN2_ADC_CHANNEL(4, IIO_VOLTAGE),	/* reserved */
95*4882a593Smuzhiyun 	BERLIN2_ADC_CHANNEL(5, IIO_VOLTAGE),	/* reserved */
96*4882a593Smuzhiyun 	{					/* temperature sensor */
97*4882a593Smuzhiyun 		.channel		= 6,
98*4882a593Smuzhiyun 		.datasheet_name		= "channel6",
99*4882a593Smuzhiyun 		.type			= IIO_TEMP,
100*4882a593Smuzhiyun 		.indexed		= 0,
101*4882a593Smuzhiyun 		.info_mask_separate	= BIT(IIO_CHAN_INFO_PROCESSED),
102*4882a593Smuzhiyun 	},
103*4882a593Smuzhiyun 	BERLIN2_ADC_CHANNEL(7, IIO_VOLTAGE),	/* reserved */
104*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(8),		/* timestamp */
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
berlin2_adc_read(struct iio_dev * indio_dev,int channel)107*4882a593Smuzhiyun static int berlin2_adc_read(struct iio_dev *indio_dev, int channel)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct berlin2_adc_priv *priv = iio_priv(indio_dev);
110*4882a593Smuzhiyun 	int data, ret;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* Enable the interrupts */
115*4882a593Smuzhiyun 	regmap_write(priv->regmap, BERLIN2_SM_ADC_STATUS,
116*4882a593Smuzhiyun 		     BERLIN2_SM_ADC_STATUS_INT_EN(channel));
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Configure the ADC */
119*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, BERLIN2_SM_CTRL,
120*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_RESET |
121*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_SEL_MASK |
122*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_START,
123*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_SEL(channel) |
124*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_START);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	ret = wait_event_interruptible_timeout(priv->wq, priv->data_available,
127*4882a593Smuzhiyun 					       msecs_to_jiffies(1000));
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* Disable the interrupts */
130*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, BERLIN2_SM_ADC_STATUS,
131*4882a593Smuzhiyun 			   BERLIN2_SM_ADC_STATUS_INT_EN(channel), 0);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (ret == 0)
134*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
135*4882a593Smuzhiyun 	if (ret < 0) {
136*4882a593Smuzhiyun 		mutex_unlock(&priv->lock);
137*4882a593Smuzhiyun 		return ret;
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, BERLIN2_SM_CTRL,
141*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_START, 0);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	data = priv->data;
144*4882a593Smuzhiyun 	priv->data_available = false;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	return data;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
berlin2_adc_tsen_read(struct iio_dev * indio_dev)151*4882a593Smuzhiyun static int berlin2_adc_tsen_read(struct iio_dev *indio_dev)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct berlin2_adc_priv *priv = iio_priv(indio_dev);
154*4882a593Smuzhiyun 	int data, ret;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Enable interrupts */
159*4882a593Smuzhiyun 	regmap_write(priv->regmap, BERLIN2_SM_TSEN_STATUS,
160*4882a593Smuzhiyun 		     BERLIN2_SM_TSEN_STATUS_INT_EN);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Configure the ADC */
163*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, BERLIN2_SM_CTRL,
164*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_TSEN_RESET |
165*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_ROTATE,
166*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_ROTATE);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Configure the temperature sensor */
169*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, BERLIN2_SM_TSEN_CTRL,
170*4882a593Smuzhiyun 			   BERLIN2_SM_TSEN_CTRL_TRIM_MASK |
171*4882a593Smuzhiyun 			   BERLIN2_SM_TSEN_CTRL_SETTLING_MASK |
172*4882a593Smuzhiyun 			   BERLIN2_SM_TSEN_CTRL_START,
173*4882a593Smuzhiyun 			   BERLIN2_SM_TSEN_CTRL_TRIM(3) |
174*4882a593Smuzhiyun 			   BERLIN2_SM_TSEN_CTRL_SETTLING_12 |
175*4882a593Smuzhiyun 			   BERLIN2_SM_TSEN_CTRL_START);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ret = wait_event_interruptible_timeout(priv->wq, priv->data_available,
178*4882a593Smuzhiyun 					       msecs_to_jiffies(1000));
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* Disable interrupts */
181*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, BERLIN2_SM_TSEN_STATUS,
182*4882a593Smuzhiyun 			   BERLIN2_SM_TSEN_STATUS_INT_EN, 0);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (ret == 0)
185*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
186*4882a593Smuzhiyun 	if (ret < 0) {
187*4882a593Smuzhiyun 		mutex_unlock(&priv->lock);
188*4882a593Smuzhiyun 		return ret;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, BERLIN2_SM_TSEN_CTRL,
192*4882a593Smuzhiyun 			   BERLIN2_SM_TSEN_CTRL_START, 0);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	data = priv->data;
195*4882a593Smuzhiyun 	priv->data_available = false;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return data;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
berlin2_adc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)202*4882a593Smuzhiyun static int berlin2_adc_read_raw(struct iio_dev *indio_dev,
203*4882a593Smuzhiyun 				struct iio_chan_spec const *chan, int *val,
204*4882a593Smuzhiyun 				int *val2, long mask)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	int temp;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	switch (mask) {
209*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
210*4882a593Smuzhiyun 		if (chan->type != IIO_VOLTAGE)
211*4882a593Smuzhiyun 			return -EINVAL;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		*val = berlin2_adc_read(indio_dev, chan->channel);
214*4882a593Smuzhiyun 		if (*val < 0)
215*4882a593Smuzhiyun 			return *val;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		return IIO_VAL_INT;
218*4882a593Smuzhiyun 	case IIO_CHAN_INFO_PROCESSED:
219*4882a593Smuzhiyun 		if (chan->type != IIO_TEMP)
220*4882a593Smuzhiyun 			return -EINVAL;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		temp = berlin2_adc_tsen_read(indio_dev);
223*4882a593Smuzhiyun 		if (temp < 0)
224*4882a593Smuzhiyun 			return temp;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		if (temp > 2047)
227*4882a593Smuzhiyun 			temp -= 4096;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		/* Convert to milli Celsius */
230*4882a593Smuzhiyun 		*val = ((temp * 100000) / 264 - 270000);
231*4882a593Smuzhiyun 		return IIO_VAL_INT;
232*4882a593Smuzhiyun 	default:
233*4882a593Smuzhiyun 		break;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	return -EINVAL;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
berlin2_adc_irq(int irq,void * private)239*4882a593Smuzhiyun static irqreturn_t berlin2_adc_irq(int irq, void *private)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct berlin2_adc_priv *priv = iio_priv(private);
242*4882a593Smuzhiyun 	unsigned val;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	regmap_read(priv->regmap, BERLIN2_SM_ADC_STATUS, &val);
245*4882a593Smuzhiyun 	if (val & BERLIN2_SM_ADC_STATUS_DATA_RDY_MASK) {
246*4882a593Smuzhiyun 		regmap_read(priv->regmap, BERLIN2_SM_ADC_DATA, &priv->data);
247*4882a593Smuzhiyun 		priv->data &= BERLIN2_SM_ADC_MASK;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		val &= ~BERLIN2_SM_ADC_STATUS_DATA_RDY_MASK;
250*4882a593Smuzhiyun 		regmap_write(priv->regmap, BERLIN2_SM_ADC_STATUS, val);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		priv->data_available = true;
253*4882a593Smuzhiyun 		wake_up_interruptible(&priv->wq);
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return IRQ_HANDLED;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
berlin2_adc_tsen_irq(int irq,void * private)259*4882a593Smuzhiyun static irqreturn_t berlin2_adc_tsen_irq(int irq, void *private)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct berlin2_adc_priv *priv = iio_priv(private);
262*4882a593Smuzhiyun 	unsigned val;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	regmap_read(priv->regmap, BERLIN2_SM_TSEN_STATUS, &val);
265*4882a593Smuzhiyun 	if (val & BERLIN2_SM_TSEN_STATUS_DATA_RDY) {
266*4882a593Smuzhiyun 		regmap_read(priv->regmap, BERLIN2_SM_TSEN_DATA, &priv->data);
267*4882a593Smuzhiyun 		priv->data &= BERLIN2_SM_TSEN_MASK;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		val &= ~BERLIN2_SM_TSEN_STATUS_DATA_RDY;
270*4882a593Smuzhiyun 		regmap_write(priv->regmap, BERLIN2_SM_TSEN_STATUS, val);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		priv->data_available = true;
273*4882a593Smuzhiyun 		wake_up_interruptible(&priv->wq);
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return IRQ_HANDLED;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static const struct iio_info berlin2_adc_info = {
280*4882a593Smuzhiyun 	.read_raw	= berlin2_adc_read_raw,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
berlin2_adc_probe(struct platform_device * pdev)283*4882a593Smuzhiyun static int berlin2_adc_probe(struct platform_device *pdev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
286*4882a593Smuzhiyun 	struct berlin2_adc_priv *priv;
287*4882a593Smuzhiyun 	struct device_node *parent_np = of_get_parent(pdev->dev.of_node);
288*4882a593Smuzhiyun 	int irq, tsen_irq;
289*4882a593Smuzhiyun 	int ret;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*priv));
292*4882a593Smuzhiyun 	if (!indio_dev)
293*4882a593Smuzhiyun 		return -ENOMEM;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	priv = iio_priv(indio_dev);
296*4882a593Smuzhiyun 	platform_set_drvdata(pdev, indio_dev);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	priv->regmap = syscon_node_to_regmap(parent_np);
299*4882a593Smuzhiyun 	of_node_put(parent_np);
300*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap))
301*4882a593Smuzhiyun 		return PTR_ERR(priv->regmap);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	irq = platform_get_irq_byname(pdev, "adc");
304*4882a593Smuzhiyun 	if (irq < 0)
305*4882a593Smuzhiyun 		return irq;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	tsen_irq = platform_get_irq_byname(pdev, "tsen");
308*4882a593Smuzhiyun 	if (tsen_irq < 0)
309*4882a593Smuzhiyun 		return tsen_irq;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq, berlin2_adc_irq, 0,
312*4882a593Smuzhiyun 			       pdev->dev.driver->name, indio_dev);
313*4882a593Smuzhiyun 	if (ret)
314*4882a593Smuzhiyun 		return ret;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, tsen_irq, berlin2_adc_tsen_irq,
317*4882a593Smuzhiyun 			       0, pdev->dev.driver->name, indio_dev);
318*4882a593Smuzhiyun 	if (ret)
319*4882a593Smuzhiyun 		return ret;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	init_waitqueue_head(&priv->wq);
322*4882a593Smuzhiyun 	mutex_init(&priv->lock);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	indio_dev->name = dev_name(&pdev->dev);
325*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
326*4882a593Smuzhiyun 	indio_dev->info = &berlin2_adc_info;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	indio_dev->channels = berlin2_adc_channels;
329*4882a593Smuzhiyun 	indio_dev->num_channels = ARRAY_SIZE(berlin2_adc_channels);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Power up the ADC */
332*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, BERLIN2_SM_CTRL,
333*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_POWER,
334*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_POWER);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	ret = iio_device_register(indio_dev);
337*4882a593Smuzhiyun 	if (ret) {
338*4882a593Smuzhiyun 		/* Power down the ADC */
339*4882a593Smuzhiyun 		regmap_update_bits(priv->regmap, BERLIN2_SM_CTRL,
340*4882a593Smuzhiyun 				   BERLIN2_SM_CTRL_ADC_POWER, 0);
341*4882a593Smuzhiyun 		return ret;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
berlin2_adc_remove(struct platform_device * pdev)347*4882a593Smuzhiyun static int berlin2_adc_remove(struct platform_device *pdev)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct iio_dev *indio_dev = platform_get_drvdata(pdev);
350*4882a593Smuzhiyun 	struct berlin2_adc_priv *priv = iio_priv(indio_dev);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* Power down the ADC */
355*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, BERLIN2_SM_CTRL,
356*4882a593Smuzhiyun 			   BERLIN2_SM_CTRL_ADC_POWER, 0);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static const struct of_device_id berlin2_adc_match[] = {
362*4882a593Smuzhiyun 	{ .compatible = "marvell,berlin2-adc", },
363*4882a593Smuzhiyun 	{ },
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, berlin2_adc_match);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static struct platform_driver berlin2_adc_driver = {
368*4882a593Smuzhiyun 	.driver	= {
369*4882a593Smuzhiyun 		.name		= "berlin2-adc",
370*4882a593Smuzhiyun 		.of_match_table	= berlin2_adc_match,
371*4882a593Smuzhiyun 	},
372*4882a593Smuzhiyun 	.probe	= berlin2_adc_probe,
373*4882a593Smuzhiyun 	.remove	= berlin2_adc_remove,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun module_platform_driver(berlin2_adc_driver);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun MODULE_AUTHOR("Antoine Tenart <antoine.tenart@free-electrons.com>");
378*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell Berlin2 ADC driver");
379*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
380