1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the ADC present in the Atmel AT91 evaluation boards.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011 Free Electrons
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitmap.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/input.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/jiffies.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/sched.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/wait.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/platform_data/at91_adc.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/iio/iio.h>
28*4882a593Smuzhiyun #include <linux/iio/buffer.h>
29*4882a593Smuzhiyun #include <linux/iio/trigger.h>
30*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
31*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
32*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Registers */
35*4882a593Smuzhiyun #define AT91_ADC_CR 0x00 /* Control Register */
36*4882a593Smuzhiyun #define AT91_ADC_SWRST (1 << 0) /* Software Reset */
37*4882a593Smuzhiyun #define AT91_ADC_START (1 << 1) /* Start Conversion */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define AT91_ADC_MR 0x04 /* Mode Register */
40*4882a593Smuzhiyun #define AT91_ADC_TSAMOD (3 << 0) /* ADC mode */
41*4882a593Smuzhiyun #define AT91_ADC_TSAMOD_ADC_ONLY_MODE (0 << 0) /* ADC Mode */
42*4882a593Smuzhiyun #define AT91_ADC_TSAMOD_TS_ONLY_MODE (1 << 0) /* Touch Screen Only Mode */
43*4882a593Smuzhiyun #define AT91_ADC_TRGEN (1 << 0) /* Trigger Enable */
44*4882a593Smuzhiyun #define AT91_ADC_TRGSEL (7 << 1) /* Trigger Selection */
45*4882a593Smuzhiyun #define AT91_ADC_TRGSEL_TC0 (0 << 1)
46*4882a593Smuzhiyun #define AT91_ADC_TRGSEL_TC1 (1 << 1)
47*4882a593Smuzhiyun #define AT91_ADC_TRGSEL_TC2 (2 << 1)
48*4882a593Smuzhiyun #define AT91_ADC_TRGSEL_EXTERNAL (6 << 1)
49*4882a593Smuzhiyun #define AT91_ADC_LOWRES (1 << 4) /* Low Resolution */
50*4882a593Smuzhiyun #define AT91_ADC_SLEEP (1 << 5) /* Sleep Mode */
51*4882a593Smuzhiyun #define AT91_ADC_PENDET (1 << 6) /* Pen contact detection enable */
52*4882a593Smuzhiyun #define AT91_ADC_PRESCAL_9260 (0x3f << 8) /* Prescalar Rate Selection */
53*4882a593Smuzhiyun #define AT91_ADC_PRESCAL_9G45 (0xff << 8)
54*4882a593Smuzhiyun #define AT91_ADC_PRESCAL_(x) ((x) << 8)
55*4882a593Smuzhiyun #define AT91_ADC_STARTUP_9260 (0x1f << 16) /* Startup Up Time */
56*4882a593Smuzhiyun #define AT91_ADC_STARTUP_9G45 (0x7f << 16)
57*4882a593Smuzhiyun #define AT91_ADC_STARTUP_9X5 (0xf << 16)
58*4882a593Smuzhiyun #define AT91_ADC_STARTUP_(x) ((x) << 16)
59*4882a593Smuzhiyun #define AT91_ADC_SHTIM (0xf << 24) /* Sample & Hold Time */
60*4882a593Smuzhiyun #define AT91_ADC_SHTIM_(x) ((x) << 24)
61*4882a593Smuzhiyun #define AT91_ADC_PENDBC (0x0f << 28) /* Pen Debounce time */
62*4882a593Smuzhiyun #define AT91_ADC_PENDBC_(x) ((x) << 28)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define AT91_ADC_TSR 0x0C
65*4882a593Smuzhiyun #define AT91_ADC_TSR_SHTIM (0xf << 24) /* Sample & Hold Time */
66*4882a593Smuzhiyun #define AT91_ADC_TSR_SHTIM_(x) ((x) << 24)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define AT91_ADC_CHER 0x10 /* Channel Enable Register */
69*4882a593Smuzhiyun #define AT91_ADC_CHDR 0x14 /* Channel Disable Register */
70*4882a593Smuzhiyun #define AT91_ADC_CHSR 0x18 /* Channel Status Register */
71*4882a593Smuzhiyun #define AT91_ADC_CH(n) (1 << (n)) /* Channel Number */
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define AT91_ADC_SR 0x1C /* Status Register */
74*4882a593Smuzhiyun #define AT91_ADC_EOC(n) (1 << (n)) /* End of Conversion on Channel N */
75*4882a593Smuzhiyun #define AT91_ADC_OVRE(n) (1 << ((n) + 8))/* Overrun Error on Channel N */
76*4882a593Smuzhiyun #define AT91_ADC_DRDY (1 << 16) /* Data Ready */
77*4882a593Smuzhiyun #define AT91_ADC_GOVRE (1 << 17) /* General Overrun Error */
78*4882a593Smuzhiyun #define AT91_ADC_ENDRX (1 << 18) /* End of RX Buffer */
79*4882a593Smuzhiyun #define AT91_ADC_RXFUFF (1 << 19) /* RX Buffer Full */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define AT91_ADC_SR_9X5 0x30 /* Status Register for 9x5 */
82*4882a593Smuzhiyun #define AT91_ADC_SR_DRDY_9X5 (1 << 24) /* Data Ready */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define AT91_ADC_LCDR 0x20 /* Last Converted Data Register */
85*4882a593Smuzhiyun #define AT91_ADC_LDATA (0x3ff)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define AT91_ADC_IER 0x24 /* Interrupt Enable Register */
88*4882a593Smuzhiyun #define AT91_ADC_IDR 0x28 /* Interrupt Disable Register */
89*4882a593Smuzhiyun #define AT91_ADC_IMR 0x2C /* Interrupt Mask Register */
90*4882a593Smuzhiyun #define AT91RL_ADC_IER_PEN (1 << 20)
91*4882a593Smuzhiyun #define AT91RL_ADC_IER_NOPEN (1 << 21)
92*4882a593Smuzhiyun #define AT91_ADC_IER_PEN (1 << 29)
93*4882a593Smuzhiyun #define AT91_ADC_IER_NOPEN (1 << 30)
94*4882a593Smuzhiyun #define AT91_ADC_IER_XRDY (1 << 20)
95*4882a593Smuzhiyun #define AT91_ADC_IER_YRDY (1 << 21)
96*4882a593Smuzhiyun #define AT91_ADC_IER_PRDY (1 << 22)
97*4882a593Smuzhiyun #define AT91_ADC_ISR_PENS (1 << 31)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define AT91_ADC_CHR(n) (0x30 + ((n) * 4)) /* Channel Data Register N */
100*4882a593Smuzhiyun #define AT91_ADC_DATA (0x3ff)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define AT91_ADC_CDR0_9X5 (0x50) /* Channel Data Register 0 for 9X5 */
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define AT91_ADC_ACR 0x94 /* Analog Control Register */
105*4882a593Smuzhiyun #define AT91_ADC_ACR_PENDETSENS (0x3 << 0) /* pull-up resistor */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define AT91_ADC_TSMR 0xB0
108*4882a593Smuzhiyun #define AT91_ADC_TSMR_TSMODE (3 << 0) /* Touch Screen Mode */
109*4882a593Smuzhiyun #define AT91_ADC_TSMR_TSMODE_NONE (0 << 0)
110*4882a593Smuzhiyun #define AT91_ADC_TSMR_TSMODE_4WIRE_NO_PRESS (1 << 0)
111*4882a593Smuzhiyun #define AT91_ADC_TSMR_TSMODE_4WIRE_PRESS (2 << 0)
112*4882a593Smuzhiyun #define AT91_ADC_TSMR_TSMODE_5WIRE (3 << 0)
113*4882a593Smuzhiyun #define AT91_ADC_TSMR_TSAV (3 << 4) /* Averages samples */
114*4882a593Smuzhiyun #define AT91_ADC_TSMR_TSAV_(x) ((x) << 4)
115*4882a593Smuzhiyun #define AT91_ADC_TSMR_SCTIM (0x0f << 16) /* Switch closure time */
116*4882a593Smuzhiyun #define AT91_ADC_TSMR_SCTIM_(x) ((x) << 16)
117*4882a593Smuzhiyun #define AT91_ADC_TSMR_PENDBC (0x0f << 28) /* Pen Debounce time */
118*4882a593Smuzhiyun #define AT91_ADC_TSMR_PENDBC_(x) ((x) << 28)
119*4882a593Smuzhiyun #define AT91_ADC_TSMR_NOTSDMA (1 << 22) /* No Touchscreen DMA */
120*4882a593Smuzhiyun #define AT91_ADC_TSMR_PENDET_DIS (0 << 24) /* Pen contact detection disable */
121*4882a593Smuzhiyun #define AT91_ADC_TSMR_PENDET_ENA (1 << 24) /* Pen contact detection enable */
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define AT91_ADC_TSXPOSR 0xB4
124*4882a593Smuzhiyun #define AT91_ADC_TSYPOSR 0xB8
125*4882a593Smuzhiyun #define AT91_ADC_TSPRESSR 0xBC
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define AT91_ADC_TRGR_9260 AT91_ADC_MR
128*4882a593Smuzhiyun #define AT91_ADC_TRGR_9G45 0x08
129*4882a593Smuzhiyun #define AT91_ADC_TRGR_9X5 0xC0
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Trigger Register bit field */
132*4882a593Smuzhiyun #define AT91_ADC_TRGR_TRGPER (0xffff << 16)
133*4882a593Smuzhiyun #define AT91_ADC_TRGR_TRGPER_(x) ((x) << 16)
134*4882a593Smuzhiyun #define AT91_ADC_TRGR_TRGMOD (0x7 << 0)
135*4882a593Smuzhiyun #define AT91_ADC_TRGR_NONE (0 << 0)
136*4882a593Smuzhiyun #define AT91_ADC_TRGR_MOD_PERIOD_TRIG (5 << 0)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define AT91_ADC_CHAN(st, ch) \
139*4882a593Smuzhiyun (st->registers->channel_base + (ch * 4))
140*4882a593Smuzhiyun #define at91_adc_readl(st, reg) \
141*4882a593Smuzhiyun (readl_relaxed(st->reg_base + reg))
142*4882a593Smuzhiyun #define at91_adc_writel(st, reg, val) \
143*4882a593Smuzhiyun (writel_relaxed(val, st->reg_base + reg))
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define DRIVER_NAME "at91_adc"
146*4882a593Smuzhiyun #define MAX_POS_BITS 12
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define TOUCH_SAMPLE_PERIOD_US 2000 /* 2ms */
149*4882a593Smuzhiyun #define TOUCH_PEN_DETECT_DEBOUNCE_US 200
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define MAX_RLPOS_BITS 10
152*4882a593Smuzhiyun #define TOUCH_SAMPLE_PERIOD_US_RL 10000 /* 10ms, the SoC can't keep up with 2ms */
153*4882a593Smuzhiyun #define TOUCH_SHTIM 0xa
154*4882a593Smuzhiyun #define TOUCH_SCTIM_US 10 /* 10us for the Touchscreen Switches Closure Time */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /**
157*4882a593Smuzhiyun * struct at91_adc_reg_desc - Various informations relative to registers
158*4882a593Smuzhiyun * @channel_base: Base offset for the channel data registers
159*4882a593Smuzhiyun * @drdy_mask: Mask of the DRDY field in the relevant registers
160*4882a593Smuzhiyun * (Interruptions registers mostly)
161*4882a593Smuzhiyun * @status_register: Offset of the Interrupt Status Register
162*4882a593Smuzhiyun * @trigger_register: Offset of the Trigger setup register
163*4882a593Smuzhiyun * @mr_prescal_mask: Mask of the PRESCAL field in the adc MR register
164*4882a593Smuzhiyun * @mr_startup_mask: Mask of the STARTUP field in the adc MR register
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun struct at91_adc_reg_desc {
167*4882a593Smuzhiyun u8 channel_base;
168*4882a593Smuzhiyun u32 drdy_mask;
169*4882a593Smuzhiyun u8 status_register;
170*4882a593Smuzhiyun u8 trigger_register;
171*4882a593Smuzhiyun u32 mr_prescal_mask;
172*4882a593Smuzhiyun u32 mr_startup_mask;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun struct at91_adc_caps {
176*4882a593Smuzhiyun bool has_ts; /* Support touch screen */
177*4882a593Smuzhiyun bool has_tsmr; /* only at91sam9x5, sama5d3 have TSMR reg */
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun * Numbers of sampling data will be averaged. Can be 0~3.
180*4882a593Smuzhiyun * Hardware can average (2 ^ ts_filter_average) sample data.
181*4882a593Smuzhiyun */
182*4882a593Smuzhiyun u8 ts_filter_average;
183*4882a593Smuzhiyun /* Pen Detection input pull-up resistor, can be 0~3 */
184*4882a593Smuzhiyun u8 ts_pen_detect_sensitivity;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* startup time calculate function */
187*4882a593Smuzhiyun u32 (*calc_startup_ticks)(u32 startup_time, u32 adc_clk_khz);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun u8 num_channels;
190*4882a593Smuzhiyun struct at91_adc_reg_desc registers;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun struct at91_adc_state {
194*4882a593Smuzhiyun struct clk *adc_clk;
195*4882a593Smuzhiyun u16 *buffer;
196*4882a593Smuzhiyun unsigned long channels_mask;
197*4882a593Smuzhiyun struct clk *clk;
198*4882a593Smuzhiyun bool done;
199*4882a593Smuzhiyun int irq;
200*4882a593Smuzhiyun u16 last_value;
201*4882a593Smuzhiyun int chnb;
202*4882a593Smuzhiyun struct mutex lock;
203*4882a593Smuzhiyun u8 num_channels;
204*4882a593Smuzhiyun void __iomem *reg_base;
205*4882a593Smuzhiyun struct at91_adc_reg_desc *registers;
206*4882a593Smuzhiyun u32 startup_time;
207*4882a593Smuzhiyun u8 sample_hold_time;
208*4882a593Smuzhiyun bool sleep_mode;
209*4882a593Smuzhiyun struct iio_trigger **trig;
210*4882a593Smuzhiyun struct at91_adc_trigger *trigger_list;
211*4882a593Smuzhiyun u32 trigger_number;
212*4882a593Smuzhiyun bool use_external;
213*4882a593Smuzhiyun u32 vref_mv;
214*4882a593Smuzhiyun u32 res; /* resolution used for convertions */
215*4882a593Smuzhiyun bool low_res; /* the resolution corresponds to the lowest one */
216*4882a593Smuzhiyun wait_queue_head_t wq_data_avail;
217*4882a593Smuzhiyun struct at91_adc_caps *caps;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun * Following ADC channels are shared by touchscreen:
221*4882a593Smuzhiyun *
222*4882a593Smuzhiyun * CH0 -- Touch screen XP/UL
223*4882a593Smuzhiyun * CH1 -- Touch screen XM/UR
224*4882a593Smuzhiyun * CH2 -- Touch screen YP/LL
225*4882a593Smuzhiyun * CH3 -- Touch screen YM/Sense
226*4882a593Smuzhiyun * CH4 -- Touch screen LR(5-wire only)
227*4882a593Smuzhiyun *
228*4882a593Smuzhiyun * The bitfields below represents the reserved channel in the
229*4882a593Smuzhiyun * touchscreen mode.
230*4882a593Smuzhiyun */
231*4882a593Smuzhiyun #define CHAN_MASK_TOUCHSCREEN_4WIRE (0xf << 0)
232*4882a593Smuzhiyun #define CHAN_MASK_TOUCHSCREEN_5WIRE (0x1f << 0)
233*4882a593Smuzhiyun enum atmel_adc_ts_type touchscreen_type;
234*4882a593Smuzhiyun struct input_dev *ts_input;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun u16 ts_sample_period_val;
237*4882a593Smuzhiyun u32 ts_pressure_threshold;
238*4882a593Smuzhiyun u16 ts_pendbc;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun bool ts_bufferedmeasure;
241*4882a593Smuzhiyun u32 ts_prev_absx;
242*4882a593Smuzhiyun u32 ts_prev_absy;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
at91_adc_trigger_handler(int irq,void * p)245*4882a593Smuzhiyun static irqreturn_t at91_adc_trigger_handler(int irq, void *p)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct iio_poll_func *pf = p;
248*4882a593Smuzhiyun struct iio_dev *idev = pf->indio_dev;
249*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
250*4882a593Smuzhiyun struct iio_chan_spec const *chan;
251*4882a593Smuzhiyun int i, j = 0;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun for (i = 0; i < idev->masklength; i++) {
254*4882a593Smuzhiyun if (!test_bit(i, idev->active_scan_mask))
255*4882a593Smuzhiyun continue;
256*4882a593Smuzhiyun chan = idev->channels + i;
257*4882a593Smuzhiyun st->buffer[j] = at91_adc_readl(st, AT91_ADC_CHAN(st, chan->channel));
258*4882a593Smuzhiyun j++;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun iio_push_to_buffers_with_timestamp(idev, st->buffer, pf->timestamp);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun iio_trigger_notify_done(idev->trig);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Needed to ACK the DRDY interruption */
266*4882a593Smuzhiyun at91_adc_readl(st, AT91_ADC_LCDR);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun enable_irq(st->irq);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return IRQ_HANDLED;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Handler for classic adc channel eoc trigger */
handle_adc_eoc_trigger(int irq,struct iio_dev * idev)274*4882a593Smuzhiyun static void handle_adc_eoc_trigger(int irq, struct iio_dev *idev)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (iio_buffer_enabled(idev)) {
279*4882a593Smuzhiyun disable_irq_nosync(irq);
280*4882a593Smuzhiyun iio_trigger_poll(idev->trig);
281*4882a593Smuzhiyun } else {
282*4882a593Smuzhiyun st->last_value = at91_adc_readl(st, AT91_ADC_CHAN(st, st->chnb));
283*4882a593Smuzhiyun /* Needed to ACK the DRDY interruption */
284*4882a593Smuzhiyun at91_adc_readl(st, AT91_ADC_LCDR);
285*4882a593Smuzhiyun st->done = true;
286*4882a593Smuzhiyun wake_up_interruptible(&st->wq_data_avail);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
at91_ts_sample(struct iio_dev * idev)290*4882a593Smuzhiyun static int at91_ts_sample(struct iio_dev *idev)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
293*4882a593Smuzhiyun unsigned int xscale, yscale, reg, z1, z2;
294*4882a593Smuzhiyun unsigned int x, y, pres, xpos, ypos;
295*4882a593Smuzhiyun unsigned int rxp = 1;
296*4882a593Smuzhiyun unsigned int factor = 1000;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun unsigned int xyz_mask_bits = st->res;
299*4882a593Smuzhiyun unsigned int xyz_mask = (1 << xyz_mask_bits) - 1;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* calculate position */
302*4882a593Smuzhiyun /* x position = (x / xscale) * max, max = 2^MAX_POS_BITS - 1 */
303*4882a593Smuzhiyun reg = at91_adc_readl(st, AT91_ADC_TSXPOSR);
304*4882a593Smuzhiyun xpos = reg & xyz_mask;
305*4882a593Smuzhiyun x = (xpos << MAX_POS_BITS) - xpos;
306*4882a593Smuzhiyun xscale = (reg >> 16) & xyz_mask;
307*4882a593Smuzhiyun if (xscale == 0) {
308*4882a593Smuzhiyun dev_err(&idev->dev, "Error: xscale == 0!\n");
309*4882a593Smuzhiyun return -1;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun x /= xscale;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* y position = (y / yscale) * max, max = 2^MAX_POS_BITS - 1 */
314*4882a593Smuzhiyun reg = at91_adc_readl(st, AT91_ADC_TSYPOSR);
315*4882a593Smuzhiyun ypos = reg & xyz_mask;
316*4882a593Smuzhiyun y = (ypos << MAX_POS_BITS) - ypos;
317*4882a593Smuzhiyun yscale = (reg >> 16) & xyz_mask;
318*4882a593Smuzhiyun if (yscale == 0) {
319*4882a593Smuzhiyun dev_err(&idev->dev, "Error: yscale == 0!\n");
320*4882a593Smuzhiyun return -1;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun y /= yscale;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* calculate the pressure */
325*4882a593Smuzhiyun reg = at91_adc_readl(st, AT91_ADC_TSPRESSR);
326*4882a593Smuzhiyun z1 = reg & xyz_mask;
327*4882a593Smuzhiyun z2 = (reg >> 16) & xyz_mask;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (z1 != 0)
330*4882a593Smuzhiyun pres = rxp * (x * factor / 1024) * (z2 * factor / z1 - factor)
331*4882a593Smuzhiyun / factor;
332*4882a593Smuzhiyun else
333*4882a593Smuzhiyun pres = st->ts_pressure_threshold; /* no pen contacted */
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun dev_dbg(&idev->dev, "xpos = %d, xscale = %d, ypos = %d, yscale = %d, z1 = %d, z2 = %d, press = %d\n",
336*4882a593Smuzhiyun xpos, xscale, ypos, yscale, z1, z2, pres);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (pres < st->ts_pressure_threshold) {
339*4882a593Smuzhiyun dev_dbg(&idev->dev, "x = %d, y = %d, pressure = %d\n",
340*4882a593Smuzhiyun x, y, pres / factor);
341*4882a593Smuzhiyun input_report_abs(st->ts_input, ABS_X, x);
342*4882a593Smuzhiyun input_report_abs(st->ts_input, ABS_Y, y);
343*4882a593Smuzhiyun input_report_abs(st->ts_input, ABS_PRESSURE, pres);
344*4882a593Smuzhiyun input_report_key(st->ts_input, BTN_TOUCH, 1);
345*4882a593Smuzhiyun input_sync(st->ts_input);
346*4882a593Smuzhiyun } else {
347*4882a593Smuzhiyun dev_dbg(&idev->dev, "pressure too low: not reporting\n");
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
at91_adc_rl_interrupt(int irq,void * private)353*4882a593Smuzhiyun static irqreturn_t at91_adc_rl_interrupt(int irq, void *private)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun struct iio_dev *idev = private;
356*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
357*4882a593Smuzhiyun u32 status = at91_adc_readl(st, st->registers->status_register);
358*4882a593Smuzhiyun unsigned int reg;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun status &= at91_adc_readl(st, AT91_ADC_IMR);
361*4882a593Smuzhiyun if (status & GENMASK(st->num_channels - 1, 0))
362*4882a593Smuzhiyun handle_adc_eoc_trigger(irq, idev);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (status & AT91RL_ADC_IER_PEN) {
365*4882a593Smuzhiyun /* Disabling pen debounce is required to get a NOPEN irq */
366*4882a593Smuzhiyun reg = at91_adc_readl(st, AT91_ADC_MR);
367*4882a593Smuzhiyun reg &= ~AT91_ADC_PENDBC;
368*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_MR, reg);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IDR, AT91RL_ADC_IER_PEN);
371*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IER, AT91RL_ADC_IER_NOPEN
372*4882a593Smuzhiyun | AT91_ADC_EOC(3));
373*4882a593Smuzhiyun /* Set up period trigger for sampling */
374*4882a593Smuzhiyun at91_adc_writel(st, st->registers->trigger_register,
375*4882a593Smuzhiyun AT91_ADC_TRGR_MOD_PERIOD_TRIG |
376*4882a593Smuzhiyun AT91_ADC_TRGR_TRGPER_(st->ts_sample_period_val));
377*4882a593Smuzhiyun } else if (status & AT91RL_ADC_IER_NOPEN) {
378*4882a593Smuzhiyun reg = at91_adc_readl(st, AT91_ADC_MR);
379*4882a593Smuzhiyun reg |= AT91_ADC_PENDBC_(st->ts_pendbc) & AT91_ADC_PENDBC;
380*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_MR, reg);
381*4882a593Smuzhiyun at91_adc_writel(st, st->registers->trigger_register,
382*4882a593Smuzhiyun AT91_ADC_TRGR_NONE);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IDR, AT91RL_ADC_IER_NOPEN
385*4882a593Smuzhiyun | AT91_ADC_EOC(3));
386*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IER, AT91RL_ADC_IER_PEN);
387*4882a593Smuzhiyun st->ts_bufferedmeasure = false;
388*4882a593Smuzhiyun input_report_key(st->ts_input, BTN_TOUCH, 0);
389*4882a593Smuzhiyun input_sync(st->ts_input);
390*4882a593Smuzhiyun } else if (status & AT91_ADC_EOC(3) && st->ts_input) {
391*4882a593Smuzhiyun /* Conversion finished and we've a touchscreen */
392*4882a593Smuzhiyun if (st->ts_bufferedmeasure) {
393*4882a593Smuzhiyun /*
394*4882a593Smuzhiyun * Last measurement is always discarded, since it can
395*4882a593Smuzhiyun * be erroneous.
396*4882a593Smuzhiyun * Always report previous measurement
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun input_report_abs(st->ts_input, ABS_X, st->ts_prev_absx);
399*4882a593Smuzhiyun input_report_abs(st->ts_input, ABS_Y, st->ts_prev_absy);
400*4882a593Smuzhiyun input_report_key(st->ts_input, BTN_TOUCH, 1);
401*4882a593Smuzhiyun input_sync(st->ts_input);
402*4882a593Smuzhiyun } else
403*4882a593Smuzhiyun st->ts_bufferedmeasure = true;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Now make new measurement */
406*4882a593Smuzhiyun st->ts_prev_absx = at91_adc_readl(st, AT91_ADC_CHAN(st, 3))
407*4882a593Smuzhiyun << MAX_RLPOS_BITS;
408*4882a593Smuzhiyun st->ts_prev_absx /= at91_adc_readl(st, AT91_ADC_CHAN(st, 2));
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun st->ts_prev_absy = at91_adc_readl(st, AT91_ADC_CHAN(st, 1))
411*4882a593Smuzhiyun << MAX_RLPOS_BITS;
412*4882a593Smuzhiyun st->ts_prev_absy /= at91_adc_readl(st, AT91_ADC_CHAN(st, 0));
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun return IRQ_HANDLED;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
at91_adc_9x5_interrupt(int irq,void * private)418*4882a593Smuzhiyun static irqreturn_t at91_adc_9x5_interrupt(int irq, void *private)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct iio_dev *idev = private;
421*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
422*4882a593Smuzhiyun u32 status = at91_adc_readl(st, st->registers->status_register);
423*4882a593Smuzhiyun const uint32_t ts_data_irq_mask =
424*4882a593Smuzhiyun AT91_ADC_IER_XRDY |
425*4882a593Smuzhiyun AT91_ADC_IER_YRDY |
426*4882a593Smuzhiyun AT91_ADC_IER_PRDY;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (status & GENMASK(st->num_channels - 1, 0))
429*4882a593Smuzhiyun handle_adc_eoc_trigger(irq, idev);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (status & AT91_ADC_IER_PEN) {
432*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IDR, AT91_ADC_IER_PEN);
433*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IER, AT91_ADC_IER_NOPEN |
434*4882a593Smuzhiyun ts_data_irq_mask);
435*4882a593Smuzhiyun /* Set up period trigger for sampling */
436*4882a593Smuzhiyun at91_adc_writel(st, st->registers->trigger_register,
437*4882a593Smuzhiyun AT91_ADC_TRGR_MOD_PERIOD_TRIG |
438*4882a593Smuzhiyun AT91_ADC_TRGR_TRGPER_(st->ts_sample_period_val));
439*4882a593Smuzhiyun } else if (status & AT91_ADC_IER_NOPEN) {
440*4882a593Smuzhiyun at91_adc_writel(st, st->registers->trigger_register, 0);
441*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IDR, AT91_ADC_IER_NOPEN |
442*4882a593Smuzhiyun ts_data_irq_mask);
443*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IER, AT91_ADC_IER_PEN);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun input_report_key(st->ts_input, BTN_TOUCH, 0);
446*4882a593Smuzhiyun input_sync(st->ts_input);
447*4882a593Smuzhiyun } else if ((status & ts_data_irq_mask) == ts_data_irq_mask) {
448*4882a593Smuzhiyun /* Now all touchscreen data is ready */
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (status & AT91_ADC_ISR_PENS) {
451*4882a593Smuzhiyun /* validate data by pen contact */
452*4882a593Smuzhiyun at91_ts_sample(idev);
453*4882a593Smuzhiyun } else {
454*4882a593Smuzhiyun /* triggered by event that is no pen contact, just read
455*4882a593Smuzhiyun * them to clean the interrupt and discard all.
456*4882a593Smuzhiyun */
457*4882a593Smuzhiyun at91_adc_readl(st, AT91_ADC_TSXPOSR);
458*4882a593Smuzhiyun at91_adc_readl(st, AT91_ADC_TSYPOSR);
459*4882a593Smuzhiyun at91_adc_readl(st, AT91_ADC_TSPRESSR);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun return IRQ_HANDLED;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
at91_adc_channel_init(struct iio_dev * idev)466*4882a593Smuzhiyun static int at91_adc_channel_init(struct iio_dev *idev)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
469*4882a593Smuzhiyun struct iio_chan_spec *chan_array, *timestamp;
470*4882a593Smuzhiyun int bit, idx = 0;
471*4882a593Smuzhiyun unsigned long rsvd_mask = 0;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* If touchscreen is enable, then reserve the adc channels */
474*4882a593Smuzhiyun if (st->touchscreen_type == ATMEL_ADC_TOUCHSCREEN_4WIRE)
475*4882a593Smuzhiyun rsvd_mask = CHAN_MASK_TOUCHSCREEN_4WIRE;
476*4882a593Smuzhiyun else if (st->touchscreen_type == ATMEL_ADC_TOUCHSCREEN_5WIRE)
477*4882a593Smuzhiyun rsvd_mask = CHAN_MASK_TOUCHSCREEN_5WIRE;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* set up the channel mask to reserve touchscreen channels */
480*4882a593Smuzhiyun st->channels_mask &= ~rsvd_mask;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun idev->num_channels = bitmap_weight(&st->channels_mask,
483*4882a593Smuzhiyun st->num_channels) + 1;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun chan_array = devm_kzalloc(&idev->dev,
486*4882a593Smuzhiyun ((idev->num_channels + 1) *
487*4882a593Smuzhiyun sizeof(struct iio_chan_spec)),
488*4882a593Smuzhiyun GFP_KERNEL);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (!chan_array)
491*4882a593Smuzhiyun return -ENOMEM;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun for_each_set_bit(bit, &st->channels_mask, st->num_channels) {
494*4882a593Smuzhiyun struct iio_chan_spec *chan = chan_array + idx;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun chan->type = IIO_VOLTAGE;
497*4882a593Smuzhiyun chan->indexed = 1;
498*4882a593Smuzhiyun chan->channel = bit;
499*4882a593Smuzhiyun chan->scan_index = idx;
500*4882a593Smuzhiyun chan->scan_type.sign = 'u';
501*4882a593Smuzhiyun chan->scan_type.realbits = st->res;
502*4882a593Smuzhiyun chan->scan_type.storagebits = 16;
503*4882a593Smuzhiyun chan->info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE);
504*4882a593Smuzhiyun chan->info_mask_separate = BIT(IIO_CHAN_INFO_RAW);
505*4882a593Smuzhiyun idx++;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun timestamp = chan_array + idx;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun timestamp->type = IIO_TIMESTAMP;
510*4882a593Smuzhiyun timestamp->channel = -1;
511*4882a593Smuzhiyun timestamp->scan_index = idx;
512*4882a593Smuzhiyun timestamp->scan_type.sign = 's';
513*4882a593Smuzhiyun timestamp->scan_type.realbits = 64;
514*4882a593Smuzhiyun timestamp->scan_type.storagebits = 64;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun idev->channels = chan_array;
517*4882a593Smuzhiyun return idev->num_channels;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
at91_adc_get_trigger_value_by_name(struct iio_dev * idev,struct at91_adc_trigger * triggers,const char * trigger_name)520*4882a593Smuzhiyun static int at91_adc_get_trigger_value_by_name(struct iio_dev *idev,
521*4882a593Smuzhiyun struct at91_adc_trigger *triggers,
522*4882a593Smuzhiyun const char *trigger_name)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
525*4882a593Smuzhiyun int i;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun for (i = 0; i < st->trigger_number; i++) {
528*4882a593Smuzhiyun char *name = kasprintf(GFP_KERNEL,
529*4882a593Smuzhiyun "%s-dev%d-%s",
530*4882a593Smuzhiyun idev->name,
531*4882a593Smuzhiyun idev->id,
532*4882a593Smuzhiyun triggers[i].name);
533*4882a593Smuzhiyun if (!name)
534*4882a593Smuzhiyun return -ENOMEM;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (strcmp(trigger_name, name) == 0) {
537*4882a593Smuzhiyun kfree(name);
538*4882a593Smuzhiyun if (triggers[i].value == 0)
539*4882a593Smuzhiyun return -EINVAL;
540*4882a593Smuzhiyun return triggers[i].value;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun kfree(name);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return -EINVAL;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
at91_adc_configure_trigger(struct iio_trigger * trig,bool state)549*4882a593Smuzhiyun static int at91_adc_configure_trigger(struct iio_trigger *trig, bool state)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct iio_dev *idev = iio_trigger_get_drvdata(trig);
552*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
553*4882a593Smuzhiyun struct at91_adc_reg_desc *reg = st->registers;
554*4882a593Smuzhiyun u32 status = at91_adc_readl(st, reg->trigger_register);
555*4882a593Smuzhiyun int value;
556*4882a593Smuzhiyun u8 bit;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun value = at91_adc_get_trigger_value_by_name(idev,
559*4882a593Smuzhiyun st->trigger_list,
560*4882a593Smuzhiyun idev->trig->name);
561*4882a593Smuzhiyun if (value < 0)
562*4882a593Smuzhiyun return value;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (state) {
565*4882a593Smuzhiyun st->buffer = kmalloc(idev->scan_bytes, GFP_KERNEL);
566*4882a593Smuzhiyun if (st->buffer == NULL)
567*4882a593Smuzhiyun return -ENOMEM;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun at91_adc_writel(st, reg->trigger_register,
570*4882a593Smuzhiyun status | value);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun for_each_set_bit(bit, idev->active_scan_mask,
573*4882a593Smuzhiyun st->num_channels) {
574*4882a593Smuzhiyun struct iio_chan_spec const *chan = idev->channels + bit;
575*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_CHER,
576*4882a593Smuzhiyun AT91_ADC_CH(chan->channel));
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IER, reg->drdy_mask);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun } else {
582*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IDR, reg->drdy_mask);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun at91_adc_writel(st, reg->trigger_register,
585*4882a593Smuzhiyun status & ~value);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun for_each_set_bit(bit, idev->active_scan_mask,
588*4882a593Smuzhiyun st->num_channels) {
589*4882a593Smuzhiyun struct iio_chan_spec const *chan = idev->channels + bit;
590*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_CHDR,
591*4882a593Smuzhiyun AT91_ADC_CH(chan->channel));
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun kfree(st->buffer);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun static const struct iio_trigger_ops at91_adc_trigger_ops = {
600*4882a593Smuzhiyun .set_trigger_state = &at91_adc_configure_trigger,
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
at91_adc_allocate_trigger(struct iio_dev * idev,struct at91_adc_trigger * trigger)603*4882a593Smuzhiyun static struct iio_trigger *at91_adc_allocate_trigger(struct iio_dev *idev,
604*4882a593Smuzhiyun struct at91_adc_trigger *trigger)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun struct iio_trigger *trig;
607*4882a593Smuzhiyun int ret;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun trig = iio_trigger_alloc("%s-dev%d-%s", idev->name,
610*4882a593Smuzhiyun idev->id, trigger->name);
611*4882a593Smuzhiyun if (trig == NULL)
612*4882a593Smuzhiyun return NULL;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun trig->dev.parent = idev->dev.parent;
615*4882a593Smuzhiyun iio_trigger_set_drvdata(trig, idev);
616*4882a593Smuzhiyun trig->ops = &at91_adc_trigger_ops;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun ret = iio_trigger_register(trig);
619*4882a593Smuzhiyun if (ret) {
620*4882a593Smuzhiyun iio_trigger_free(trig);
621*4882a593Smuzhiyun return NULL;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun return trig;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
at91_adc_trigger_init(struct iio_dev * idev)627*4882a593Smuzhiyun static int at91_adc_trigger_init(struct iio_dev *idev)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
630*4882a593Smuzhiyun int i, ret;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun st->trig = devm_kcalloc(&idev->dev,
633*4882a593Smuzhiyun st->trigger_number, sizeof(*st->trig),
634*4882a593Smuzhiyun GFP_KERNEL);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (st->trig == NULL) {
637*4882a593Smuzhiyun ret = -ENOMEM;
638*4882a593Smuzhiyun goto error_ret;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun for (i = 0; i < st->trigger_number; i++) {
642*4882a593Smuzhiyun if (st->trigger_list[i].is_external && !(st->use_external))
643*4882a593Smuzhiyun continue;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun st->trig[i] = at91_adc_allocate_trigger(idev,
646*4882a593Smuzhiyun st->trigger_list + i);
647*4882a593Smuzhiyun if (st->trig[i] == NULL) {
648*4882a593Smuzhiyun dev_err(&idev->dev,
649*4882a593Smuzhiyun "Could not allocate trigger %d\n", i);
650*4882a593Smuzhiyun ret = -ENOMEM;
651*4882a593Smuzhiyun goto error_trigger;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun return 0;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun error_trigger:
658*4882a593Smuzhiyun for (i--; i >= 0; i--) {
659*4882a593Smuzhiyun iio_trigger_unregister(st->trig[i]);
660*4882a593Smuzhiyun iio_trigger_free(st->trig[i]);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun error_ret:
663*4882a593Smuzhiyun return ret;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
at91_adc_trigger_remove(struct iio_dev * idev)666*4882a593Smuzhiyun static void at91_adc_trigger_remove(struct iio_dev *idev)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
669*4882a593Smuzhiyun int i;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun for (i = 0; i < st->trigger_number; i++) {
672*4882a593Smuzhiyun iio_trigger_unregister(st->trig[i]);
673*4882a593Smuzhiyun iio_trigger_free(st->trig[i]);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
at91_adc_buffer_init(struct iio_dev * idev)677*4882a593Smuzhiyun static int at91_adc_buffer_init(struct iio_dev *idev)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun return iio_triggered_buffer_setup(idev, &iio_pollfunc_store_time,
680*4882a593Smuzhiyun &at91_adc_trigger_handler, NULL);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
at91_adc_buffer_remove(struct iio_dev * idev)683*4882a593Smuzhiyun static void at91_adc_buffer_remove(struct iio_dev *idev)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun iio_triggered_buffer_cleanup(idev);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
at91_adc_read_raw(struct iio_dev * idev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)688*4882a593Smuzhiyun static int at91_adc_read_raw(struct iio_dev *idev,
689*4882a593Smuzhiyun struct iio_chan_spec const *chan,
690*4882a593Smuzhiyun int *val, int *val2, long mask)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
693*4882a593Smuzhiyun int ret;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun switch (mask) {
696*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
697*4882a593Smuzhiyun mutex_lock(&st->lock);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun st->chnb = chan->channel;
700*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_CHER,
701*4882a593Smuzhiyun AT91_ADC_CH(chan->channel));
702*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IER, BIT(chan->channel));
703*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_CR, AT91_ADC_START);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun ret = wait_event_interruptible_timeout(st->wq_data_avail,
706*4882a593Smuzhiyun st->done,
707*4882a593Smuzhiyun msecs_to_jiffies(1000));
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* Disable interrupts, regardless if adc conversion was
710*4882a593Smuzhiyun * successful or not
711*4882a593Smuzhiyun */
712*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_CHDR,
713*4882a593Smuzhiyun AT91_ADC_CH(chan->channel));
714*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IDR, BIT(chan->channel));
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (ret > 0) {
717*4882a593Smuzhiyun /* a valid conversion took place */
718*4882a593Smuzhiyun *val = st->last_value;
719*4882a593Smuzhiyun st->last_value = 0;
720*4882a593Smuzhiyun st->done = false;
721*4882a593Smuzhiyun ret = IIO_VAL_INT;
722*4882a593Smuzhiyun } else if (ret == 0) {
723*4882a593Smuzhiyun /* conversion timeout */
724*4882a593Smuzhiyun dev_err(&idev->dev, "ADC Channel %d timeout.\n",
725*4882a593Smuzhiyun chan->channel);
726*4882a593Smuzhiyun ret = -ETIMEDOUT;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun mutex_unlock(&st->lock);
730*4882a593Smuzhiyun return ret;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
733*4882a593Smuzhiyun *val = st->vref_mv;
734*4882a593Smuzhiyun *val2 = chan->scan_type.realbits;
735*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
736*4882a593Smuzhiyun default:
737*4882a593Smuzhiyun break;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun return -EINVAL;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
at91_adc_of_get_resolution(struct iio_dev * idev,struct platform_device * pdev)742*4882a593Smuzhiyun static int at91_adc_of_get_resolution(struct iio_dev *idev,
743*4882a593Smuzhiyun struct platform_device *pdev)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
746*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
747*4882a593Smuzhiyun int count, i, ret = 0;
748*4882a593Smuzhiyun char *res_name, *s;
749*4882a593Smuzhiyun u32 *resolutions;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun count = of_property_count_strings(np, "atmel,adc-res-names");
752*4882a593Smuzhiyun if (count < 2) {
753*4882a593Smuzhiyun dev_err(&idev->dev, "You must specified at least two resolution names for "
754*4882a593Smuzhiyun "adc-res-names property in the DT\n");
755*4882a593Smuzhiyun return count;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun resolutions = kmalloc_array(count, sizeof(*resolutions), GFP_KERNEL);
759*4882a593Smuzhiyun if (!resolutions)
760*4882a593Smuzhiyun return -ENOMEM;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun if (of_property_read_u32_array(np, "atmel,adc-res", resolutions, count)) {
763*4882a593Smuzhiyun dev_err(&idev->dev, "Missing adc-res property in the DT.\n");
764*4882a593Smuzhiyun ret = -ENODEV;
765*4882a593Smuzhiyun goto ret;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (of_property_read_string(np, "atmel,adc-use-res", (const char **)&res_name))
769*4882a593Smuzhiyun res_name = "highres";
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun for (i = 0; i < count; i++) {
772*4882a593Smuzhiyun if (of_property_read_string_index(np, "atmel,adc-res-names", i, (const char **)&s))
773*4882a593Smuzhiyun continue;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if (strcmp(res_name, s))
776*4882a593Smuzhiyun continue;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun st->res = resolutions[i];
779*4882a593Smuzhiyun if (!strcmp(res_name, "lowres"))
780*4882a593Smuzhiyun st->low_res = true;
781*4882a593Smuzhiyun else
782*4882a593Smuzhiyun st->low_res = false;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun dev_info(&idev->dev, "Resolution used: %u bits\n", st->res);
785*4882a593Smuzhiyun goto ret;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun dev_err(&idev->dev, "There is no resolution for %s\n", res_name);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun ret:
791*4882a593Smuzhiyun kfree(resolutions);
792*4882a593Smuzhiyun return ret;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
calc_startup_ticks_9260(u32 startup_time,u32 adc_clk_khz)795*4882a593Smuzhiyun static u32 calc_startup_ticks_9260(u32 startup_time, u32 adc_clk_khz)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun /*
798*4882a593Smuzhiyun * Number of ticks needed to cover the startup time of the ADC
799*4882a593Smuzhiyun * as defined in the electrical characteristics of the board,
800*4882a593Smuzhiyun * divided by 8. The formula thus is :
801*4882a593Smuzhiyun * Startup Time = (ticks + 1) * 8 / ADC Clock
802*4882a593Smuzhiyun */
803*4882a593Smuzhiyun return round_up((startup_time * adc_clk_khz / 1000) - 1, 8) / 8;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
calc_startup_ticks_9x5(u32 startup_time,u32 adc_clk_khz)806*4882a593Smuzhiyun static u32 calc_startup_ticks_9x5(u32 startup_time, u32 adc_clk_khz)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun /*
809*4882a593Smuzhiyun * For sama5d3x and at91sam9x5, the formula changes to:
810*4882a593Smuzhiyun * Startup Time = <lookup_table_value> / ADC Clock
811*4882a593Smuzhiyun */
812*4882a593Smuzhiyun static const int startup_lookup[] = {
813*4882a593Smuzhiyun 0, 8, 16, 24,
814*4882a593Smuzhiyun 64, 80, 96, 112,
815*4882a593Smuzhiyun 512, 576, 640, 704,
816*4882a593Smuzhiyun 768, 832, 896, 960
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun int i, size = ARRAY_SIZE(startup_lookup);
819*4882a593Smuzhiyun unsigned int ticks;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ticks = startup_time * adc_clk_khz / 1000;
822*4882a593Smuzhiyun for (i = 0; i < size; i++)
823*4882a593Smuzhiyun if (ticks < startup_lookup[i])
824*4882a593Smuzhiyun break;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun ticks = i;
827*4882a593Smuzhiyun if (ticks == size)
828*4882a593Smuzhiyun /* Reach the end of lookup table */
829*4882a593Smuzhiyun ticks = size - 1;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun return ticks;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun static const struct of_device_id at91_adc_dt_ids[];
835*4882a593Smuzhiyun
at91_adc_probe_dt_ts(struct device_node * node,struct at91_adc_state * st,struct device * dev)836*4882a593Smuzhiyun static int at91_adc_probe_dt_ts(struct device_node *node,
837*4882a593Smuzhiyun struct at91_adc_state *st, struct device *dev)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun int ret;
840*4882a593Smuzhiyun u32 prop;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun ret = of_property_read_u32(node, "atmel,adc-ts-wires", &prop);
843*4882a593Smuzhiyun if (ret) {
844*4882a593Smuzhiyun dev_info(dev, "ADC Touch screen is disabled.\n");
845*4882a593Smuzhiyun return 0;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun switch (prop) {
849*4882a593Smuzhiyun case 4:
850*4882a593Smuzhiyun case 5:
851*4882a593Smuzhiyun st->touchscreen_type = prop;
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun default:
854*4882a593Smuzhiyun dev_err(dev, "Unsupported number of touchscreen wires (%d). Should be 4 or 5.\n", prop);
855*4882a593Smuzhiyun return -EINVAL;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (!st->caps->has_tsmr)
859*4882a593Smuzhiyun return 0;
860*4882a593Smuzhiyun prop = 0;
861*4882a593Smuzhiyun of_property_read_u32(node, "atmel,adc-ts-pressure-threshold", &prop);
862*4882a593Smuzhiyun st->ts_pressure_threshold = prop;
863*4882a593Smuzhiyun if (st->ts_pressure_threshold) {
864*4882a593Smuzhiyun return 0;
865*4882a593Smuzhiyun } else {
866*4882a593Smuzhiyun dev_err(dev, "Invalid pressure threshold for the touchscreen\n");
867*4882a593Smuzhiyun return -EINVAL;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
at91_adc_probe_dt(struct iio_dev * idev,struct platform_device * pdev)871*4882a593Smuzhiyun static int at91_adc_probe_dt(struct iio_dev *idev,
872*4882a593Smuzhiyun struct platform_device *pdev)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
875*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
876*4882a593Smuzhiyun struct device_node *trig_node;
877*4882a593Smuzhiyun int i = 0, ret;
878*4882a593Smuzhiyun u32 prop;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun if (!node)
881*4882a593Smuzhiyun return -EINVAL;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun st->caps = (struct at91_adc_caps *)
884*4882a593Smuzhiyun of_match_device(at91_adc_dt_ids, &pdev->dev)->data;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun st->use_external = of_property_read_bool(node, "atmel,adc-use-external-triggers");
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun if (of_property_read_u32(node, "atmel,adc-channels-used", &prop)) {
889*4882a593Smuzhiyun dev_err(&idev->dev, "Missing adc-channels-used property in the DT.\n");
890*4882a593Smuzhiyun ret = -EINVAL;
891*4882a593Smuzhiyun goto error_ret;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun st->channels_mask = prop;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun st->sleep_mode = of_property_read_bool(node, "atmel,adc-sleep-mode");
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun if (of_property_read_u32(node, "atmel,adc-startup-time", &prop)) {
898*4882a593Smuzhiyun dev_err(&idev->dev, "Missing adc-startup-time property in the DT.\n");
899*4882a593Smuzhiyun ret = -EINVAL;
900*4882a593Smuzhiyun goto error_ret;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun st->startup_time = prop;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun prop = 0;
905*4882a593Smuzhiyun of_property_read_u32(node, "atmel,adc-sample-hold-time", &prop);
906*4882a593Smuzhiyun st->sample_hold_time = prop;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (of_property_read_u32(node, "atmel,adc-vref", &prop)) {
909*4882a593Smuzhiyun dev_err(&idev->dev, "Missing adc-vref property in the DT.\n");
910*4882a593Smuzhiyun ret = -EINVAL;
911*4882a593Smuzhiyun goto error_ret;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun st->vref_mv = prop;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun ret = at91_adc_of_get_resolution(idev, pdev);
916*4882a593Smuzhiyun if (ret)
917*4882a593Smuzhiyun goto error_ret;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun st->registers = &st->caps->registers;
920*4882a593Smuzhiyun st->num_channels = st->caps->num_channels;
921*4882a593Smuzhiyun st->trigger_number = of_get_child_count(node);
922*4882a593Smuzhiyun st->trigger_list = devm_kcalloc(&idev->dev,
923*4882a593Smuzhiyun st->trigger_number,
924*4882a593Smuzhiyun sizeof(struct at91_adc_trigger),
925*4882a593Smuzhiyun GFP_KERNEL);
926*4882a593Smuzhiyun if (!st->trigger_list) {
927*4882a593Smuzhiyun dev_err(&idev->dev, "Could not allocate trigger list memory.\n");
928*4882a593Smuzhiyun ret = -ENOMEM;
929*4882a593Smuzhiyun goto error_ret;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun for_each_child_of_node(node, trig_node) {
933*4882a593Smuzhiyun struct at91_adc_trigger *trig = st->trigger_list + i;
934*4882a593Smuzhiyun const char *name;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun if (of_property_read_string(trig_node, "trigger-name", &name)) {
937*4882a593Smuzhiyun dev_err(&idev->dev, "Missing trigger-name property in the DT.\n");
938*4882a593Smuzhiyun ret = -EINVAL;
939*4882a593Smuzhiyun goto error_ret;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun trig->name = name;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun if (of_property_read_u32(trig_node, "trigger-value", &prop)) {
944*4882a593Smuzhiyun dev_err(&idev->dev, "Missing trigger-value property in the DT.\n");
945*4882a593Smuzhiyun ret = -EINVAL;
946*4882a593Smuzhiyun goto error_ret;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun trig->value = prop;
949*4882a593Smuzhiyun trig->is_external = of_property_read_bool(trig_node, "trigger-external");
950*4882a593Smuzhiyun i++;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* Check if touchscreen is supported. */
954*4882a593Smuzhiyun if (st->caps->has_ts)
955*4882a593Smuzhiyun return at91_adc_probe_dt_ts(node, st, &idev->dev);
956*4882a593Smuzhiyun else
957*4882a593Smuzhiyun dev_info(&idev->dev, "not support touchscreen in the adc compatible string.\n");
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun return 0;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun error_ret:
962*4882a593Smuzhiyun return ret;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
at91_adc_probe_pdata(struct at91_adc_state * st,struct platform_device * pdev)965*4882a593Smuzhiyun static int at91_adc_probe_pdata(struct at91_adc_state *st,
966*4882a593Smuzhiyun struct platform_device *pdev)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun struct at91_adc_data *pdata = pdev->dev.platform_data;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (!pdata)
971*4882a593Smuzhiyun return -EINVAL;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun st->caps = (struct at91_adc_caps *)
974*4882a593Smuzhiyun platform_get_device_id(pdev)->driver_data;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun st->use_external = pdata->use_external_triggers;
977*4882a593Smuzhiyun st->vref_mv = pdata->vref;
978*4882a593Smuzhiyun st->channels_mask = pdata->channels_used;
979*4882a593Smuzhiyun st->num_channels = st->caps->num_channels;
980*4882a593Smuzhiyun st->startup_time = pdata->startup_time;
981*4882a593Smuzhiyun st->trigger_number = pdata->trigger_number;
982*4882a593Smuzhiyun st->trigger_list = pdata->trigger_list;
983*4882a593Smuzhiyun st->registers = &st->caps->registers;
984*4882a593Smuzhiyun st->touchscreen_type = pdata->touchscreen_type;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun return 0;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun static const struct iio_info at91_adc_info = {
990*4882a593Smuzhiyun .read_raw = &at91_adc_read_raw,
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /* Touchscreen related functions */
atmel_ts_open(struct input_dev * dev)994*4882a593Smuzhiyun static int atmel_ts_open(struct input_dev *dev)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun struct at91_adc_state *st = input_get_drvdata(dev);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun if (st->caps->has_tsmr)
999*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IER, AT91_ADC_IER_PEN);
1000*4882a593Smuzhiyun else
1001*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IER, AT91RL_ADC_IER_PEN);
1002*4882a593Smuzhiyun return 0;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
atmel_ts_close(struct input_dev * dev)1005*4882a593Smuzhiyun static void atmel_ts_close(struct input_dev *dev)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun struct at91_adc_state *st = input_get_drvdata(dev);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (st->caps->has_tsmr)
1010*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IDR, AT91_ADC_IER_PEN);
1011*4882a593Smuzhiyun else
1012*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IDR, AT91RL_ADC_IER_PEN);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
at91_ts_hw_init(struct iio_dev * idev,u32 adc_clk_khz)1015*4882a593Smuzhiyun static int at91_ts_hw_init(struct iio_dev *idev, u32 adc_clk_khz)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
1018*4882a593Smuzhiyun u32 reg = 0;
1019*4882a593Smuzhiyun u32 tssctim = 0;
1020*4882a593Smuzhiyun int i = 0;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun /* a Pen Detect Debounce Time is necessary for the ADC Touch to avoid
1023*4882a593Smuzhiyun * pen detect noise.
1024*4882a593Smuzhiyun * The formula is : Pen Detect Debounce Time = (2 ^ pendbc) / ADCClock
1025*4882a593Smuzhiyun */
1026*4882a593Smuzhiyun st->ts_pendbc = round_up(TOUCH_PEN_DETECT_DEBOUNCE_US * adc_clk_khz /
1027*4882a593Smuzhiyun 1000, 1);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun while (st->ts_pendbc >> ++i)
1030*4882a593Smuzhiyun ; /* Empty! Find the shift offset */
1031*4882a593Smuzhiyun if (abs(st->ts_pendbc - (1 << i)) < abs(st->ts_pendbc - (1 << (i - 1))))
1032*4882a593Smuzhiyun st->ts_pendbc = i;
1033*4882a593Smuzhiyun else
1034*4882a593Smuzhiyun st->ts_pendbc = i - 1;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun if (!st->caps->has_tsmr) {
1037*4882a593Smuzhiyun reg = at91_adc_readl(st, AT91_ADC_MR);
1038*4882a593Smuzhiyun reg |= AT91_ADC_TSAMOD_TS_ONLY_MODE | AT91_ADC_PENDET;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun reg |= AT91_ADC_PENDBC_(st->ts_pendbc) & AT91_ADC_PENDBC;
1041*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_MR, reg);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun reg = AT91_ADC_TSR_SHTIM_(TOUCH_SHTIM) & AT91_ADC_TSR_SHTIM;
1044*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_TSR, reg);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun st->ts_sample_period_val = round_up((TOUCH_SAMPLE_PERIOD_US_RL *
1047*4882a593Smuzhiyun adc_clk_khz / 1000) - 1, 1);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun return 0;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /* Touchscreen Switches Closure time needed for allowing the value to
1053*4882a593Smuzhiyun * stabilize.
1054*4882a593Smuzhiyun * Switch Closure Time = (TSSCTIM * 4) ADCClock periods
1055*4882a593Smuzhiyun */
1056*4882a593Smuzhiyun tssctim = DIV_ROUND_UP(TOUCH_SCTIM_US * adc_clk_khz / 1000, 4);
1057*4882a593Smuzhiyun dev_dbg(&idev->dev, "adc_clk at: %d KHz, tssctim at: %d\n",
1058*4882a593Smuzhiyun adc_clk_khz, tssctim);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun if (st->touchscreen_type == ATMEL_ADC_TOUCHSCREEN_4WIRE)
1061*4882a593Smuzhiyun reg = AT91_ADC_TSMR_TSMODE_4WIRE_PRESS;
1062*4882a593Smuzhiyun else
1063*4882a593Smuzhiyun reg = AT91_ADC_TSMR_TSMODE_5WIRE;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun reg |= AT91_ADC_TSMR_SCTIM_(tssctim) & AT91_ADC_TSMR_SCTIM;
1066*4882a593Smuzhiyun reg |= AT91_ADC_TSMR_TSAV_(st->caps->ts_filter_average)
1067*4882a593Smuzhiyun & AT91_ADC_TSMR_TSAV;
1068*4882a593Smuzhiyun reg |= AT91_ADC_TSMR_PENDBC_(st->ts_pendbc) & AT91_ADC_TSMR_PENDBC;
1069*4882a593Smuzhiyun reg |= AT91_ADC_TSMR_NOTSDMA;
1070*4882a593Smuzhiyun reg |= AT91_ADC_TSMR_PENDET_ENA;
1071*4882a593Smuzhiyun reg |= 0x03 << 8; /* TSFREQ, needs to be bigger than TSAV */
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_TSMR, reg);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun /* Change adc internal resistor value for better pen detection,
1076*4882a593Smuzhiyun * default value is 100 kOhm.
1077*4882a593Smuzhiyun * 0 = 200 kOhm, 1 = 150 kOhm, 2 = 100 kOhm, 3 = 50 kOhm
1078*4882a593Smuzhiyun * option only available on ES2 and higher
1079*4882a593Smuzhiyun */
1080*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_ACR, st->caps->ts_pen_detect_sensitivity
1081*4882a593Smuzhiyun & AT91_ADC_ACR_PENDETSENS);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun /* Sample Period Time = (TRGPER + 1) / ADCClock */
1084*4882a593Smuzhiyun st->ts_sample_period_val = round_up((TOUCH_SAMPLE_PERIOD_US *
1085*4882a593Smuzhiyun adc_clk_khz / 1000) - 1, 1);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun return 0;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
at91_ts_register(struct iio_dev * idev,struct platform_device * pdev)1090*4882a593Smuzhiyun static int at91_ts_register(struct iio_dev *idev,
1091*4882a593Smuzhiyun struct platform_device *pdev)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
1094*4882a593Smuzhiyun struct input_dev *input;
1095*4882a593Smuzhiyun int ret;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun input = input_allocate_device();
1098*4882a593Smuzhiyun if (!input) {
1099*4882a593Smuzhiyun dev_err(&idev->dev, "Failed to allocate TS device!\n");
1100*4882a593Smuzhiyun return -ENOMEM;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun input->name = DRIVER_NAME;
1104*4882a593Smuzhiyun input->id.bustype = BUS_HOST;
1105*4882a593Smuzhiyun input->dev.parent = &pdev->dev;
1106*4882a593Smuzhiyun input->open = atmel_ts_open;
1107*4882a593Smuzhiyun input->close = atmel_ts_close;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun __set_bit(EV_ABS, input->evbit);
1110*4882a593Smuzhiyun __set_bit(EV_KEY, input->evbit);
1111*4882a593Smuzhiyun __set_bit(BTN_TOUCH, input->keybit);
1112*4882a593Smuzhiyun if (st->caps->has_tsmr) {
1113*4882a593Smuzhiyun input_set_abs_params(input, ABS_X, 0, (1 << MAX_POS_BITS) - 1,
1114*4882a593Smuzhiyun 0, 0);
1115*4882a593Smuzhiyun input_set_abs_params(input, ABS_Y, 0, (1 << MAX_POS_BITS) - 1,
1116*4882a593Smuzhiyun 0, 0);
1117*4882a593Smuzhiyun input_set_abs_params(input, ABS_PRESSURE, 0, 0xffffff, 0, 0);
1118*4882a593Smuzhiyun } else {
1119*4882a593Smuzhiyun if (st->touchscreen_type != ATMEL_ADC_TOUCHSCREEN_4WIRE) {
1120*4882a593Smuzhiyun dev_err(&pdev->dev,
1121*4882a593Smuzhiyun "This touchscreen controller only support 4 wires\n");
1122*4882a593Smuzhiyun ret = -EINVAL;
1123*4882a593Smuzhiyun goto err;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun input_set_abs_params(input, ABS_X, 0, (1 << MAX_RLPOS_BITS) - 1,
1127*4882a593Smuzhiyun 0, 0);
1128*4882a593Smuzhiyun input_set_abs_params(input, ABS_Y, 0, (1 << MAX_RLPOS_BITS) - 1,
1129*4882a593Smuzhiyun 0, 0);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun st->ts_input = input;
1133*4882a593Smuzhiyun input_set_drvdata(input, st);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun ret = input_register_device(input);
1136*4882a593Smuzhiyun if (ret)
1137*4882a593Smuzhiyun goto err;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun return ret;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun err:
1142*4882a593Smuzhiyun input_free_device(st->ts_input);
1143*4882a593Smuzhiyun return ret;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
at91_ts_unregister(struct at91_adc_state * st)1146*4882a593Smuzhiyun static void at91_ts_unregister(struct at91_adc_state *st)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun input_unregister_device(st->ts_input);
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
at91_adc_probe(struct platform_device * pdev)1151*4882a593Smuzhiyun static int at91_adc_probe(struct platform_device *pdev)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun unsigned int prsc, mstrclk, ticks, adc_clk, adc_clk_khz, shtim;
1154*4882a593Smuzhiyun int ret;
1155*4882a593Smuzhiyun struct iio_dev *idev;
1156*4882a593Smuzhiyun struct at91_adc_state *st;
1157*4882a593Smuzhiyun u32 reg;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun idev = devm_iio_device_alloc(&pdev->dev, sizeof(struct at91_adc_state));
1160*4882a593Smuzhiyun if (!idev)
1161*4882a593Smuzhiyun return -ENOMEM;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun st = iio_priv(idev);
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun if (pdev->dev.of_node)
1166*4882a593Smuzhiyun ret = at91_adc_probe_dt(idev, pdev);
1167*4882a593Smuzhiyun else
1168*4882a593Smuzhiyun ret = at91_adc_probe_pdata(st, pdev);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun if (ret) {
1171*4882a593Smuzhiyun dev_err(&pdev->dev, "No platform data available.\n");
1172*4882a593Smuzhiyun return -EINVAL;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun platform_set_drvdata(pdev, idev);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun idev->name = dev_name(&pdev->dev);
1178*4882a593Smuzhiyun idev->modes = INDIO_DIRECT_MODE;
1179*4882a593Smuzhiyun idev->info = &at91_adc_info;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun st->irq = platform_get_irq(pdev, 0);
1182*4882a593Smuzhiyun if (st->irq < 0)
1183*4882a593Smuzhiyun return -ENODEV;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun st->reg_base = devm_platform_ioremap_resource(pdev, 0);
1186*4882a593Smuzhiyun if (IS_ERR(st->reg_base))
1187*4882a593Smuzhiyun return PTR_ERR(st->reg_base);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /*
1191*4882a593Smuzhiyun * Disable all IRQs before setting up the handler
1192*4882a593Smuzhiyun */
1193*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_CR, AT91_ADC_SWRST);
1194*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_IDR, 0xFFFFFFFF);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun if (st->caps->has_tsmr)
1197*4882a593Smuzhiyun ret = request_irq(st->irq, at91_adc_9x5_interrupt, 0,
1198*4882a593Smuzhiyun pdev->dev.driver->name, idev);
1199*4882a593Smuzhiyun else
1200*4882a593Smuzhiyun ret = request_irq(st->irq, at91_adc_rl_interrupt, 0,
1201*4882a593Smuzhiyun pdev->dev.driver->name, idev);
1202*4882a593Smuzhiyun if (ret) {
1203*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to allocate IRQ.\n");
1204*4882a593Smuzhiyun return ret;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun st->clk = devm_clk_get(&pdev->dev, "adc_clk");
1208*4882a593Smuzhiyun if (IS_ERR(st->clk)) {
1209*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get the clock.\n");
1210*4882a593Smuzhiyun ret = PTR_ERR(st->clk);
1211*4882a593Smuzhiyun goto error_free_irq;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun ret = clk_prepare_enable(st->clk);
1215*4882a593Smuzhiyun if (ret) {
1216*4882a593Smuzhiyun dev_err(&pdev->dev,
1217*4882a593Smuzhiyun "Could not prepare or enable the clock.\n");
1218*4882a593Smuzhiyun goto error_free_irq;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun st->adc_clk = devm_clk_get(&pdev->dev, "adc_op_clk");
1222*4882a593Smuzhiyun if (IS_ERR(st->adc_clk)) {
1223*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get the ADC clock.\n");
1224*4882a593Smuzhiyun ret = PTR_ERR(st->adc_clk);
1225*4882a593Smuzhiyun goto error_disable_clk;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun ret = clk_prepare_enable(st->adc_clk);
1229*4882a593Smuzhiyun if (ret) {
1230*4882a593Smuzhiyun dev_err(&pdev->dev,
1231*4882a593Smuzhiyun "Could not prepare or enable the ADC clock.\n");
1232*4882a593Smuzhiyun goto error_disable_clk;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /*
1236*4882a593Smuzhiyun * Prescaler rate computation using the formula from the Atmel's
1237*4882a593Smuzhiyun * datasheet : ADC Clock = MCK / ((Prescaler + 1) * 2), ADC Clock being
1238*4882a593Smuzhiyun * specified by the electrical characteristics of the board.
1239*4882a593Smuzhiyun */
1240*4882a593Smuzhiyun mstrclk = clk_get_rate(st->clk);
1241*4882a593Smuzhiyun adc_clk = clk_get_rate(st->adc_clk);
1242*4882a593Smuzhiyun adc_clk_khz = adc_clk / 1000;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Master clock is set as: %d Hz, adc_clk should set as: %d Hz\n",
1245*4882a593Smuzhiyun mstrclk, adc_clk);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun prsc = (mstrclk / (2 * adc_clk)) - 1;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun if (!st->startup_time) {
1250*4882a593Smuzhiyun dev_err(&pdev->dev, "No startup time available.\n");
1251*4882a593Smuzhiyun ret = -EINVAL;
1252*4882a593Smuzhiyun goto error_disable_adc_clk;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun ticks = (*st->caps->calc_startup_ticks)(st->startup_time, adc_clk_khz);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun /*
1257*4882a593Smuzhiyun * a minimal Sample and Hold Time is necessary for the ADC to guarantee
1258*4882a593Smuzhiyun * the best converted final value between two channels selection
1259*4882a593Smuzhiyun * The formula thus is : Sample and Hold Time = (shtim + 1) / ADCClock
1260*4882a593Smuzhiyun */
1261*4882a593Smuzhiyun if (st->sample_hold_time > 0)
1262*4882a593Smuzhiyun shtim = round_up((st->sample_hold_time * adc_clk_khz / 1000)
1263*4882a593Smuzhiyun - 1, 1);
1264*4882a593Smuzhiyun else
1265*4882a593Smuzhiyun shtim = 0;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun reg = AT91_ADC_PRESCAL_(prsc) & st->registers->mr_prescal_mask;
1268*4882a593Smuzhiyun reg |= AT91_ADC_STARTUP_(ticks) & st->registers->mr_startup_mask;
1269*4882a593Smuzhiyun if (st->low_res)
1270*4882a593Smuzhiyun reg |= AT91_ADC_LOWRES;
1271*4882a593Smuzhiyun if (st->sleep_mode)
1272*4882a593Smuzhiyun reg |= AT91_ADC_SLEEP;
1273*4882a593Smuzhiyun reg |= AT91_ADC_SHTIM_(shtim) & AT91_ADC_SHTIM;
1274*4882a593Smuzhiyun at91_adc_writel(st, AT91_ADC_MR, reg);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* Setup the ADC channels available on the board */
1277*4882a593Smuzhiyun ret = at91_adc_channel_init(idev);
1278*4882a593Smuzhiyun if (ret < 0) {
1279*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't initialize the channels.\n");
1280*4882a593Smuzhiyun goto error_disable_adc_clk;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun init_waitqueue_head(&st->wq_data_avail);
1284*4882a593Smuzhiyun mutex_init(&st->lock);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /*
1287*4882a593Smuzhiyun * Since touch screen will set trigger register as period trigger. So
1288*4882a593Smuzhiyun * when touch screen is enabled, then we have to disable hardware
1289*4882a593Smuzhiyun * trigger for classic adc.
1290*4882a593Smuzhiyun */
1291*4882a593Smuzhiyun if (!st->touchscreen_type) {
1292*4882a593Smuzhiyun ret = at91_adc_buffer_init(idev);
1293*4882a593Smuzhiyun if (ret < 0) {
1294*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't initialize the buffer.\n");
1295*4882a593Smuzhiyun goto error_disable_adc_clk;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun ret = at91_adc_trigger_init(idev);
1299*4882a593Smuzhiyun if (ret < 0) {
1300*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't setup the triggers.\n");
1301*4882a593Smuzhiyun at91_adc_buffer_remove(idev);
1302*4882a593Smuzhiyun goto error_disable_adc_clk;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun } else {
1305*4882a593Smuzhiyun ret = at91_ts_register(idev, pdev);
1306*4882a593Smuzhiyun if (ret)
1307*4882a593Smuzhiyun goto error_disable_adc_clk;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun at91_ts_hw_init(idev, adc_clk_khz);
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun ret = iio_device_register(idev);
1313*4882a593Smuzhiyun if (ret < 0) {
1314*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't register the device.\n");
1315*4882a593Smuzhiyun goto error_iio_device_register;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun return 0;
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun error_iio_device_register:
1321*4882a593Smuzhiyun if (!st->touchscreen_type) {
1322*4882a593Smuzhiyun at91_adc_trigger_remove(idev);
1323*4882a593Smuzhiyun at91_adc_buffer_remove(idev);
1324*4882a593Smuzhiyun } else {
1325*4882a593Smuzhiyun at91_ts_unregister(st);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun error_disable_adc_clk:
1328*4882a593Smuzhiyun clk_disable_unprepare(st->adc_clk);
1329*4882a593Smuzhiyun error_disable_clk:
1330*4882a593Smuzhiyun clk_disable_unprepare(st->clk);
1331*4882a593Smuzhiyun error_free_irq:
1332*4882a593Smuzhiyun free_irq(st->irq, idev);
1333*4882a593Smuzhiyun return ret;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
at91_adc_remove(struct platform_device * pdev)1336*4882a593Smuzhiyun static int at91_adc_remove(struct platform_device *pdev)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun struct iio_dev *idev = platform_get_drvdata(pdev);
1339*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun iio_device_unregister(idev);
1342*4882a593Smuzhiyun if (!st->touchscreen_type) {
1343*4882a593Smuzhiyun at91_adc_trigger_remove(idev);
1344*4882a593Smuzhiyun at91_adc_buffer_remove(idev);
1345*4882a593Smuzhiyun } else {
1346*4882a593Smuzhiyun at91_ts_unregister(st);
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun clk_disable_unprepare(st->adc_clk);
1349*4882a593Smuzhiyun clk_disable_unprepare(st->clk);
1350*4882a593Smuzhiyun free_irq(st->irq, idev);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun return 0;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
at91_adc_suspend(struct device * dev)1356*4882a593Smuzhiyun static int at91_adc_suspend(struct device *dev)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun struct iio_dev *idev = dev_get_drvdata(dev);
1359*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun pinctrl_pm_select_sleep_state(dev);
1362*4882a593Smuzhiyun clk_disable_unprepare(st->clk);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun return 0;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
at91_adc_resume(struct device * dev)1367*4882a593Smuzhiyun static int at91_adc_resume(struct device *dev)
1368*4882a593Smuzhiyun {
1369*4882a593Smuzhiyun struct iio_dev *idev = dev_get_drvdata(dev);
1370*4882a593Smuzhiyun struct at91_adc_state *st = iio_priv(idev);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun clk_prepare_enable(st->clk);
1373*4882a593Smuzhiyun pinctrl_pm_select_default_state(dev);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun return 0;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun #endif
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(at91_adc_pm_ops, at91_adc_suspend, at91_adc_resume);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun static struct at91_adc_caps at91sam9260_caps = {
1382*4882a593Smuzhiyun .calc_startup_ticks = calc_startup_ticks_9260,
1383*4882a593Smuzhiyun .num_channels = 4,
1384*4882a593Smuzhiyun .registers = {
1385*4882a593Smuzhiyun .channel_base = AT91_ADC_CHR(0),
1386*4882a593Smuzhiyun .drdy_mask = AT91_ADC_DRDY,
1387*4882a593Smuzhiyun .status_register = AT91_ADC_SR,
1388*4882a593Smuzhiyun .trigger_register = AT91_ADC_TRGR_9260,
1389*4882a593Smuzhiyun .mr_prescal_mask = AT91_ADC_PRESCAL_9260,
1390*4882a593Smuzhiyun .mr_startup_mask = AT91_ADC_STARTUP_9260,
1391*4882a593Smuzhiyun },
1392*4882a593Smuzhiyun };
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun static struct at91_adc_caps at91sam9rl_caps = {
1395*4882a593Smuzhiyun .has_ts = true,
1396*4882a593Smuzhiyun .calc_startup_ticks = calc_startup_ticks_9260, /* same as 9260 */
1397*4882a593Smuzhiyun .num_channels = 6,
1398*4882a593Smuzhiyun .registers = {
1399*4882a593Smuzhiyun .channel_base = AT91_ADC_CHR(0),
1400*4882a593Smuzhiyun .drdy_mask = AT91_ADC_DRDY,
1401*4882a593Smuzhiyun .status_register = AT91_ADC_SR,
1402*4882a593Smuzhiyun .trigger_register = AT91_ADC_TRGR_9G45,
1403*4882a593Smuzhiyun .mr_prescal_mask = AT91_ADC_PRESCAL_9260,
1404*4882a593Smuzhiyun .mr_startup_mask = AT91_ADC_STARTUP_9G45,
1405*4882a593Smuzhiyun },
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun static struct at91_adc_caps at91sam9g45_caps = {
1409*4882a593Smuzhiyun .has_ts = true,
1410*4882a593Smuzhiyun .calc_startup_ticks = calc_startup_ticks_9260, /* same as 9260 */
1411*4882a593Smuzhiyun .num_channels = 8,
1412*4882a593Smuzhiyun .registers = {
1413*4882a593Smuzhiyun .channel_base = AT91_ADC_CHR(0),
1414*4882a593Smuzhiyun .drdy_mask = AT91_ADC_DRDY,
1415*4882a593Smuzhiyun .status_register = AT91_ADC_SR,
1416*4882a593Smuzhiyun .trigger_register = AT91_ADC_TRGR_9G45,
1417*4882a593Smuzhiyun .mr_prescal_mask = AT91_ADC_PRESCAL_9G45,
1418*4882a593Smuzhiyun .mr_startup_mask = AT91_ADC_STARTUP_9G45,
1419*4882a593Smuzhiyun },
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun static struct at91_adc_caps at91sam9x5_caps = {
1423*4882a593Smuzhiyun .has_ts = true,
1424*4882a593Smuzhiyun .has_tsmr = true,
1425*4882a593Smuzhiyun .ts_filter_average = 3,
1426*4882a593Smuzhiyun .ts_pen_detect_sensitivity = 2,
1427*4882a593Smuzhiyun .calc_startup_ticks = calc_startup_ticks_9x5,
1428*4882a593Smuzhiyun .num_channels = 12,
1429*4882a593Smuzhiyun .registers = {
1430*4882a593Smuzhiyun .channel_base = AT91_ADC_CDR0_9X5,
1431*4882a593Smuzhiyun .drdy_mask = AT91_ADC_SR_DRDY_9X5,
1432*4882a593Smuzhiyun .status_register = AT91_ADC_SR_9X5,
1433*4882a593Smuzhiyun .trigger_register = AT91_ADC_TRGR_9X5,
1434*4882a593Smuzhiyun /* prescal mask is same as 9G45 */
1435*4882a593Smuzhiyun .mr_prescal_mask = AT91_ADC_PRESCAL_9G45,
1436*4882a593Smuzhiyun .mr_startup_mask = AT91_ADC_STARTUP_9X5,
1437*4882a593Smuzhiyun },
1438*4882a593Smuzhiyun };
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun static const struct of_device_id at91_adc_dt_ids[] = {
1441*4882a593Smuzhiyun { .compatible = "atmel,at91sam9260-adc", .data = &at91sam9260_caps },
1442*4882a593Smuzhiyun { .compatible = "atmel,at91sam9rl-adc", .data = &at91sam9rl_caps },
1443*4882a593Smuzhiyun { .compatible = "atmel,at91sam9g45-adc", .data = &at91sam9g45_caps },
1444*4882a593Smuzhiyun { .compatible = "atmel,at91sam9x5-adc", .data = &at91sam9x5_caps },
1445*4882a593Smuzhiyun {},
1446*4882a593Smuzhiyun };
1447*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, at91_adc_dt_ids);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun static const struct platform_device_id at91_adc_ids[] = {
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun .name = "at91sam9260-adc",
1452*4882a593Smuzhiyun .driver_data = (unsigned long)&at91sam9260_caps,
1453*4882a593Smuzhiyun }, {
1454*4882a593Smuzhiyun .name = "at91sam9rl-adc",
1455*4882a593Smuzhiyun .driver_data = (unsigned long)&at91sam9rl_caps,
1456*4882a593Smuzhiyun }, {
1457*4882a593Smuzhiyun .name = "at91sam9g45-adc",
1458*4882a593Smuzhiyun .driver_data = (unsigned long)&at91sam9g45_caps,
1459*4882a593Smuzhiyun }, {
1460*4882a593Smuzhiyun .name = "at91sam9x5-adc",
1461*4882a593Smuzhiyun .driver_data = (unsigned long)&at91sam9x5_caps,
1462*4882a593Smuzhiyun }, {
1463*4882a593Smuzhiyun /* terminator */
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun };
1466*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, at91_adc_ids);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun static struct platform_driver at91_adc_driver = {
1469*4882a593Smuzhiyun .probe = at91_adc_probe,
1470*4882a593Smuzhiyun .remove = at91_adc_remove,
1471*4882a593Smuzhiyun .id_table = at91_adc_ids,
1472*4882a593Smuzhiyun .driver = {
1473*4882a593Smuzhiyun .name = DRIVER_NAME,
1474*4882a593Smuzhiyun .of_match_table = at91_adc_dt_ids,
1475*4882a593Smuzhiyun .pm = &at91_adc_pm_ops,
1476*4882a593Smuzhiyun },
1477*4882a593Smuzhiyun };
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun module_platform_driver(at91_adc_driver);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1482*4882a593Smuzhiyun MODULE_DESCRIPTION("Atmel AT91 ADC Driver");
1483*4882a593Smuzhiyun MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
1484