xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/at91-sama5d2_adc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Atmel ADC driver for SAMA5D2 devices and compatible.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 Atmel,
6*4882a593Smuzhiyun  *               2015 Ludovic Desroches <ludovic.desroches@atmel.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/dmaengine.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/sched.h>
20*4882a593Smuzhiyun #include <linux/wait.h>
21*4882a593Smuzhiyun #include <linux/iio/iio.h>
22*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
23*4882a593Smuzhiyun #include <linux/iio/buffer.h>
24*4882a593Smuzhiyun #include <linux/iio/trigger.h>
25*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
26*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
27*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
28*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Control Register */
31*4882a593Smuzhiyun #define AT91_SAMA5D2_CR		0x00
32*4882a593Smuzhiyun /* Software Reset */
33*4882a593Smuzhiyun #define	AT91_SAMA5D2_CR_SWRST		BIT(0)
34*4882a593Smuzhiyun /* Start Conversion */
35*4882a593Smuzhiyun #define	AT91_SAMA5D2_CR_START		BIT(1)
36*4882a593Smuzhiyun /* Touchscreen Calibration */
37*4882a593Smuzhiyun #define	AT91_SAMA5D2_CR_TSCALIB		BIT(2)
38*4882a593Smuzhiyun /* Comparison Restart */
39*4882a593Smuzhiyun #define	AT91_SAMA5D2_CR_CMPRST		BIT(4)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Mode Register */
42*4882a593Smuzhiyun #define AT91_SAMA5D2_MR		0x04
43*4882a593Smuzhiyun /* Trigger Selection */
44*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRGSEL(v)	((v) << 1)
45*4882a593Smuzhiyun /* ADTRG */
46*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRGSEL_TRIG0	0
47*4882a593Smuzhiyun /* TIOA0 */
48*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRGSEL_TRIG1	1
49*4882a593Smuzhiyun /* TIOA1 */
50*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRGSEL_TRIG2	2
51*4882a593Smuzhiyun /* TIOA2 */
52*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRGSEL_TRIG3	3
53*4882a593Smuzhiyun /* PWM event line 0 */
54*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRGSEL_TRIG4	4
55*4882a593Smuzhiyun /* PWM event line 1 */
56*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRGSEL_TRIG5	5
57*4882a593Smuzhiyun /* TIOA3 */
58*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRGSEL_TRIG6	6
59*4882a593Smuzhiyun /* RTCOUT0 */
60*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRGSEL_TRIG7	7
61*4882a593Smuzhiyun /* Sleep Mode */
62*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_SLEEP		BIT(5)
63*4882a593Smuzhiyun /* Fast Wake Up */
64*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_FWUP		BIT(6)
65*4882a593Smuzhiyun /* Prescaler Rate Selection */
66*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_PRESCAL(v)	((v) << AT91_SAMA5D2_MR_PRESCAL_OFFSET)
67*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_PRESCAL_OFFSET	8
68*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_PRESCAL_MAX	0xff
69*4882a593Smuzhiyun #define AT91_SAMA5D2_MR_PRESCAL_MASK	GENMASK(15, 8)
70*4882a593Smuzhiyun /* Startup Time */
71*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_STARTUP(v)	((v) << 16)
72*4882a593Smuzhiyun #define AT91_SAMA5D2_MR_STARTUP_MASK	GENMASK(19, 16)
73*4882a593Smuzhiyun /* Analog Change */
74*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_ANACH		BIT(23)
75*4882a593Smuzhiyun /* Tracking Time */
76*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRACKTIM(v)	((v) << 24)
77*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRACKTIM_MAX	0xf
78*4882a593Smuzhiyun /* Transfer Time */
79*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRANSFER(v)	((v) << 28)
80*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_TRANSFER_MAX	0x3
81*4882a593Smuzhiyun /* Use Sequence Enable */
82*4882a593Smuzhiyun #define	AT91_SAMA5D2_MR_USEQ		BIT(31)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* Channel Sequence Register 1 */
85*4882a593Smuzhiyun #define AT91_SAMA5D2_SEQR1	0x08
86*4882a593Smuzhiyun /* Channel Sequence Register 2 */
87*4882a593Smuzhiyun #define AT91_SAMA5D2_SEQR2	0x0c
88*4882a593Smuzhiyun /* Channel Enable Register */
89*4882a593Smuzhiyun #define AT91_SAMA5D2_CHER	0x10
90*4882a593Smuzhiyun /* Channel Disable Register */
91*4882a593Smuzhiyun #define AT91_SAMA5D2_CHDR	0x14
92*4882a593Smuzhiyun /* Channel Status Register */
93*4882a593Smuzhiyun #define AT91_SAMA5D2_CHSR	0x18
94*4882a593Smuzhiyun /* Last Converted Data Register */
95*4882a593Smuzhiyun #define AT91_SAMA5D2_LCDR	0x20
96*4882a593Smuzhiyun /* Interrupt Enable Register */
97*4882a593Smuzhiyun #define AT91_SAMA5D2_IER	0x24
98*4882a593Smuzhiyun /* Interrupt Enable Register - TS X measurement ready */
99*4882a593Smuzhiyun #define AT91_SAMA5D2_IER_XRDY   BIT(20)
100*4882a593Smuzhiyun /* Interrupt Enable Register - TS Y measurement ready */
101*4882a593Smuzhiyun #define AT91_SAMA5D2_IER_YRDY   BIT(21)
102*4882a593Smuzhiyun /* Interrupt Enable Register - TS pressure measurement ready */
103*4882a593Smuzhiyun #define AT91_SAMA5D2_IER_PRDY   BIT(22)
104*4882a593Smuzhiyun /* Interrupt Enable Register - Data ready */
105*4882a593Smuzhiyun #define AT91_SAMA5D2_IER_DRDY   BIT(24)
106*4882a593Smuzhiyun /* Interrupt Enable Register - general overrun error */
107*4882a593Smuzhiyun #define AT91_SAMA5D2_IER_GOVRE BIT(25)
108*4882a593Smuzhiyun /* Interrupt Enable Register - Pen detect */
109*4882a593Smuzhiyun #define AT91_SAMA5D2_IER_PEN    BIT(29)
110*4882a593Smuzhiyun /* Interrupt Enable Register - No pen detect */
111*4882a593Smuzhiyun #define AT91_SAMA5D2_IER_NOPEN  BIT(30)
112*4882a593Smuzhiyun /* Interrupt Disable Register */
113*4882a593Smuzhiyun #define AT91_SAMA5D2_IDR	0x28
114*4882a593Smuzhiyun /* Interrupt Mask Register */
115*4882a593Smuzhiyun #define AT91_SAMA5D2_IMR	0x2c
116*4882a593Smuzhiyun /* Interrupt Status Register */
117*4882a593Smuzhiyun #define AT91_SAMA5D2_ISR	0x30
118*4882a593Smuzhiyun /* Interrupt Status Register - Pen touching sense status */
119*4882a593Smuzhiyun #define AT91_SAMA5D2_ISR_PENS   BIT(31)
120*4882a593Smuzhiyun /* Last Channel Trigger Mode Register */
121*4882a593Smuzhiyun #define AT91_SAMA5D2_LCTMR	0x34
122*4882a593Smuzhiyun /* Last Channel Compare Window Register */
123*4882a593Smuzhiyun #define AT91_SAMA5D2_LCCWR	0x38
124*4882a593Smuzhiyun /* Overrun Status Register */
125*4882a593Smuzhiyun #define AT91_SAMA5D2_OVER	0x3c
126*4882a593Smuzhiyun /* Extended Mode Register */
127*4882a593Smuzhiyun #define AT91_SAMA5D2_EMR	0x40
128*4882a593Smuzhiyun /* Extended Mode Register - Oversampling rate */
129*4882a593Smuzhiyun #define AT91_SAMA5D2_EMR_OSR(V)			((V) << 16)
130*4882a593Smuzhiyun #define AT91_SAMA5D2_EMR_OSR_MASK		GENMASK(17, 16)
131*4882a593Smuzhiyun #define AT91_SAMA5D2_EMR_OSR_1SAMPLES		0
132*4882a593Smuzhiyun #define AT91_SAMA5D2_EMR_OSR_4SAMPLES		1
133*4882a593Smuzhiyun #define AT91_SAMA5D2_EMR_OSR_16SAMPLES		2
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* Extended Mode Register - Averaging on single trigger event */
136*4882a593Smuzhiyun #define AT91_SAMA5D2_EMR_ASTE(V)		((V) << 20)
137*4882a593Smuzhiyun /* Compare Window Register */
138*4882a593Smuzhiyun #define AT91_SAMA5D2_CWR	0x44
139*4882a593Smuzhiyun /* Channel Gain Register */
140*4882a593Smuzhiyun #define AT91_SAMA5D2_CGR	0x48
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* Channel Offset Register */
143*4882a593Smuzhiyun #define AT91_SAMA5D2_COR	0x4c
144*4882a593Smuzhiyun #define AT91_SAMA5D2_COR_DIFF_OFFSET	16
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* Channel Data Register 0 */
147*4882a593Smuzhiyun #define AT91_SAMA5D2_CDR0	0x50
148*4882a593Smuzhiyun /* Analog Control Register */
149*4882a593Smuzhiyun #define AT91_SAMA5D2_ACR	0x94
150*4882a593Smuzhiyun /* Analog Control Register - Pen detect sensitivity mask */
151*4882a593Smuzhiyun #define AT91_SAMA5D2_ACR_PENDETSENS_MASK        GENMASK(1, 0)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* Touchscreen Mode Register */
154*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR	0xb0
155*4882a593Smuzhiyun /* Touchscreen Mode Register - No touch mode */
156*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_TSMODE_NONE           0
157*4882a593Smuzhiyun /* Touchscreen Mode Register - 4 wire screen, no pressure measurement */
158*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_TSMODE_4WIRE_NO_PRESS 1
159*4882a593Smuzhiyun /* Touchscreen Mode Register - 4 wire screen, pressure measurement */
160*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_TSMODE_4WIRE_PRESS    2
161*4882a593Smuzhiyun /* Touchscreen Mode Register - 5 wire screen */
162*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_TSMODE_5WIRE          3
163*4882a593Smuzhiyun /* Touchscreen Mode Register - Average samples mask */
164*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_TSAV_MASK             GENMASK(5, 4)
165*4882a593Smuzhiyun /* Touchscreen Mode Register - Average samples */
166*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_TSAV(x)               ((x) << 4)
167*4882a593Smuzhiyun /* Touchscreen Mode Register - Touch/trigger frequency ratio mask */
168*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_TSFREQ_MASK           GENMASK(11, 8)
169*4882a593Smuzhiyun /* Touchscreen Mode Register - Touch/trigger frequency ratio */
170*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_TSFREQ(x)             ((x) << 8)
171*4882a593Smuzhiyun /* Touchscreen Mode Register - Pen Debounce Time mask */
172*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_PENDBC_MASK           GENMASK(31, 28)
173*4882a593Smuzhiyun /* Touchscreen Mode Register - Pen Debounce Time */
174*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_PENDBC(x)            ((x) << 28)
175*4882a593Smuzhiyun /* Touchscreen Mode Register - No DMA for touch measurements */
176*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_NOTSDMA               BIT(22)
177*4882a593Smuzhiyun /* Touchscreen Mode Register - Disable pen detection */
178*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_PENDET_DIS            (0 << 24)
179*4882a593Smuzhiyun /* Touchscreen Mode Register - Enable pen detection */
180*4882a593Smuzhiyun #define AT91_SAMA5D2_TSMR_PENDET_ENA            BIT(24)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* Touchscreen X Position Register */
183*4882a593Smuzhiyun #define AT91_SAMA5D2_XPOSR	0xb4
184*4882a593Smuzhiyun /* Touchscreen Y Position Register */
185*4882a593Smuzhiyun #define AT91_SAMA5D2_YPOSR	0xb8
186*4882a593Smuzhiyun /* Touchscreen Pressure Register */
187*4882a593Smuzhiyun #define AT91_SAMA5D2_PRESSR	0xbc
188*4882a593Smuzhiyun /* Trigger Register */
189*4882a593Smuzhiyun #define AT91_SAMA5D2_TRGR	0xc0
190*4882a593Smuzhiyun /* Mask for TRGMOD field of TRGR register */
191*4882a593Smuzhiyun #define AT91_SAMA5D2_TRGR_TRGMOD_MASK GENMASK(2, 0)
192*4882a593Smuzhiyun /* No trigger, only software trigger can start conversions */
193*4882a593Smuzhiyun #define AT91_SAMA5D2_TRGR_TRGMOD_NO_TRIGGER 0
194*4882a593Smuzhiyun /* Trigger Mode external trigger rising edge */
195*4882a593Smuzhiyun #define AT91_SAMA5D2_TRGR_TRGMOD_EXT_TRIG_RISE 1
196*4882a593Smuzhiyun /* Trigger Mode external trigger falling edge */
197*4882a593Smuzhiyun #define AT91_SAMA5D2_TRGR_TRGMOD_EXT_TRIG_FALL 2
198*4882a593Smuzhiyun /* Trigger Mode external trigger any edge */
199*4882a593Smuzhiyun #define AT91_SAMA5D2_TRGR_TRGMOD_EXT_TRIG_ANY 3
200*4882a593Smuzhiyun /* Trigger Mode internal periodic */
201*4882a593Smuzhiyun #define AT91_SAMA5D2_TRGR_TRGMOD_PERIODIC 5
202*4882a593Smuzhiyun /* Trigger Mode - trigger period mask */
203*4882a593Smuzhiyun #define AT91_SAMA5D2_TRGR_TRGPER_MASK           GENMASK(31, 16)
204*4882a593Smuzhiyun /* Trigger Mode - trigger period */
205*4882a593Smuzhiyun #define AT91_SAMA5D2_TRGR_TRGPER(x)             ((x) << 16)
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* Correction Select Register */
208*4882a593Smuzhiyun #define AT91_SAMA5D2_COSR	0xd0
209*4882a593Smuzhiyun /* Correction Value Register */
210*4882a593Smuzhiyun #define AT91_SAMA5D2_CVR	0xd4
211*4882a593Smuzhiyun /* Channel Error Correction Register */
212*4882a593Smuzhiyun #define AT91_SAMA5D2_CECR	0xd8
213*4882a593Smuzhiyun /* Write Protection Mode Register */
214*4882a593Smuzhiyun #define AT91_SAMA5D2_WPMR	0xe4
215*4882a593Smuzhiyun /* Write Protection Status Register */
216*4882a593Smuzhiyun #define AT91_SAMA5D2_WPSR	0xe8
217*4882a593Smuzhiyun /* Version Register */
218*4882a593Smuzhiyun #define AT91_SAMA5D2_VERSION	0xfc
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define AT91_SAMA5D2_HW_TRIG_CNT 3
221*4882a593Smuzhiyun #define AT91_SAMA5D2_SINGLE_CHAN_CNT 12
222*4882a593Smuzhiyun #define AT91_SAMA5D2_DIFF_CHAN_CNT 6
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define AT91_SAMA5D2_TIMESTAMP_CHAN_IDX (AT91_SAMA5D2_SINGLE_CHAN_CNT + \
225*4882a593Smuzhiyun 					 AT91_SAMA5D2_DIFF_CHAN_CNT + 1)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define AT91_SAMA5D2_TOUCH_X_CHAN_IDX (AT91_SAMA5D2_SINGLE_CHAN_CNT + \
228*4882a593Smuzhiyun 					 AT91_SAMA5D2_DIFF_CHAN_CNT * 2)
229*4882a593Smuzhiyun #define AT91_SAMA5D2_TOUCH_Y_CHAN_IDX   (AT91_SAMA5D2_TOUCH_X_CHAN_IDX + 1)
230*4882a593Smuzhiyun #define AT91_SAMA5D2_TOUCH_P_CHAN_IDX   (AT91_SAMA5D2_TOUCH_Y_CHAN_IDX + 1)
231*4882a593Smuzhiyun #define AT91_SAMA5D2_MAX_CHAN_IDX	AT91_SAMA5D2_TOUCH_P_CHAN_IDX
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define AT91_SAMA5D2_TOUCH_SAMPLE_PERIOD_US          2000    /* 2ms */
234*4882a593Smuzhiyun #define AT91_SAMA5D2_TOUCH_PEN_DETECT_DEBOUNCE_US    200
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define AT91_SAMA5D2_XYZ_MASK		GENMASK(11, 0)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define AT91_SAMA5D2_MAX_POS_BITS			12
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun  * Maximum number of bytes to hold conversion from all channels
242*4882a593Smuzhiyun  * without the timestamp.
243*4882a593Smuzhiyun  */
244*4882a593Smuzhiyun #define AT91_BUFFER_MAX_CONVERSION_BYTES ((AT91_SAMA5D2_SINGLE_CHAN_CNT + \
245*4882a593Smuzhiyun 					 AT91_SAMA5D2_DIFF_CHAN_CNT) * 2)
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* This total must also include the timestamp */
248*4882a593Smuzhiyun #define AT91_BUFFER_MAX_BYTES (AT91_BUFFER_MAX_CONVERSION_BYTES + 8)
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define AT91_BUFFER_MAX_HWORDS (AT91_BUFFER_MAX_BYTES / 2)
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #define AT91_HWFIFO_MAX_SIZE_STR	"128"
253*4882a593Smuzhiyun #define AT91_HWFIFO_MAX_SIZE		128
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* Possible values for oversampling ratio */
256*4882a593Smuzhiyun #define AT91_OSR_1SAMPLES		1
257*4882a593Smuzhiyun #define AT91_OSR_4SAMPLES		4
258*4882a593Smuzhiyun #define AT91_OSR_16SAMPLES		16
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define AT91_SAMA5D2_CHAN_SINGLE(num, addr)				\
261*4882a593Smuzhiyun 	{								\
262*4882a593Smuzhiyun 		.type = IIO_VOLTAGE,					\
263*4882a593Smuzhiyun 		.channel = num,						\
264*4882a593Smuzhiyun 		.address = addr,					\
265*4882a593Smuzhiyun 		.scan_index = num,					\
266*4882a593Smuzhiyun 		.scan_type = {						\
267*4882a593Smuzhiyun 			.sign = 'u',					\
268*4882a593Smuzhiyun 			.realbits = 14,					\
269*4882a593Smuzhiyun 			.storagebits = 16,				\
270*4882a593Smuzhiyun 		},							\
271*4882a593Smuzhiyun 		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),		\
272*4882a593Smuzhiyun 		.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),	\
273*4882a593Smuzhiyun 		.info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ)|\
274*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),	\
275*4882a593Smuzhiyun 		.datasheet_name = "CH"#num,				\
276*4882a593Smuzhiyun 		.indexed = 1,						\
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define AT91_SAMA5D2_CHAN_DIFF(num, num2, addr)				\
280*4882a593Smuzhiyun 	{								\
281*4882a593Smuzhiyun 		.type = IIO_VOLTAGE,					\
282*4882a593Smuzhiyun 		.differential = 1,					\
283*4882a593Smuzhiyun 		.channel = num,						\
284*4882a593Smuzhiyun 		.channel2 = num2,					\
285*4882a593Smuzhiyun 		.address = addr,					\
286*4882a593Smuzhiyun 		.scan_index = num + AT91_SAMA5D2_SINGLE_CHAN_CNT,	\
287*4882a593Smuzhiyun 		.scan_type = {						\
288*4882a593Smuzhiyun 			.sign = 's',					\
289*4882a593Smuzhiyun 			.realbits = 14,					\
290*4882a593Smuzhiyun 			.storagebits = 16,				\
291*4882a593Smuzhiyun 		},							\
292*4882a593Smuzhiyun 		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),		\
293*4882a593Smuzhiyun 		.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),	\
294*4882a593Smuzhiyun 		.info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ)|\
295*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),	\
296*4882a593Smuzhiyun 		.datasheet_name = "CH"#num"-CH"#num2,			\
297*4882a593Smuzhiyun 		.indexed = 1,						\
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define AT91_SAMA5D2_CHAN_TOUCH(num, name, mod)				\
301*4882a593Smuzhiyun 	{								\
302*4882a593Smuzhiyun 		.type = IIO_POSITIONRELATIVE,				\
303*4882a593Smuzhiyun 		.modified = 1,						\
304*4882a593Smuzhiyun 		.channel = num,						\
305*4882a593Smuzhiyun 		.channel2 = mod,					\
306*4882a593Smuzhiyun 		.scan_index = num,					\
307*4882a593Smuzhiyun 		.scan_type = {						\
308*4882a593Smuzhiyun 			.sign = 'u',					\
309*4882a593Smuzhiyun 			.realbits = 12,					\
310*4882a593Smuzhiyun 			.storagebits = 16,				\
311*4882a593Smuzhiyun 		},							\
312*4882a593Smuzhiyun 		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),		\
313*4882a593Smuzhiyun 		.info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ)|\
314*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),	\
315*4882a593Smuzhiyun 		.datasheet_name = name,					\
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun #define AT91_SAMA5D2_CHAN_PRESSURE(num, name)				\
318*4882a593Smuzhiyun 	{								\
319*4882a593Smuzhiyun 		.type = IIO_PRESSURE,					\
320*4882a593Smuzhiyun 		.channel = num,						\
321*4882a593Smuzhiyun 		.scan_index = num,					\
322*4882a593Smuzhiyun 		.scan_type = {						\
323*4882a593Smuzhiyun 			.sign = 'u',					\
324*4882a593Smuzhiyun 			.realbits = 12,					\
325*4882a593Smuzhiyun 			.storagebits = 16,				\
326*4882a593Smuzhiyun 		},							\
327*4882a593Smuzhiyun 		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),		\
328*4882a593Smuzhiyun 		.info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ)|\
329*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),	\
330*4882a593Smuzhiyun 		.datasheet_name = name,					\
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun #define at91_adc_readl(st, reg)		readl_relaxed(st->base + reg)
334*4882a593Smuzhiyun #define at91_adc_writel(st, reg, val)	writel_relaxed(val, st->base + reg)
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun struct at91_adc_soc_info {
337*4882a593Smuzhiyun 	unsigned			startup_time;
338*4882a593Smuzhiyun 	unsigned			min_sample_rate;
339*4882a593Smuzhiyun 	unsigned			max_sample_rate;
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun struct at91_adc_trigger {
343*4882a593Smuzhiyun 	char				*name;
344*4882a593Smuzhiyun 	unsigned int			trgmod_value;
345*4882a593Smuzhiyun 	unsigned int			edge_type;
346*4882a593Smuzhiyun 	bool				hw_trig;
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /**
350*4882a593Smuzhiyun  * struct at91_adc_dma - at91-sama5d2 dma information struct
351*4882a593Smuzhiyun  * @dma_chan:		the dma channel acquired
352*4882a593Smuzhiyun  * @rx_buf:		dma coherent allocated area
353*4882a593Smuzhiyun  * @rx_dma_buf:		dma handler for the buffer
354*4882a593Smuzhiyun  * @phys_addr:		physical address of the ADC base register
355*4882a593Smuzhiyun  * @buf_idx:		index inside the dma buffer where reading was last done
356*4882a593Smuzhiyun  * @rx_buf_sz:		size of buffer used by DMA operation
357*4882a593Smuzhiyun  * @watermark:		number of conversions to copy before DMA triggers irq
358*4882a593Smuzhiyun  * @dma_ts:		hold the start timestamp of dma operation
359*4882a593Smuzhiyun  */
360*4882a593Smuzhiyun struct at91_adc_dma {
361*4882a593Smuzhiyun 	struct dma_chan			*dma_chan;
362*4882a593Smuzhiyun 	u8				*rx_buf;
363*4882a593Smuzhiyun 	dma_addr_t			rx_dma_buf;
364*4882a593Smuzhiyun 	phys_addr_t			phys_addr;
365*4882a593Smuzhiyun 	int				buf_idx;
366*4882a593Smuzhiyun 	int				rx_buf_sz;
367*4882a593Smuzhiyun 	int				watermark;
368*4882a593Smuzhiyun 	s64				dma_ts;
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /**
372*4882a593Smuzhiyun  * struct at91_adc_touch - at91-sama5d2 touchscreen information struct
373*4882a593Smuzhiyun  * @sample_period_val:		the value for periodic trigger interval
374*4882a593Smuzhiyun  * @touching:			is the pen touching the screen or not
375*4882a593Smuzhiyun  * @x_pos:			temporary placeholder for pressure computation
376*4882a593Smuzhiyun  * @channels_bitmask:		bitmask with the touchscreen channels enabled
377*4882a593Smuzhiyun  * @workq:			workqueue for buffer data pushing
378*4882a593Smuzhiyun  */
379*4882a593Smuzhiyun struct at91_adc_touch {
380*4882a593Smuzhiyun 	u16				sample_period_val;
381*4882a593Smuzhiyun 	bool				touching;
382*4882a593Smuzhiyun 	u16				x_pos;
383*4882a593Smuzhiyun 	unsigned long			channels_bitmask;
384*4882a593Smuzhiyun 	struct work_struct		workq;
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun struct at91_adc_state {
388*4882a593Smuzhiyun 	void __iomem			*base;
389*4882a593Smuzhiyun 	int				irq;
390*4882a593Smuzhiyun 	struct clk			*per_clk;
391*4882a593Smuzhiyun 	struct regulator		*reg;
392*4882a593Smuzhiyun 	struct regulator		*vref;
393*4882a593Smuzhiyun 	int				vref_uv;
394*4882a593Smuzhiyun 	unsigned int			current_sample_rate;
395*4882a593Smuzhiyun 	struct iio_trigger		*trig;
396*4882a593Smuzhiyun 	const struct at91_adc_trigger	*selected_trig;
397*4882a593Smuzhiyun 	const struct iio_chan_spec	*chan;
398*4882a593Smuzhiyun 	bool				conversion_done;
399*4882a593Smuzhiyun 	u32				conversion_value;
400*4882a593Smuzhiyun 	unsigned int			oversampling_ratio;
401*4882a593Smuzhiyun 	struct at91_adc_soc_info	soc_info;
402*4882a593Smuzhiyun 	wait_queue_head_t		wq_data_available;
403*4882a593Smuzhiyun 	struct at91_adc_dma		dma_st;
404*4882a593Smuzhiyun 	struct at91_adc_touch		touch_st;
405*4882a593Smuzhiyun 	struct iio_dev			*indio_dev;
406*4882a593Smuzhiyun 	/* Ensure naturally aligned timestamp */
407*4882a593Smuzhiyun 	u16				buffer[AT91_BUFFER_MAX_HWORDS] __aligned(8);
408*4882a593Smuzhiyun 	/*
409*4882a593Smuzhiyun 	 * lock to prevent concurrent 'single conversion' requests through
410*4882a593Smuzhiyun 	 * sysfs.
411*4882a593Smuzhiyun 	 */
412*4882a593Smuzhiyun 	struct mutex			lock;
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static const struct at91_adc_trigger at91_adc_trigger_list[] = {
416*4882a593Smuzhiyun 	{
417*4882a593Smuzhiyun 		.name = "external_rising",
418*4882a593Smuzhiyun 		.trgmod_value = AT91_SAMA5D2_TRGR_TRGMOD_EXT_TRIG_RISE,
419*4882a593Smuzhiyun 		.edge_type = IRQ_TYPE_EDGE_RISING,
420*4882a593Smuzhiyun 		.hw_trig = true,
421*4882a593Smuzhiyun 	},
422*4882a593Smuzhiyun 	{
423*4882a593Smuzhiyun 		.name = "external_falling",
424*4882a593Smuzhiyun 		.trgmod_value = AT91_SAMA5D2_TRGR_TRGMOD_EXT_TRIG_FALL,
425*4882a593Smuzhiyun 		.edge_type = IRQ_TYPE_EDGE_FALLING,
426*4882a593Smuzhiyun 		.hw_trig = true,
427*4882a593Smuzhiyun 	},
428*4882a593Smuzhiyun 	{
429*4882a593Smuzhiyun 		.name = "external_any",
430*4882a593Smuzhiyun 		.trgmod_value = AT91_SAMA5D2_TRGR_TRGMOD_EXT_TRIG_ANY,
431*4882a593Smuzhiyun 		.edge_type = IRQ_TYPE_EDGE_BOTH,
432*4882a593Smuzhiyun 		.hw_trig = true,
433*4882a593Smuzhiyun 	},
434*4882a593Smuzhiyun 	{
435*4882a593Smuzhiyun 		.name = "software",
436*4882a593Smuzhiyun 		.trgmod_value = AT91_SAMA5D2_TRGR_TRGMOD_NO_TRIGGER,
437*4882a593Smuzhiyun 		.edge_type = IRQ_TYPE_NONE,
438*4882a593Smuzhiyun 		.hw_trig = false,
439*4882a593Smuzhiyun 	},
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static const struct iio_chan_spec at91_adc_channels[] = {
443*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(0, 0x50),
444*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(1, 0x54),
445*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(2, 0x58),
446*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(3, 0x5c),
447*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(4, 0x60),
448*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(5, 0x64),
449*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(6, 0x68),
450*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(7, 0x6c),
451*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(8, 0x70),
452*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(9, 0x74),
453*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(10, 0x78),
454*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_SINGLE(11, 0x7c),
455*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_DIFF(0, 1, 0x50),
456*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_DIFF(2, 3, 0x58),
457*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_DIFF(4, 5, 0x60),
458*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_DIFF(6, 7, 0x68),
459*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_DIFF(8, 9, 0x70),
460*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_DIFF(10, 11, 0x78),
461*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(AT91_SAMA5D2_TIMESTAMP_CHAN_IDX),
462*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_TOUCH(AT91_SAMA5D2_TOUCH_X_CHAN_IDX, "x", IIO_MOD_X),
463*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_TOUCH(AT91_SAMA5D2_TOUCH_Y_CHAN_IDX, "y", IIO_MOD_Y),
464*4882a593Smuzhiyun 	AT91_SAMA5D2_CHAN_PRESSURE(AT91_SAMA5D2_TOUCH_P_CHAN_IDX, "pressure"),
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
at91_adc_chan_xlate(struct iio_dev * indio_dev,int chan)467*4882a593Smuzhiyun static int at91_adc_chan_xlate(struct iio_dev *indio_dev, int chan)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	int i;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	for (i = 0; i < indio_dev->num_channels; i++) {
472*4882a593Smuzhiyun 		if (indio_dev->channels[i].scan_index == chan)
473*4882a593Smuzhiyun 			return i;
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 	return -EINVAL;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static inline struct iio_chan_spec const *
at91_adc_chan_get(struct iio_dev * indio_dev,int chan)479*4882a593Smuzhiyun at91_adc_chan_get(struct iio_dev *indio_dev, int chan)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	int index = at91_adc_chan_xlate(indio_dev, chan);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (index < 0)
484*4882a593Smuzhiyun 		return NULL;
485*4882a593Smuzhiyun 	return indio_dev->channels + index;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
at91_adc_of_xlate(struct iio_dev * indio_dev,const struct of_phandle_args * iiospec)488*4882a593Smuzhiyun static inline int at91_adc_of_xlate(struct iio_dev *indio_dev,
489*4882a593Smuzhiyun 				    const struct of_phandle_args *iiospec)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	return at91_adc_chan_xlate(indio_dev, iiospec->args[0]);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
at91_adc_active_scan_mask_to_reg(struct iio_dev * indio_dev)494*4882a593Smuzhiyun static unsigned int at91_adc_active_scan_mask_to_reg(struct iio_dev *indio_dev)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	u32 mask = 0;
497*4882a593Smuzhiyun 	u8 bit;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	for_each_set_bit(bit, indio_dev->active_scan_mask,
500*4882a593Smuzhiyun 			 indio_dev->num_channels) {
501*4882a593Smuzhiyun 		struct iio_chan_spec const *chan =
502*4882a593Smuzhiyun 			 at91_adc_chan_get(indio_dev, bit);
503*4882a593Smuzhiyun 		mask |= BIT(chan->channel);
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	return mask & GENMASK(11, 0);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
at91_adc_config_emr(struct at91_adc_state * st)509*4882a593Smuzhiyun static void at91_adc_config_emr(struct at91_adc_state *st)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	/* configure the extended mode register */
512*4882a593Smuzhiyun 	unsigned int emr = at91_adc_readl(st, AT91_SAMA5D2_EMR);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* select oversampling per single trigger event */
515*4882a593Smuzhiyun 	emr |= AT91_SAMA5D2_EMR_ASTE(1);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	/* delete leftover content if it's the case */
518*4882a593Smuzhiyun 	emr &= ~AT91_SAMA5D2_EMR_OSR_MASK;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	/* select oversampling ratio from configuration */
521*4882a593Smuzhiyun 	switch (st->oversampling_ratio) {
522*4882a593Smuzhiyun 	case AT91_OSR_1SAMPLES:
523*4882a593Smuzhiyun 		emr |= AT91_SAMA5D2_EMR_OSR(AT91_SAMA5D2_EMR_OSR_1SAMPLES) &
524*4882a593Smuzhiyun 		       AT91_SAMA5D2_EMR_OSR_MASK;
525*4882a593Smuzhiyun 		break;
526*4882a593Smuzhiyun 	case AT91_OSR_4SAMPLES:
527*4882a593Smuzhiyun 		emr |= AT91_SAMA5D2_EMR_OSR(AT91_SAMA5D2_EMR_OSR_4SAMPLES) &
528*4882a593Smuzhiyun 		       AT91_SAMA5D2_EMR_OSR_MASK;
529*4882a593Smuzhiyun 		break;
530*4882a593Smuzhiyun 	case AT91_OSR_16SAMPLES:
531*4882a593Smuzhiyun 		emr |= AT91_SAMA5D2_EMR_OSR(AT91_SAMA5D2_EMR_OSR_16SAMPLES) &
532*4882a593Smuzhiyun 		       AT91_SAMA5D2_EMR_OSR_MASK;
533*4882a593Smuzhiyun 		break;
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_EMR, emr);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
at91_adc_adjust_val_osr(struct at91_adc_state * st,int * val)539*4882a593Smuzhiyun static int at91_adc_adjust_val_osr(struct at91_adc_state *st, int *val)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	if (st->oversampling_ratio == AT91_OSR_1SAMPLES) {
542*4882a593Smuzhiyun 		/*
543*4882a593Smuzhiyun 		 * in this case we only have 12 bits of real data, but channel
544*4882a593Smuzhiyun 		 * is registered as 14 bits, so shift left two bits
545*4882a593Smuzhiyun 		 */
546*4882a593Smuzhiyun 		*val <<= 2;
547*4882a593Smuzhiyun 	} else if (st->oversampling_ratio == AT91_OSR_4SAMPLES) {
548*4882a593Smuzhiyun 		/*
549*4882a593Smuzhiyun 		 * in this case we have 13 bits of real data, but channel
550*4882a593Smuzhiyun 		 * is registered as 14 bits, so left shift one bit
551*4882a593Smuzhiyun 		 */
552*4882a593Smuzhiyun 		*val <<= 1;
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return IIO_VAL_INT;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
at91_adc_adjust_val_osr_array(struct at91_adc_state * st,void * buf,int len)558*4882a593Smuzhiyun static void at91_adc_adjust_val_osr_array(struct at91_adc_state *st, void *buf,
559*4882a593Smuzhiyun 					  int len)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	int i = 0, val;
562*4882a593Smuzhiyun 	u16 *buf_u16 = (u16 *) buf;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	/*
565*4882a593Smuzhiyun 	 * We are converting each two bytes (each sample).
566*4882a593Smuzhiyun 	 * First convert the byte based array to u16, and convert each sample
567*4882a593Smuzhiyun 	 * separately.
568*4882a593Smuzhiyun 	 * Each value is two bytes in an array of chars, so to not shift
569*4882a593Smuzhiyun 	 * more than we need, save the value separately.
570*4882a593Smuzhiyun 	 * len is in bytes, so divide by two to get number of samples.
571*4882a593Smuzhiyun 	 */
572*4882a593Smuzhiyun 	while (i < len / 2) {
573*4882a593Smuzhiyun 		val = buf_u16[i];
574*4882a593Smuzhiyun 		at91_adc_adjust_val_osr(st, &val);
575*4882a593Smuzhiyun 		buf_u16[i] = val;
576*4882a593Smuzhiyun 		i++;
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
at91_adc_configure_touch(struct at91_adc_state * st,bool state)580*4882a593Smuzhiyun static int at91_adc_configure_touch(struct at91_adc_state *st, bool state)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	u32 clk_khz = st->current_sample_rate / 1000;
583*4882a593Smuzhiyun 	int i = 0;
584*4882a593Smuzhiyun 	u16 pendbc;
585*4882a593Smuzhiyun 	u32 tsmr, acr;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (!state) {
588*4882a593Smuzhiyun 		/* disabling touch IRQs and setting mode to no touch enabled */
589*4882a593Smuzhiyun 		at91_adc_writel(st, AT91_SAMA5D2_IDR,
590*4882a593Smuzhiyun 				AT91_SAMA5D2_IER_PEN | AT91_SAMA5D2_IER_NOPEN);
591*4882a593Smuzhiyun 		at91_adc_writel(st, AT91_SAMA5D2_TSMR, 0);
592*4882a593Smuzhiyun 		return 0;
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 	/*
595*4882a593Smuzhiyun 	 * debounce time is in microseconds, we need it in milliseconds to
596*4882a593Smuzhiyun 	 * multiply with kilohertz, so, divide by 1000, but after the multiply.
597*4882a593Smuzhiyun 	 * round up to make sure pendbc is at least 1
598*4882a593Smuzhiyun 	 */
599*4882a593Smuzhiyun 	pendbc = round_up(AT91_SAMA5D2_TOUCH_PEN_DETECT_DEBOUNCE_US *
600*4882a593Smuzhiyun 			  clk_khz / 1000, 1);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	/* get the required exponent */
603*4882a593Smuzhiyun 	while (pendbc >> i++)
604*4882a593Smuzhiyun 		;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	pendbc = i;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	tsmr = AT91_SAMA5D2_TSMR_TSMODE_4WIRE_PRESS;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	tsmr |= AT91_SAMA5D2_TSMR_TSAV(2) & AT91_SAMA5D2_TSMR_TSAV_MASK;
611*4882a593Smuzhiyun 	tsmr |= AT91_SAMA5D2_TSMR_PENDBC(pendbc) &
612*4882a593Smuzhiyun 		AT91_SAMA5D2_TSMR_PENDBC_MASK;
613*4882a593Smuzhiyun 	tsmr |= AT91_SAMA5D2_TSMR_NOTSDMA;
614*4882a593Smuzhiyun 	tsmr |= AT91_SAMA5D2_TSMR_PENDET_ENA;
615*4882a593Smuzhiyun 	tsmr |= AT91_SAMA5D2_TSMR_TSFREQ(2) & AT91_SAMA5D2_TSMR_TSFREQ_MASK;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_TSMR, tsmr);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	acr =  at91_adc_readl(st, AT91_SAMA5D2_ACR);
620*4882a593Smuzhiyun 	acr &= ~AT91_SAMA5D2_ACR_PENDETSENS_MASK;
621*4882a593Smuzhiyun 	acr |= 0x02 & AT91_SAMA5D2_ACR_PENDETSENS_MASK;
622*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_ACR, acr);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* Sample Period Time = (TRGPER + 1) / ADCClock */
625*4882a593Smuzhiyun 	st->touch_st.sample_period_val =
626*4882a593Smuzhiyun 				 round_up((AT91_SAMA5D2_TOUCH_SAMPLE_PERIOD_US *
627*4882a593Smuzhiyun 				 clk_khz / 1000) - 1, 1);
628*4882a593Smuzhiyun 	/* enable pen detect IRQ */
629*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_IER, AT91_SAMA5D2_IER_PEN);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	return 0;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
at91_adc_touch_pos(struct at91_adc_state * st,int reg)634*4882a593Smuzhiyun static u16 at91_adc_touch_pos(struct at91_adc_state *st, int reg)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	u32 val;
637*4882a593Smuzhiyun 	u32 scale, result, pos;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	/*
640*4882a593Smuzhiyun 	 * to obtain the actual position we must divide by scale
641*4882a593Smuzhiyun 	 * and multiply with max, where
642*4882a593Smuzhiyun 	 * max = 2^AT91_SAMA5D2_MAX_POS_BITS - 1
643*4882a593Smuzhiyun 	 */
644*4882a593Smuzhiyun 	/* first half of register is the x or y, second half is the scale */
645*4882a593Smuzhiyun 	val = at91_adc_readl(st, reg);
646*4882a593Smuzhiyun 	if (!val)
647*4882a593Smuzhiyun 		dev_dbg(&st->indio_dev->dev, "pos is 0\n");
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	pos = val & AT91_SAMA5D2_XYZ_MASK;
650*4882a593Smuzhiyun 	result = (pos << AT91_SAMA5D2_MAX_POS_BITS) - pos;
651*4882a593Smuzhiyun 	scale = (val >> 16) & AT91_SAMA5D2_XYZ_MASK;
652*4882a593Smuzhiyun 	if (scale == 0) {
653*4882a593Smuzhiyun 		dev_err(&st->indio_dev->dev, "scale is 0\n");
654*4882a593Smuzhiyun 		return 0;
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 	result /= scale;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	return result;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
at91_adc_touch_x_pos(struct at91_adc_state * st)661*4882a593Smuzhiyun static u16 at91_adc_touch_x_pos(struct at91_adc_state *st)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	st->touch_st.x_pos = at91_adc_touch_pos(st, AT91_SAMA5D2_XPOSR);
664*4882a593Smuzhiyun 	return st->touch_st.x_pos;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
at91_adc_touch_y_pos(struct at91_adc_state * st)667*4882a593Smuzhiyun static u16 at91_adc_touch_y_pos(struct at91_adc_state *st)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	return at91_adc_touch_pos(st, AT91_SAMA5D2_YPOSR);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
at91_adc_touch_pressure(struct at91_adc_state * st)672*4882a593Smuzhiyun static u16 at91_adc_touch_pressure(struct at91_adc_state *st)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	u32 val;
675*4882a593Smuzhiyun 	u32 z1, z2;
676*4882a593Smuzhiyun 	u32 pres;
677*4882a593Smuzhiyun 	u32 rxp = 1;
678*4882a593Smuzhiyun 	u32 factor = 1000;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	/* calculate the pressure */
681*4882a593Smuzhiyun 	val = at91_adc_readl(st, AT91_SAMA5D2_PRESSR);
682*4882a593Smuzhiyun 	z1 = val & AT91_SAMA5D2_XYZ_MASK;
683*4882a593Smuzhiyun 	z2 = (val >> 16) & AT91_SAMA5D2_XYZ_MASK;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (z1 != 0)
686*4882a593Smuzhiyun 		pres = rxp * (st->touch_st.x_pos * factor / 1024) *
687*4882a593Smuzhiyun 			(z2 * factor / z1 - factor) /
688*4882a593Smuzhiyun 			factor;
689*4882a593Smuzhiyun 	else
690*4882a593Smuzhiyun 		pres = 0xFFFF;       /* no pen contact */
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	/*
693*4882a593Smuzhiyun 	 * The pressure from device grows down, minimum is 0xFFFF, maximum 0x0.
694*4882a593Smuzhiyun 	 * We compute it this way, but let's return it in the expected way,
695*4882a593Smuzhiyun 	 * growing from 0 to 0xFFFF.
696*4882a593Smuzhiyun 	 */
697*4882a593Smuzhiyun 	return 0xFFFF - pres;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
at91_adc_read_position(struct at91_adc_state * st,int chan,u16 * val)700*4882a593Smuzhiyun static int at91_adc_read_position(struct at91_adc_state *st, int chan, u16 *val)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	*val = 0;
703*4882a593Smuzhiyun 	if (!st->touch_st.touching)
704*4882a593Smuzhiyun 		return -ENODATA;
705*4882a593Smuzhiyun 	if (chan == AT91_SAMA5D2_TOUCH_X_CHAN_IDX)
706*4882a593Smuzhiyun 		*val = at91_adc_touch_x_pos(st);
707*4882a593Smuzhiyun 	else if (chan == AT91_SAMA5D2_TOUCH_Y_CHAN_IDX)
708*4882a593Smuzhiyun 		*val = at91_adc_touch_y_pos(st);
709*4882a593Smuzhiyun 	else
710*4882a593Smuzhiyun 		return -ENODATA;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	return IIO_VAL_INT;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
at91_adc_read_pressure(struct at91_adc_state * st,int chan,u16 * val)715*4882a593Smuzhiyun static int at91_adc_read_pressure(struct at91_adc_state *st, int chan, u16 *val)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	*val = 0;
718*4882a593Smuzhiyun 	if (!st->touch_st.touching)
719*4882a593Smuzhiyun 		return -ENODATA;
720*4882a593Smuzhiyun 	if (chan == AT91_SAMA5D2_TOUCH_P_CHAN_IDX)
721*4882a593Smuzhiyun 		*val = at91_adc_touch_pressure(st);
722*4882a593Smuzhiyun 	else
723*4882a593Smuzhiyun 		return -ENODATA;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	return IIO_VAL_INT;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun 
at91_adc_configure_trigger(struct iio_trigger * trig,bool state)728*4882a593Smuzhiyun static int at91_adc_configure_trigger(struct iio_trigger *trig, bool state)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	struct iio_dev *indio = iio_trigger_get_drvdata(trig);
731*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio);
732*4882a593Smuzhiyun 	u32 status = at91_adc_readl(st, AT91_SAMA5D2_TRGR);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	/* clear TRGMOD */
735*4882a593Smuzhiyun 	status &= ~AT91_SAMA5D2_TRGR_TRGMOD_MASK;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (state)
738*4882a593Smuzhiyun 		status |= st->selected_trig->trgmod_value;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	/* set/unset hw trigger */
741*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_TRGR, status);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
at91_adc_reenable_trigger(struct iio_trigger * trig)746*4882a593Smuzhiyun static int at91_adc_reenable_trigger(struct iio_trigger *trig)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct iio_dev *indio = iio_trigger_get_drvdata(trig);
749*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	/* if we are using DMA, we must not reenable irq after each trigger */
752*4882a593Smuzhiyun 	if (st->dma_st.dma_chan)
753*4882a593Smuzhiyun 		return 0;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	enable_irq(st->irq);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/* Needed to ACK the DRDY interruption */
758*4882a593Smuzhiyun 	at91_adc_readl(st, AT91_SAMA5D2_LCDR);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	return 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun static const struct iio_trigger_ops at91_adc_trigger_ops = {
764*4882a593Smuzhiyun 	.set_trigger_state = &at91_adc_configure_trigger,
765*4882a593Smuzhiyun 	.try_reenable = &at91_adc_reenable_trigger,
766*4882a593Smuzhiyun 	.validate_device = iio_trigger_validate_own_device,
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun 
at91_adc_dma_size_done(struct at91_adc_state * st)769*4882a593Smuzhiyun static int at91_adc_dma_size_done(struct at91_adc_state *st)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun 	struct dma_tx_state state;
772*4882a593Smuzhiyun 	enum dma_status status;
773*4882a593Smuzhiyun 	int i, size;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	status = dmaengine_tx_status(st->dma_st.dma_chan,
776*4882a593Smuzhiyun 				     st->dma_st.dma_chan->cookie,
777*4882a593Smuzhiyun 				     &state);
778*4882a593Smuzhiyun 	if (status != DMA_IN_PROGRESS)
779*4882a593Smuzhiyun 		return 0;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	/* Transferred length is size in bytes from end of buffer */
782*4882a593Smuzhiyun 	i = st->dma_st.rx_buf_sz - state.residue;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* Return available bytes */
785*4882a593Smuzhiyun 	if (i >= st->dma_st.buf_idx)
786*4882a593Smuzhiyun 		size = i - st->dma_st.buf_idx;
787*4882a593Smuzhiyun 	else
788*4882a593Smuzhiyun 		size = st->dma_st.rx_buf_sz + i - st->dma_st.buf_idx;
789*4882a593Smuzhiyun 	return size;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun 
at91_dma_buffer_done(void * data)792*4882a593Smuzhiyun static void at91_dma_buffer_done(void *data)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun 	struct iio_dev *indio_dev = data;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	iio_trigger_poll_chained(indio_dev->trig);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
at91_adc_dma_start(struct iio_dev * indio_dev)799*4882a593Smuzhiyun static int at91_adc_dma_start(struct iio_dev *indio_dev)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
802*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc;
803*4882a593Smuzhiyun 	dma_cookie_t cookie;
804*4882a593Smuzhiyun 	int ret;
805*4882a593Smuzhiyun 	u8 bit;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	if (!st->dma_st.dma_chan)
808*4882a593Smuzhiyun 		return 0;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	/* we start a new DMA, so set buffer index to start */
811*4882a593Smuzhiyun 	st->dma_st.buf_idx = 0;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	/*
814*4882a593Smuzhiyun 	 * compute buffer size w.r.t. watermark and enabled channels.
815*4882a593Smuzhiyun 	 * scan_bytes is aligned so we need an exact size for DMA
816*4882a593Smuzhiyun 	 */
817*4882a593Smuzhiyun 	st->dma_st.rx_buf_sz = 0;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	for_each_set_bit(bit, indio_dev->active_scan_mask,
820*4882a593Smuzhiyun 			 indio_dev->num_channels) {
821*4882a593Smuzhiyun 		struct iio_chan_spec const *chan =
822*4882a593Smuzhiyun 					 at91_adc_chan_get(indio_dev, bit);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 		if (!chan)
825*4882a593Smuzhiyun 			continue;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 		st->dma_st.rx_buf_sz += chan->scan_type.storagebits / 8;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 	st->dma_st.rx_buf_sz *= st->dma_st.watermark;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	/* Prepare a DMA cyclic transaction */
832*4882a593Smuzhiyun 	desc = dmaengine_prep_dma_cyclic(st->dma_st.dma_chan,
833*4882a593Smuzhiyun 					 st->dma_st.rx_dma_buf,
834*4882a593Smuzhiyun 					 st->dma_st.rx_buf_sz,
835*4882a593Smuzhiyun 					 st->dma_st.rx_buf_sz / 2,
836*4882a593Smuzhiyun 					 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	if (!desc) {
839*4882a593Smuzhiyun 		dev_err(&indio_dev->dev, "cannot prepare DMA cyclic\n");
840*4882a593Smuzhiyun 		return -EBUSY;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	desc->callback = at91_dma_buffer_done;
844*4882a593Smuzhiyun 	desc->callback_param = indio_dev;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	cookie = dmaengine_submit(desc);
847*4882a593Smuzhiyun 	ret = dma_submit_error(cookie);
848*4882a593Smuzhiyun 	if (ret) {
849*4882a593Smuzhiyun 		dev_err(&indio_dev->dev, "cannot submit DMA cyclic\n");
850*4882a593Smuzhiyun 		dmaengine_terminate_async(st->dma_st.dma_chan);
851*4882a593Smuzhiyun 		return ret;
852*4882a593Smuzhiyun 	}
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	/* enable general overrun error signaling */
855*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_IER, AT91_SAMA5D2_IER_GOVRE);
856*4882a593Smuzhiyun 	/* Issue pending DMA requests */
857*4882a593Smuzhiyun 	dma_async_issue_pending(st->dma_st.dma_chan);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	/* consider current time as DMA start time for timestamps */
860*4882a593Smuzhiyun 	st->dma_st.dma_ts = iio_get_time_ns(indio_dev);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	dev_dbg(&indio_dev->dev, "DMA cyclic started\n");
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	return 0;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
at91_adc_buffer_check_use_irq(struct iio_dev * indio,struct at91_adc_state * st)867*4882a593Smuzhiyun static bool at91_adc_buffer_check_use_irq(struct iio_dev *indio,
868*4882a593Smuzhiyun 					  struct at91_adc_state *st)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun 	/* if using DMA, we do not use our own IRQ (we use DMA-controller) */
871*4882a593Smuzhiyun 	if (st->dma_st.dma_chan)
872*4882a593Smuzhiyun 		return false;
873*4882a593Smuzhiyun 	/* if the trigger is not ours, then it has its own IRQ */
874*4882a593Smuzhiyun 	if (iio_trigger_validate_own_device(indio->trig, indio))
875*4882a593Smuzhiyun 		return false;
876*4882a593Smuzhiyun 	return true;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
at91_adc_current_chan_is_touch(struct iio_dev * indio_dev)879*4882a593Smuzhiyun static bool at91_adc_current_chan_is_touch(struct iio_dev *indio_dev)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	return !!bitmap_subset(indio_dev->active_scan_mask,
884*4882a593Smuzhiyun 			       &st->touch_st.channels_bitmask,
885*4882a593Smuzhiyun 			       AT91_SAMA5D2_MAX_CHAN_IDX + 1);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun 
at91_adc_buffer_prepare(struct iio_dev * indio_dev)888*4882a593Smuzhiyun static int at91_adc_buffer_prepare(struct iio_dev *indio_dev)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun 	int ret;
891*4882a593Smuzhiyun 	u8 bit;
892*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	/* check if we are enabling triggered buffer or the touchscreen */
895*4882a593Smuzhiyun 	if (at91_adc_current_chan_is_touch(indio_dev))
896*4882a593Smuzhiyun 		return at91_adc_configure_touch(st, true);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/* if we are not in triggered mode, we cannot enable the buffer. */
899*4882a593Smuzhiyun 	if (!(indio_dev->currentmode & INDIO_ALL_TRIGGERED_MODES))
900*4882a593Smuzhiyun 		return -EINVAL;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	/* we continue with the triggered buffer */
903*4882a593Smuzhiyun 	ret = at91_adc_dma_start(indio_dev);
904*4882a593Smuzhiyun 	if (ret) {
905*4882a593Smuzhiyun 		dev_err(&indio_dev->dev, "buffer prepare failed\n");
906*4882a593Smuzhiyun 		return ret;
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	for_each_set_bit(bit, indio_dev->active_scan_mask,
910*4882a593Smuzhiyun 			 indio_dev->num_channels) {
911*4882a593Smuzhiyun 		struct iio_chan_spec const *chan =
912*4882a593Smuzhiyun 					at91_adc_chan_get(indio_dev, bit);
913*4882a593Smuzhiyun 		u32 cor;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 		if (!chan)
916*4882a593Smuzhiyun 			continue;
917*4882a593Smuzhiyun 		/* these channel types cannot be handled by this trigger */
918*4882a593Smuzhiyun 		if (chan->type == IIO_POSITIONRELATIVE ||
919*4882a593Smuzhiyun 		    chan->type == IIO_PRESSURE)
920*4882a593Smuzhiyun 			continue;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 		cor = at91_adc_readl(st, AT91_SAMA5D2_COR);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 		if (chan->differential)
925*4882a593Smuzhiyun 			cor |= (BIT(chan->channel) | BIT(chan->channel2)) <<
926*4882a593Smuzhiyun 				AT91_SAMA5D2_COR_DIFF_OFFSET;
927*4882a593Smuzhiyun 		else
928*4882a593Smuzhiyun 			cor &= ~(BIT(chan->channel) <<
929*4882a593Smuzhiyun 			       AT91_SAMA5D2_COR_DIFF_OFFSET);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 		at91_adc_writel(st, AT91_SAMA5D2_COR, cor);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 		at91_adc_writel(st, AT91_SAMA5D2_CHER, BIT(chan->channel));
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (at91_adc_buffer_check_use_irq(indio_dev, st))
937*4882a593Smuzhiyun 		at91_adc_writel(st, AT91_SAMA5D2_IER, AT91_SAMA5D2_IER_DRDY);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	return 0;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun 
at91_adc_buffer_postdisable(struct iio_dev * indio_dev)942*4882a593Smuzhiyun static int at91_adc_buffer_postdisable(struct iio_dev *indio_dev)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
945*4882a593Smuzhiyun 	u8 bit;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/* check if we are disabling triggered buffer or the touchscreen */
948*4882a593Smuzhiyun 	if (at91_adc_current_chan_is_touch(indio_dev))
949*4882a593Smuzhiyun 		return at91_adc_configure_touch(st, false);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* if we are not in triggered mode, nothing to do here */
952*4882a593Smuzhiyun 	if (!(indio_dev->currentmode & INDIO_ALL_TRIGGERED_MODES))
953*4882a593Smuzhiyun 		return -EINVAL;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	/*
956*4882a593Smuzhiyun 	 * For each enable channel we must disable it in hardware.
957*4882a593Smuzhiyun 	 * In the case of DMA, we must read the last converted value
958*4882a593Smuzhiyun 	 * to clear EOC status and not get a possible interrupt later.
959*4882a593Smuzhiyun 	 * This value is being read by DMA from LCDR anyway, so it's not lost.
960*4882a593Smuzhiyun 	 */
961*4882a593Smuzhiyun 	for_each_set_bit(bit, indio_dev->active_scan_mask,
962*4882a593Smuzhiyun 			 indio_dev->num_channels) {
963*4882a593Smuzhiyun 		struct iio_chan_spec const *chan =
964*4882a593Smuzhiyun 					at91_adc_chan_get(indio_dev, bit);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 		if (!chan)
967*4882a593Smuzhiyun 			continue;
968*4882a593Smuzhiyun 		/* these channel types are virtual, no need to do anything */
969*4882a593Smuzhiyun 		if (chan->type == IIO_POSITIONRELATIVE ||
970*4882a593Smuzhiyun 		    chan->type == IIO_PRESSURE)
971*4882a593Smuzhiyun 			continue;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 		at91_adc_writel(st, AT91_SAMA5D2_CHDR, BIT(chan->channel));
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 		if (st->dma_st.dma_chan)
976*4882a593Smuzhiyun 			at91_adc_readl(st, chan->address);
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	if (at91_adc_buffer_check_use_irq(indio_dev, st))
980*4882a593Smuzhiyun 		at91_adc_writel(st, AT91_SAMA5D2_IDR, AT91_SAMA5D2_IER_DRDY);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	/* read overflow register to clear possible overflow status */
983*4882a593Smuzhiyun 	at91_adc_readl(st, AT91_SAMA5D2_OVER);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	/* if we are using DMA we must clear registers and end DMA */
986*4882a593Smuzhiyun 	if (st->dma_st.dma_chan)
987*4882a593Smuzhiyun 		dmaengine_terminate_sync(st->dma_st.dma_chan);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	return 0;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun static const struct iio_buffer_setup_ops at91_buffer_setup_ops = {
993*4882a593Smuzhiyun 	.postdisable = &at91_adc_buffer_postdisable,
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun 
at91_adc_allocate_trigger(struct iio_dev * indio,char * trigger_name)996*4882a593Smuzhiyun static struct iio_trigger *at91_adc_allocate_trigger(struct iio_dev *indio,
997*4882a593Smuzhiyun 						     char *trigger_name)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun 	struct iio_trigger *trig;
1000*4882a593Smuzhiyun 	int ret;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	trig = devm_iio_trigger_alloc(&indio->dev, "%s-dev%d-%s", indio->name,
1003*4882a593Smuzhiyun 				      indio->id, trigger_name);
1004*4882a593Smuzhiyun 	if (!trig)
1005*4882a593Smuzhiyun 		return NULL;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	trig->dev.parent = indio->dev.parent;
1008*4882a593Smuzhiyun 	iio_trigger_set_drvdata(trig, indio);
1009*4882a593Smuzhiyun 	trig->ops = &at91_adc_trigger_ops;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	ret = devm_iio_trigger_register(&indio->dev, trig);
1012*4882a593Smuzhiyun 	if (ret)
1013*4882a593Smuzhiyun 		return ERR_PTR(ret);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	return trig;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
at91_adc_trigger_init(struct iio_dev * indio)1018*4882a593Smuzhiyun static int at91_adc_trigger_init(struct iio_dev *indio)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	st->trig = at91_adc_allocate_trigger(indio, st->selected_trig->name);
1023*4882a593Smuzhiyun 	if (IS_ERR(st->trig)) {
1024*4882a593Smuzhiyun 		dev_err(&indio->dev,
1025*4882a593Smuzhiyun 			"could not allocate trigger\n");
1026*4882a593Smuzhiyun 		return PTR_ERR(st->trig);
1027*4882a593Smuzhiyun 	}
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	return 0;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun 
at91_adc_trigger_handler_nodma(struct iio_dev * indio_dev,struct iio_poll_func * pf)1032*4882a593Smuzhiyun static void at91_adc_trigger_handler_nodma(struct iio_dev *indio_dev,
1033*4882a593Smuzhiyun 					   struct iio_poll_func *pf)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1036*4882a593Smuzhiyun 	int i = 0;
1037*4882a593Smuzhiyun 	int val;
1038*4882a593Smuzhiyun 	u8 bit;
1039*4882a593Smuzhiyun 	u32 mask = at91_adc_active_scan_mask_to_reg(indio_dev);
1040*4882a593Smuzhiyun 	unsigned int timeout = 50;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	/*
1043*4882a593Smuzhiyun 	 * Check if the conversion is ready. If not, wait a little bit, and
1044*4882a593Smuzhiyun 	 * in case of timeout exit with an error.
1045*4882a593Smuzhiyun 	 */
1046*4882a593Smuzhiyun 	while ((at91_adc_readl(st, AT91_SAMA5D2_ISR) & mask) != mask &&
1047*4882a593Smuzhiyun 	       timeout) {
1048*4882a593Smuzhiyun 		usleep_range(50, 100);
1049*4882a593Smuzhiyun 		timeout--;
1050*4882a593Smuzhiyun 	}
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	/* Cannot read data, not ready. Continue without reporting data */
1053*4882a593Smuzhiyun 	if (!timeout)
1054*4882a593Smuzhiyun 		return;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	for_each_set_bit(bit, indio_dev->active_scan_mask,
1057*4882a593Smuzhiyun 			 indio_dev->num_channels) {
1058*4882a593Smuzhiyun 		struct iio_chan_spec const *chan =
1059*4882a593Smuzhiyun 					at91_adc_chan_get(indio_dev, bit);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 		if (!chan)
1062*4882a593Smuzhiyun 			continue;
1063*4882a593Smuzhiyun 		/*
1064*4882a593Smuzhiyun 		 * Our external trigger only supports the voltage channels.
1065*4882a593Smuzhiyun 		 * In case someone requested a different type of channel
1066*4882a593Smuzhiyun 		 * just put zeroes to buffer.
1067*4882a593Smuzhiyun 		 * This should not happen because we check the scan mode
1068*4882a593Smuzhiyun 		 * and scan mask when we enable the buffer, and we don't allow
1069*4882a593Smuzhiyun 		 * the buffer to start with a mixed mask (voltage and something
1070*4882a593Smuzhiyun 		 * else).
1071*4882a593Smuzhiyun 		 * Thus, emit a warning.
1072*4882a593Smuzhiyun 		 */
1073*4882a593Smuzhiyun 		if (chan->type == IIO_VOLTAGE) {
1074*4882a593Smuzhiyun 			val = at91_adc_readl(st, chan->address);
1075*4882a593Smuzhiyun 			at91_adc_adjust_val_osr(st, &val);
1076*4882a593Smuzhiyun 			st->buffer[i] = val;
1077*4882a593Smuzhiyun 		} else {
1078*4882a593Smuzhiyun 			st->buffer[i] = 0;
1079*4882a593Smuzhiyun 			WARN(true, "This trigger cannot handle this type of channel");
1080*4882a593Smuzhiyun 		}
1081*4882a593Smuzhiyun 		i++;
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 	iio_push_to_buffers_with_timestamp(indio_dev, st->buffer,
1084*4882a593Smuzhiyun 					   pf->timestamp);
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
at91_adc_trigger_handler_dma(struct iio_dev * indio_dev)1087*4882a593Smuzhiyun static void at91_adc_trigger_handler_dma(struct iio_dev *indio_dev)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1090*4882a593Smuzhiyun 	int transferred_len = at91_adc_dma_size_done(st);
1091*4882a593Smuzhiyun 	s64 ns = iio_get_time_ns(indio_dev);
1092*4882a593Smuzhiyun 	s64 interval;
1093*4882a593Smuzhiyun 	int sample_index = 0, sample_count, sample_size;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	u32 status = at91_adc_readl(st, AT91_SAMA5D2_ISR);
1096*4882a593Smuzhiyun 	/* if we reached this point, we cannot sample faster */
1097*4882a593Smuzhiyun 	if (status & AT91_SAMA5D2_IER_GOVRE)
1098*4882a593Smuzhiyun 		pr_info_ratelimited("%s: conversion overrun detected\n",
1099*4882a593Smuzhiyun 				    indio_dev->name);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	sample_size = div_s64(st->dma_st.rx_buf_sz, st->dma_st.watermark);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	sample_count = div_s64(transferred_len, sample_size);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	/*
1106*4882a593Smuzhiyun 	 * interval between samples is total time since last transfer handling
1107*4882a593Smuzhiyun 	 * divided by the number of samples (total size divided by sample size)
1108*4882a593Smuzhiyun 	 */
1109*4882a593Smuzhiyun 	interval = div_s64((ns - st->dma_st.dma_ts), sample_count);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	while (transferred_len >= sample_size) {
1112*4882a593Smuzhiyun 		/*
1113*4882a593Smuzhiyun 		 * for all the values in the current sample,
1114*4882a593Smuzhiyun 		 * adjust the values inside the buffer for oversampling
1115*4882a593Smuzhiyun 		 */
1116*4882a593Smuzhiyun 		at91_adc_adjust_val_osr_array(st,
1117*4882a593Smuzhiyun 					&st->dma_st.rx_buf[st->dma_st.buf_idx],
1118*4882a593Smuzhiyun 					sample_size);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 		iio_push_to_buffers_with_timestamp(indio_dev,
1121*4882a593Smuzhiyun 				(st->dma_st.rx_buf + st->dma_st.buf_idx),
1122*4882a593Smuzhiyun 				(st->dma_st.dma_ts + interval * sample_index));
1123*4882a593Smuzhiyun 		/* adjust remaining length */
1124*4882a593Smuzhiyun 		transferred_len -= sample_size;
1125*4882a593Smuzhiyun 		/* adjust buffer index */
1126*4882a593Smuzhiyun 		st->dma_st.buf_idx += sample_size;
1127*4882a593Smuzhiyun 		/* in case of reaching end of buffer, reset index */
1128*4882a593Smuzhiyun 		if (st->dma_st.buf_idx >= st->dma_st.rx_buf_sz)
1129*4882a593Smuzhiyun 			st->dma_st.buf_idx = 0;
1130*4882a593Smuzhiyun 		sample_index++;
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 	/* adjust saved time for next transfer handling */
1133*4882a593Smuzhiyun 	st->dma_st.dma_ts = iio_get_time_ns(indio_dev);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun 
at91_adc_trigger_handler(int irq,void * p)1136*4882a593Smuzhiyun static irqreturn_t at91_adc_trigger_handler(int irq, void *p)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun 	struct iio_poll_func *pf = p;
1139*4882a593Smuzhiyun 	struct iio_dev *indio_dev = pf->indio_dev;
1140*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	/*
1143*4882a593Smuzhiyun 	 * If it's not our trigger, start a conversion now, as we are
1144*4882a593Smuzhiyun 	 * actually polling the trigger now.
1145*4882a593Smuzhiyun 	 */
1146*4882a593Smuzhiyun 	if (iio_trigger_validate_own_device(indio_dev->trig, indio_dev))
1147*4882a593Smuzhiyun 		at91_adc_writel(st, AT91_SAMA5D2_CR, AT91_SAMA5D2_CR_START);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	if (st->dma_st.dma_chan)
1150*4882a593Smuzhiyun 		at91_adc_trigger_handler_dma(indio_dev);
1151*4882a593Smuzhiyun 	else
1152*4882a593Smuzhiyun 		at91_adc_trigger_handler_nodma(indio_dev, pf);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	iio_trigger_notify_done(indio_dev->trig);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	return IRQ_HANDLED;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun 
at91_adc_buffer_init(struct iio_dev * indio)1159*4882a593Smuzhiyun static int at91_adc_buffer_init(struct iio_dev *indio)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun 	return devm_iio_triggered_buffer_setup(&indio->dev, indio,
1162*4882a593Smuzhiyun 		&iio_pollfunc_store_time,
1163*4882a593Smuzhiyun 		&at91_adc_trigger_handler, &at91_buffer_setup_ops);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun 
at91_adc_startup_time(unsigned startup_time_min,unsigned adc_clk_khz)1166*4882a593Smuzhiyun static unsigned at91_adc_startup_time(unsigned startup_time_min,
1167*4882a593Smuzhiyun 				      unsigned adc_clk_khz)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun 	static const unsigned int startup_lookup[] = {
1170*4882a593Smuzhiyun 		  0,   8,  16,  24,
1171*4882a593Smuzhiyun 		 64,  80,  96, 112,
1172*4882a593Smuzhiyun 		512, 576, 640, 704,
1173*4882a593Smuzhiyun 		768, 832, 896, 960
1174*4882a593Smuzhiyun 		};
1175*4882a593Smuzhiyun 	unsigned ticks_min, i;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	/*
1178*4882a593Smuzhiyun 	 * Since the adc frequency is checked before, there is no reason
1179*4882a593Smuzhiyun 	 * to not meet the startup time constraint.
1180*4882a593Smuzhiyun 	 */
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	ticks_min = startup_time_min * adc_clk_khz / 1000;
1183*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(startup_lookup); i++)
1184*4882a593Smuzhiyun 		if (startup_lookup[i] > ticks_min)
1185*4882a593Smuzhiyun 			break;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	return i;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun 
at91_adc_setup_samp_freq(struct iio_dev * indio_dev,unsigned freq)1190*4882a593Smuzhiyun static void at91_adc_setup_samp_freq(struct iio_dev *indio_dev, unsigned freq)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1193*4882a593Smuzhiyun 	unsigned f_per, prescal, startup, mr;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	f_per = clk_get_rate(st->per_clk);
1196*4882a593Smuzhiyun 	prescal = (f_per / (2 * freq)) - 1;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	startup = at91_adc_startup_time(st->soc_info.startup_time,
1199*4882a593Smuzhiyun 					freq / 1000);
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	mr = at91_adc_readl(st, AT91_SAMA5D2_MR);
1202*4882a593Smuzhiyun 	mr &= ~(AT91_SAMA5D2_MR_STARTUP_MASK | AT91_SAMA5D2_MR_PRESCAL_MASK);
1203*4882a593Smuzhiyun 	mr |= AT91_SAMA5D2_MR_STARTUP(startup);
1204*4882a593Smuzhiyun 	mr |= AT91_SAMA5D2_MR_PRESCAL(prescal);
1205*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_MR, mr);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	dev_dbg(&indio_dev->dev, "freq: %u, startup: %u, prescal: %u\n",
1208*4882a593Smuzhiyun 		freq, startup, prescal);
1209*4882a593Smuzhiyun 	st->current_sample_rate = freq;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun 
at91_adc_get_sample_freq(struct at91_adc_state * st)1212*4882a593Smuzhiyun static inline unsigned at91_adc_get_sample_freq(struct at91_adc_state *st)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	return st->current_sample_rate;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
at91_adc_touch_data_handler(struct iio_dev * indio_dev)1217*4882a593Smuzhiyun static void at91_adc_touch_data_handler(struct iio_dev *indio_dev)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1220*4882a593Smuzhiyun 	u8 bit;
1221*4882a593Smuzhiyun 	u16 val;
1222*4882a593Smuzhiyun 	int i = 0;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	for_each_set_bit(bit, indio_dev->active_scan_mask,
1225*4882a593Smuzhiyun 			 AT91_SAMA5D2_MAX_CHAN_IDX + 1) {
1226*4882a593Smuzhiyun 		struct iio_chan_spec const *chan =
1227*4882a593Smuzhiyun 					 at91_adc_chan_get(indio_dev, bit);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 		if (chan->type == IIO_POSITIONRELATIVE)
1230*4882a593Smuzhiyun 			at91_adc_read_position(st, chan->channel, &val);
1231*4882a593Smuzhiyun 		else if (chan->type == IIO_PRESSURE)
1232*4882a593Smuzhiyun 			at91_adc_read_pressure(st, chan->channel, &val);
1233*4882a593Smuzhiyun 		else
1234*4882a593Smuzhiyun 			continue;
1235*4882a593Smuzhiyun 		st->buffer[i] = val;
1236*4882a593Smuzhiyun 		i++;
1237*4882a593Smuzhiyun 	}
1238*4882a593Smuzhiyun 	/*
1239*4882a593Smuzhiyun 	 * Schedule work to push to buffers.
1240*4882a593Smuzhiyun 	 * This is intended to push to the callback buffer that another driver
1241*4882a593Smuzhiyun 	 * registered. We are still in a handler from our IRQ. If we push
1242*4882a593Smuzhiyun 	 * directly, it means the other driver has it's callback called
1243*4882a593Smuzhiyun 	 * from our IRQ context. Which is something we better avoid.
1244*4882a593Smuzhiyun 	 * Let's schedule it after our IRQ is completed.
1245*4882a593Smuzhiyun 	 */
1246*4882a593Smuzhiyun 	schedule_work(&st->touch_st.workq);
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun 
at91_adc_pen_detect_interrupt(struct at91_adc_state * st)1249*4882a593Smuzhiyun static void at91_adc_pen_detect_interrupt(struct at91_adc_state *st)
1250*4882a593Smuzhiyun {
1251*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_IDR, AT91_SAMA5D2_IER_PEN);
1252*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_IER, AT91_SAMA5D2_IER_NOPEN |
1253*4882a593Smuzhiyun 			AT91_SAMA5D2_IER_XRDY | AT91_SAMA5D2_IER_YRDY |
1254*4882a593Smuzhiyun 			AT91_SAMA5D2_IER_PRDY);
1255*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_TRGR,
1256*4882a593Smuzhiyun 			AT91_SAMA5D2_TRGR_TRGMOD_PERIODIC |
1257*4882a593Smuzhiyun 			AT91_SAMA5D2_TRGR_TRGPER(st->touch_st.sample_period_val));
1258*4882a593Smuzhiyun 	st->touch_st.touching = true;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun 
at91_adc_no_pen_detect_interrupt(struct iio_dev * indio_dev)1261*4882a593Smuzhiyun static void at91_adc_no_pen_detect_interrupt(struct iio_dev *indio_dev)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_TRGR,
1266*4882a593Smuzhiyun 			AT91_SAMA5D2_TRGR_TRGMOD_NO_TRIGGER);
1267*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_IDR, AT91_SAMA5D2_IER_NOPEN |
1268*4882a593Smuzhiyun 			AT91_SAMA5D2_IER_XRDY | AT91_SAMA5D2_IER_YRDY |
1269*4882a593Smuzhiyun 			AT91_SAMA5D2_IER_PRDY);
1270*4882a593Smuzhiyun 	st->touch_st.touching = false;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	at91_adc_touch_data_handler(indio_dev);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_IER, AT91_SAMA5D2_IER_PEN);
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun 
at91_adc_workq_handler(struct work_struct * workq)1277*4882a593Smuzhiyun static void at91_adc_workq_handler(struct work_struct *workq)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun 	struct at91_adc_touch *touch_st = container_of(workq,
1280*4882a593Smuzhiyun 					struct at91_adc_touch, workq);
1281*4882a593Smuzhiyun 	struct at91_adc_state *st = container_of(touch_st,
1282*4882a593Smuzhiyun 					struct at91_adc_state, touch_st);
1283*4882a593Smuzhiyun 	struct iio_dev *indio_dev = st->indio_dev;
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	iio_push_to_buffers(indio_dev, st->buffer);
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun 
at91_adc_interrupt(int irq,void * private)1288*4882a593Smuzhiyun static irqreturn_t at91_adc_interrupt(int irq, void *private)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun 	struct iio_dev *indio = private;
1291*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio);
1292*4882a593Smuzhiyun 	u32 status = at91_adc_readl(st, AT91_SAMA5D2_ISR);
1293*4882a593Smuzhiyun 	u32 imr = at91_adc_readl(st, AT91_SAMA5D2_IMR);
1294*4882a593Smuzhiyun 	u32 rdy_mask = AT91_SAMA5D2_IER_XRDY | AT91_SAMA5D2_IER_YRDY |
1295*4882a593Smuzhiyun 			AT91_SAMA5D2_IER_PRDY;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	if (!(status & imr))
1298*4882a593Smuzhiyun 		return IRQ_NONE;
1299*4882a593Smuzhiyun 	if (status & AT91_SAMA5D2_IER_PEN) {
1300*4882a593Smuzhiyun 		/* pen detected IRQ */
1301*4882a593Smuzhiyun 		at91_adc_pen_detect_interrupt(st);
1302*4882a593Smuzhiyun 	} else if ((status & AT91_SAMA5D2_IER_NOPEN)) {
1303*4882a593Smuzhiyun 		/* nopen detected IRQ */
1304*4882a593Smuzhiyun 		at91_adc_no_pen_detect_interrupt(indio);
1305*4882a593Smuzhiyun 	} else if ((status & AT91_SAMA5D2_ISR_PENS) &&
1306*4882a593Smuzhiyun 		   ((status & rdy_mask) == rdy_mask)) {
1307*4882a593Smuzhiyun 		/* periodic trigger IRQ - during pen sense */
1308*4882a593Smuzhiyun 		at91_adc_touch_data_handler(indio);
1309*4882a593Smuzhiyun 	} else if (status & AT91_SAMA5D2_ISR_PENS) {
1310*4882a593Smuzhiyun 		/*
1311*4882a593Smuzhiyun 		 * touching, but the measurements are not ready yet.
1312*4882a593Smuzhiyun 		 * read and ignore.
1313*4882a593Smuzhiyun 		 */
1314*4882a593Smuzhiyun 		status = at91_adc_readl(st, AT91_SAMA5D2_XPOSR);
1315*4882a593Smuzhiyun 		status = at91_adc_readl(st, AT91_SAMA5D2_YPOSR);
1316*4882a593Smuzhiyun 		status = at91_adc_readl(st, AT91_SAMA5D2_PRESSR);
1317*4882a593Smuzhiyun 	} else if (iio_buffer_enabled(indio) &&
1318*4882a593Smuzhiyun 		   (status & AT91_SAMA5D2_IER_DRDY)) {
1319*4882a593Smuzhiyun 		/* triggered buffer without DMA */
1320*4882a593Smuzhiyun 		disable_irq_nosync(irq);
1321*4882a593Smuzhiyun 		iio_trigger_poll(indio->trig);
1322*4882a593Smuzhiyun 	} else if (iio_buffer_enabled(indio) && st->dma_st.dma_chan) {
1323*4882a593Smuzhiyun 		/* triggered buffer with DMA - should not happen */
1324*4882a593Smuzhiyun 		disable_irq_nosync(irq);
1325*4882a593Smuzhiyun 		WARN(true, "Unexpected irq occurred\n");
1326*4882a593Smuzhiyun 	} else if (!iio_buffer_enabled(indio)) {
1327*4882a593Smuzhiyun 		/* software requested conversion */
1328*4882a593Smuzhiyun 		st->conversion_value = at91_adc_readl(st, st->chan->address);
1329*4882a593Smuzhiyun 		st->conversion_done = true;
1330*4882a593Smuzhiyun 		wake_up_interruptible(&st->wq_data_available);
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 	return IRQ_HANDLED;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun 
at91_adc_read_info_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val)1335*4882a593Smuzhiyun static int at91_adc_read_info_raw(struct iio_dev *indio_dev,
1336*4882a593Smuzhiyun 				  struct iio_chan_spec const *chan, int *val)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1339*4882a593Smuzhiyun 	u32 cor = 0;
1340*4882a593Smuzhiyun 	u16 tmp_val;
1341*4882a593Smuzhiyun 	int ret;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	/*
1344*4882a593Smuzhiyun 	 * Keep in mind that we cannot use software trigger or touchscreen
1345*4882a593Smuzhiyun 	 * if external trigger is enabled
1346*4882a593Smuzhiyun 	 */
1347*4882a593Smuzhiyun 	if (chan->type == IIO_POSITIONRELATIVE) {
1348*4882a593Smuzhiyun 		ret = iio_device_claim_direct_mode(indio_dev);
1349*4882a593Smuzhiyun 		if (ret)
1350*4882a593Smuzhiyun 			return ret;
1351*4882a593Smuzhiyun 		mutex_lock(&st->lock);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 		ret = at91_adc_read_position(st, chan->channel,
1354*4882a593Smuzhiyun 					     &tmp_val);
1355*4882a593Smuzhiyun 		*val = tmp_val;
1356*4882a593Smuzhiyun 		if (ret > 0)
1357*4882a593Smuzhiyun 			ret = at91_adc_adjust_val_osr(st, val);
1358*4882a593Smuzhiyun 		mutex_unlock(&st->lock);
1359*4882a593Smuzhiyun 		iio_device_release_direct_mode(indio_dev);
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 		return ret;
1362*4882a593Smuzhiyun 	}
1363*4882a593Smuzhiyun 	if (chan->type == IIO_PRESSURE) {
1364*4882a593Smuzhiyun 		ret = iio_device_claim_direct_mode(indio_dev);
1365*4882a593Smuzhiyun 		if (ret)
1366*4882a593Smuzhiyun 			return ret;
1367*4882a593Smuzhiyun 		mutex_lock(&st->lock);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 		ret = at91_adc_read_pressure(st, chan->channel,
1370*4882a593Smuzhiyun 					     &tmp_val);
1371*4882a593Smuzhiyun 		*val = tmp_val;
1372*4882a593Smuzhiyun 		if (ret > 0)
1373*4882a593Smuzhiyun 			ret = at91_adc_adjust_val_osr(st, val);
1374*4882a593Smuzhiyun 		mutex_unlock(&st->lock);
1375*4882a593Smuzhiyun 		iio_device_release_direct_mode(indio_dev);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 		return ret;
1378*4882a593Smuzhiyun 	}
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	/* in this case we have a voltage channel */
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	ret = iio_device_claim_direct_mode(indio_dev);
1383*4882a593Smuzhiyun 	if (ret)
1384*4882a593Smuzhiyun 		return ret;
1385*4882a593Smuzhiyun 	mutex_lock(&st->lock);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	st->chan = chan;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	if (chan->differential)
1390*4882a593Smuzhiyun 		cor = (BIT(chan->channel) | BIT(chan->channel2)) <<
1391*4882a593Smuzhiyun 		      AT91_SAMA5D2_COR_DIFF_OFFSET;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_COR, cor);
1394*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_CHER, BIT(chan->channel));
1395*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_IER, BIT(chan->channel));
1396*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_CR, AT91_SAMA5D2_CR_START);
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	ret = wait_event_interruptible_timeout(st->wq_data_available,
1399*4882a593Smuzhiyun 					       st->conversion_done,
1400*4882a593Smuzhiyun 					       msecs_to_jiffies(1000));
1401*4882a593Smuzhiyun 	if (ret == 0)
1402*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	if (ret > 0) {
1405*4882a593Smuzhiyun 		*val = st->conversion_value;
1406*4882a593Smuzhiyun 		ret = at91_adc_adjust_val_osr(st, val);
1407*4882a593Smuzhiyun 		if (chan->scan_type.sign == 's')
1408*4882a593Smuzhiyun 			*val = sign_extend32(*val,
1409*4882a593Smuzhiyun 					     chan->scan_type.realbits - 1);
1410*4882a593Smuzhiyun 		st->conversion_done = false;
1411*4882a593Smuzhiyun 	}
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_IDR, BIT(chan->channel));
1414*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_CHDR, BIT(chan->channel));
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	/* Needed to ACK the DRDY interruption */
1417*4882a593Smuzhiyun 	at91_adc_readl(st, AT91_SAMA5D2_LCDR);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	mutex_unlock(&st->lock);
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	iio_device_release_direct_mode(indio_dev);
1422*4882a593Smuzhiyun 	return ret;
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun 
at91_adc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)1425*4882a593Smuzhiyun static int at91_adc_read_raw(struct iio_dev *indio_dev,
1426*4882a593Smuzhiyun 			     struct iio_chan_spec const *chan,
1427*4882a593Smuzhiyun 			     int *val, int *val2, long mask)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	switch (mask) {
1432*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
1433*4882a593Smuzhiyun 		return at91_adc_read_info_raw(indio_dev, chan, val);
1434*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
1435*4882a593Smuzhiyun 		*val = st->vref_uv / 1000;
1436*4882a593Smuzhiyun 		if (chan->differential)
1437*4882a593Smuzhiyun 			*val *= 2;
1438*4882a593Smuzhiyun 		*val2 = chan->scan_type.realbits;
1439*4882a593Smuzhiyun 		return IIO_VAL_FRACTIONAL_LOG2;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
1442*4882a593Smuzhiyun 		*val = at91_adc_get_sample_freq(st);
1443*4882a593Smuzhiyun 		return IIO_VAL_INT;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
1446*4882a593Smuzhiyun 		*val = st->oversampling_ratio;
1447*4882a593Smuzhiyun 		return IIO_VAL_INT;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	default:
1450*4882a593Smuzhiyun 		return -EINVAL;
1451*4882a593Smuzhiyun 	}
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun 
at91_adc_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long mask)1454*4882a593Smuzhiyun static int at91_adc_write_raw(struct iio_dev *indio_dev,
1455*4882a593Smuzhiyun 			      struct iio_chan_spec const *chan,
1456*4882a593Smuzhiyun 			      int val, int val2, long mask)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	switch (mask) {
1461*4882a593Smuzhiyun 	case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
1462*4882a593Smuzhiyun 		if ((val != AT91_OSR_1SAMPLES) && (val != AT91_OSR_4SAMPLES) &&
1463*4882a593Smuzhiyun 		    (val != AT91_OSR_16SAMPLES))
1464*4882a593Smuzhiyun 			return -EINVAL;
1465*4882a593Smuzhiyun 		/* if no change, optimize out */
1466*4882a593Smuzhiyun 		if (val == st->oversampling_ratio)
1467*4882a593Smuzhiyun 			return 0;
1468*4882a593Smuzhiyun 		mutex_lock(&st->lock);
1469*4882a593Smuzhiyun 		st->oversampling_ratio = val;
1470*4882a593Smuzhiyun 		/* update ratio */
1471*4882a593Smuzhiyun 		at91_adc_config_emr(st);
1472*4882a593Smuzhiyun 		mutex_unlock(&st->lock);
1473*4882a593Smuzhiyun 		return 0;
1474*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
1475*4882a593Smuzhiyun 		if (val < st->soc_info.min_sample_rate ||
1476*4882a593Smuzhiyun 		    val > st->soc_info.max_sample_rate)
1477*4882a593Smuzhiyun 			return -EINVAL;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 		mutex_lock(&st->lock);
1480*4882a593Smuzhiyun 		at91_adc_setup_samp_freq(indio_dev, val);
1481*4882a593Smuzhiyun 		mutex_unlock(&st->lock);
1482*4882a593Smuzhiyun 		return 0;
1483*4882a593Smuzhiyun 	default:
1484*4882a593Smuzhiyun 		return -EINVAL;
1485*4882a593Smuzhiyun 	};
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun 
at91_adc_dma_init(struct platform_device * pdev)1488*4882a593Smuzhiyun static void at91_adc_dma_init(struct platform_device *pdev)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	struct iio_dev *indio_dev = platform_get_drvdata(pdev);
1491*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1492*4882a593Smuzhiyun 	struct dma_slave_config config = {0};
1493*4882a593Smuzhiyun 	/*
1494*4882a593Smuzhiyun 	 * We make the buffer double the size of the fifo,
1495*4882a593Smuzhiyun 	 * such that DMA uses one half of the buffer (full fifo size)
1496*4882a593Smuzhiyun 	 * and the software uses the other half to read/write.
1497*4882a593Smuzhiyun 	 */
1498*4882a593Smuzhiyun 	unsigned int pages = DIV_ROUND_UP(AT91_HWFIFO_MAX_SIZE *
1499*4882a593Smuzhiyun 					  AT91_BUFFER_MAX_CONVERSION_BYTES * 2,
1500*4882a593Smuzhiyun 					  PAGE_SIZE);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	if (st->dma_st.dma_chan)
1503*4882a593Smuzhiyun 		return;
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	st->dma_st.dma_chan = dma_request_chan(&pdev->dev, "rx");
1506*4882a593Smuzhiyun 	if (IS_ERR(st->dma_st.dma_chan))  {
1507*4882a593Smuzhiyun 		dev_info(&pdev->dev, "can't get DMA channel\n");
1508*4882a593Smuzhiyun 		st->dma_st.dma_chan = NULL;
1509*4882a593Smuzhiyun 		goto dma_exit;
1510*4882a593Smuzhiyun 	}
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	st->dma_st.rx_buf = dma_alloc_coherent(st->dma_st.dma_chan->device->dev,
1513*4882a593Smuzhiyun 					       pages * PAGE_SIZE,
1514*4882a593Smuzhiyun 					       &st->dma_st.rx_dma_buf,
1515*4882a593Smuzhiyun 					       GFP_KERNEL);
1516*4882a593Smuzhiyun 	if (!st->dma_st.rx_buf) {
1517*4882a593Smuzhiyun 		dev_info(&pdev->dev, "can't allocate coherent DMA area\n");
1518*4882a593Smuzhiyun 		goto dma_chan_disable;
1519*4882a593Smuzhiyun 	}
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	/* Configure DMA channel to read data register */
1522*4882a593Smuzhiyun 	config.direction = DMA_DEV_TO_MEM;
1523*4882a593Smuzhiyun 	config.src_addr = (phys_addr_t)(st->dma_st.phys_addr
1524*4882a593Smuzhiyun 			  + AT91_SAMA5D2_LCDR);
1525*4882a593Smuzhiyun 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1526*4882a593Smuzhiyun 	config.src_maxburst = 1;
1527*4882a593Smuzhiyun 	config.dst_maxburst = 1;
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	if (dmaengine_slave_config(st->dma_st.dma_chan, &config)) {
1530*4882a593Smuzhiyun 		dev_info(&pdev->dev, "can't configure DMA slave\n");
1531*4882a593Smuzhiyun 		goto dma_free_area;
1532*4882a593Smuzhiyun 	}
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	dev_info(&pdev->dev, "using %s for rx DMA transfers\n",
1535*4882a593Smuzhiyun 		 dma_chan_name(st->dma_st.dma_chan));
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	return;
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun dma_free_area:
1540*4882a593Smuzhiyun 	dma_free_coherent(st->dma_st.dma_chan->device->dev, pages * PAGE_SIZE,
1541*4882a593Smuzhiyun 			  st->dma_st.rx_buf, st->dma_st.rx_dma_buf);
1542*4882a593Smuzhiyun dma_chan_disable:
1543*4882a593Smuzhiyun 	dma_release_channel(st->dma_st.dma_chan);
1544*4882a593Smuzhiyun 	st->dma_st.dma_chan = NULL;
1545*4882a593Smuzhiyun dma_exit:
1546*4882a593Smuzhiyun 	dev_info(&pdev->dev, "continuing without DMA support\n");
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun 
at91_adc_dma_disable(struct platform_device * pdev)1549*4882a593Smuzhiyun static void at91_adc_dma_disable(struct platform_device *pdev)
1550*4882a593Smuzhiyun {
1551*4882a593Smuzhiyun 	struct iio_dev *indio_dev = platform_get_drvdata(pdev);
1552*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1553*4882a593Smuzhiyun 	unsigned int pages = DIV_ROUND_UP(AT91_HWFIFO_MAX_SIZE *
1554*4882a593Smuzhiyun 					  AT91_BUFFER_MAX_CONVERSION_BYTES * 2,
1555*4882a593Smuzhiyun 					  PAGE_SIZE);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	/* if we are not using DMA, just return */
1558*4882a593Smuzhiyun 	if (!st->dma_st.dma_chan)
1559*4882a593Smuzhiyun 		return;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	/* wait for all transactions to be terminated first*/
1562*4882a593Smuzhiyun 	dmaengine_terminate_sync(st->dma_st.dma_chan);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	dma_free_coherent(st->dma_st.dma_chan->device->dev, pages * PAGE_SIZE,
1565*4882a593Smuzhiyun 			  st->dma_st.rx_buf, st->dma_st.rx_dma_buf);
1566*4882a593Smuzhiyun 	dma_release_channel(st->dma_st.dma_chan);
1567*4882a593Smuzhiyun 	st->dma_st.dma_chan = NULL;
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	dev_info(&pdev->dev, "continuing without DMA support\n");
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun 
at91_adc_set_watermark(struct iio_dev * indio_dev,unsigned int val)1572*4882a593Smuzhiyun static int at91_adc_set_watermark(struct iio_dev *indio_dev, unsigned int val)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1575*4882a593Smuzhiyun 	int ret;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	if (val > AT91_HWFIFO_MAX_SIZE)
1578*4882a593Smuzhiyun 		return -EINVAL;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	if (!st->selected_trig->hw_trig) {
1581*4882a593Smuzhiyun 		dev_dbg(&indio_dev->dev, "we need hw trigger for DMA\n");
1582*4882a593Smuzhiyun 		return 0;
1583*4882a593Smuzhiyun 	}
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	dev_dbg(&indio_dev->dev, "new watermark is %u\n", val);
1586*4882a593Smuzhiyun 	st->dma_st.watermark = val;
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	/*
1589*4882a593Smuzhiyun 	 * The logic here is: if we have watermark 1, it means we do
1590*4882a593Smuzhiyun 	 * each conversion with it's own IRQ, thus we don't need DMA.
1591*4882a593Smuzhiyun 	 * If the watermark is higher, we do DMA to do all the transfers in bulk
1592*4882a593Smuzhiyun 	 */
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	if (val == 1)
1595*4882a593Smuzhiyun 		at91_adc_dma_disable(to_platform_device(&indio_dev->dev));
1596*4882a593Smuzhiyun 	else if (val > 1)
1597*4882a593Smuzhiyun 		at91_adc_dma_init(to_platform_device(&indio_dev->dev));
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	/*
1600*4882a593Smuzhiyun 	 * We can start the DMA only after setting the watermark and
1601*4882a593Smuzhiyun 	 * having the DMA initialization completed
1602*4882a593Smuzhiyun 	 */
1603*4882a593Smuzhiyun 	ret = at91_adc_buffer_prepare(indio_dev);
1604*4882a593Smuzhiyun 	if (ret)
1605*4882a593Smuzhiyun 		at91_adc_dma_disable(to_platform_device(&indio_dev->dev));
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	return ret;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
at91_adc_update_scan_mode(struct iio_dev * indio_dev,const unsigned long * scan_mask)1610*4882a593Smuzhiyun static int at91_adc_update_scan_mode(struct iio_dev *indio_dev,
1611*4882a593Smuzhiyun 				     const unsigned long *scan_mask)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	if (bitmap_subset(scan_mask, &st->touch_st.channels_bitmask,
1616*4882a593Smuzhiyun 			  AT91_SAMA5D2_MAX_CHAN_IDX + 1))
1617*4882a593Smuzhiyun 		return 0;
1618*4882a593Smuzhiyun 	/*
1619*4882a593Smuzhiyun 	 * if the new bitmap is a combination of touchscreen and regular
1620*4882a593Smuzhiyun 	 * channels, then we are not fine
1621*4882a593Smuzhiyun 	 */
1622*4882a593Smuzhiyun 	if (bitmap_intersects(&st->touch_st.channels_bitmask, scan_mask,
1623*4882a593Smuzhiyun 			      AT91_SAMA5D2_MAX_CHAN_IDX + 1))
1624*4882a593Smuzhiyun 		return -EINVAL;
1625*4882a593Smuzhiyun 	return 0;
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun 
at91_adc_hw_init(struct iio_dev * indio_dev)1628*4882a593Smuzhiyun static void at91_adc_hw_init(struct iio_dev *indio_dev)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_CR, AT91_SAMA5D2_CR_SWRST);
1633*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_IDR, 0xffffffff);
1634*4882a593Smuzhiyun 	/*
1635*4882a593Smuzhiyun 	 * Transfer field must be set to 2 according to the datasheet and
1636*4882a593Smuzhiyun 	 * allows different analog settings for each channel.
1637*4882a593Smuzhiyun 	 */
1638*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_MR,
1639*4882a593Smuzhiyun 			AT91_SAMA5D2_MR_TRANSFER(2) | AT91_SAMA5D2_MR_ANACH);
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	at91_adc_setup_samp_freq(indio_dev, st->soc_info.min_sample_rate);
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	/* configure extended mode register */
1644*4882a593Smuzhiyun 	at91_adc_config_emr(st);
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun 
at91_adc_get_fifo_state(struct device * dev,struct device_attribute * attr,char * buf)1647*4882a593Smuzhiyun static ssize_t at91_adc_get_fifo_state(struct device *dev,
1648*4882a593Smuzhiyun 				       struct device_attribute *attr, char *buf)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_get_drvdata(dev);
1651*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	return scnprintf(buf, PAGE_SIZE, "%d\n", !!st->dma_st.dma_chan);
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun 
at91_adc_get_watermark(struct device * dev,struct device_attribute * attr,char * buf)1656*4882a593Smuzhiyun static ssize_t at91_adc_get_watermark(struct device *dev,
1657*4882a593Smuzhiyun 				      struct device_attribute *attr, char *buf)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_get_drvdata(dev);
1660*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	return scnprintf(buf, PAGE_SIZE, "%d\n", st->dma_st.watermark);
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun static IIO_DEVICE_ATTR(hwfifo_enabled, 0444,
1666*4882a593Smuzhiyun 		       at91_adc_get_fifo_state, NULL, 0);
1667*4882a593Smuzhiyun static IIO_DEVICE_ATTR(hwfifo_watermark, 0444,
1668*4882a593Smuzhiyun 		       at91_adc_get_watermark, NULL, 0);
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun static IIO_CONST_ATTR(hwfifo_watermark_min, "2");
1671*4882a593Smuzhiyun static IIO_CONST_ATTR(hwfifo_watermark_max, AT91_HWFIFO_MAX_SIZE_STR);
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun static IIO_CONST_ATTR(oversampling_ratio_available,
1674*4882a593Smuzhiyun 		      __stringify(AT91_OSR_1SAMPLES) " "
1675*4882a593Smuzhiyun 		      __stringify(AT91_OSR_4SAMPLES) " "
1676*4882a593Smuzhiyun 		      __stringify(AT91_OSR_16SAMPLES));
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun static struct attribute *at91_adc_attributes[] = {
1679*4882a593Smuzhiyun 	&iio_const_attr_oversampling_ratio_available.dev_attr.attr,
1680*4882a593Smuzhiyun 	NULL,
1681*4882a593Smuzhiyun };
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun static const struct attribute_group at91_adc_attribute_group = {
1684*4882a593Smuzhiyun 	.attrs = at91_adc_attributes,
1685*4882a593Smuzhiyun };
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun static const struct attribute *at91_adc_fifo_attributes[] = {
1688*4882a593Smuzhiyun 	&iio_const_attr_hwfifo_watermark_min.dev_attr.attr,
1689*4882a593Smuzhiyun 	&iio_const_attr_hwfifo_watermark_max.dev_attr.attr,
1690*4882a593Smuzhiyun 	&iio_dev_attr_hwfifo_watermark.dev_attr.attr,
1691*4882a593Smuzhiyun 	&iio_dev_attr_hwfifo_enabled.dev_attr.attr,
1692*4882a593Smuzhiyun 	NULL,
1693*4882a593Smuzhiyun };
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun static const struct iio_info at91_adc_info = {
1696*4882a593Smuzhiyun 	.attrs = &at91_adc_attribute_group,
1697*4882a593Smuzhiyun 	.read_raw = &at91_adc_read_raw,
1698*4882a593Smuzhiyun 	.write_raw = &at91_adc_write_raw,
1699*4882a593Smuzhiyun 	.update_scan_mode = &at91_adc_update_scan_mode,
1700*4882a593Smuzhiyun 	.of_xlate = &at91_adc_of_xlate,
1701*4882a593Smuzhiyun 	.hwfifo_set_watermark = &at91_adc_set_watermark,
1702*4882a593Smuzhiyun };
1703*4882a593Smuzhiyun 
at91_adc_probe(struct platform_device * pdev)1704*4882a593Smuzhiyun static int at91_adc_probe(struct platform_device *pdev)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
1707*4882a593Smuzhiyun 	struct at91_adc_state *st;
1708*4882a593Smuzhiyun 	struct resource	*res;
1709*4882a593Smuzhiyun 	int ret, i;
1710*4882a593Smuzhiyun 	u32 edge_type = IRQ_TYPE_NONE;
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*st));
1713*4882a593Smuzhiyun 	if (!indio_dev)
1714*4882a593Smuzhiyun 		return -ENOMEM;
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	indio_dev->name = dev_name(&pdev->dev);
1717*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE | INDIO_BUFFER_SOFTWARE;
1718*4882a593Smuzhiyun 	indio_dev->info = &at91_adc_info;
1719*4882a593Smuzhiyun 	indio_dev->channels = at91_adc_channels;
1720*4882a593Smuzhiyun 	indio_dev->num_channels = ARRAY_SIZE(at91_adc_channels);
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	st = iio_priv(indio_dev);
1723*4882a593Smuzhiyun 	st->indio_dev = indio_dev;
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	bitmap_set(&st->touch_st.channels_bitmask,
1726*4882a593Smuzhiyun 		   AT91_SAMA5D2_TOUCH_X_CHAN_IDX, 1);
1727*4882a593Smuzhiyun 	bitmap_set(&st->touch_st.channels_bitmask,
1728*4882a593Smuzhiyun 		   AT91_SAMA5D2_TOUCH_Y_CHAN_IDX, 1);
1729*4882a593Smuzhiyun 	bitmap_set(&st->touch_st.channels_bitmask,
1730*4882a593Smuzhiyun 		   AT91_SAMA5D2_TOUCH_P_CHAN_IDX, 1);
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	st->oversampling_ratio = AT91_OSR_1SAMPLES;
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	ret = of_property_read_u32(pdev->dev.of_node,
1735*4882a593Smuzhiyun 				   "atmel,min-sample-rate-hz",
1736*4882a593Smuzhiyun 				   &st->soc_info.min_sample_rate);
1737*4882a593Smuzhiyun 	if (ret) {
1738*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1739*4882a593Smuzhiyun 			"invalid or missing value for atmel,min-sample-rate-hz\n");
1740*4882a593Smuzhiyun 		return ret;
1741*4882a593Smuzhiyun 	}
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	ret = of_property_read_u32(pdev->dev.of_node,
1744*4882a593Smuzhiyun 				   "atmel,max-sample-rate-hz",
1745*4882a593Smuzhiyun 				   &st->soc_info.max_sample_rate);
1746*4882a593Smuzhiyun 	if (ret) {
1747*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1748*4882a593Smuzhiyun 			"invalid or missing value for atmel,max-sample-rate-hz\n");
1749*4882a593Smuzhiyun 		return ret;
1750*4882a593Smuzhiyun 	}
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	ret = of_property_read_u32(pdev->dev.of_node, "atmel,startup-time-ms",
1753*4882a593Smuzhiyun 				   &st->soc_info.startup_time);
1754*4882a593Smuzhiyun 	if (ret) {
1755*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1756*4882a593Smuzhiyun 			"invalid or missing value for atmel,startup-time-ms\n");
1757*4882a593Smuzhiyun 		return ret;
1758*4882a593Smuzhiyun 	}
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	ret = of_property_read_u32(pdev->dev.of_node,
1761*4882a593Smuzhiyun 				   "atmel,trigger-edge-type", &edge_type);
1762*4882a593Smuzhiyun 	if (ret) {
1763*4882a593Smuzhiyun 		dev_dbg(&pdev->dev,
1764*4882a593Smuzhiyun 			"atmel,trigger-edge-type not specified, only software trigger available\n");
1765*4882a593Smuzhiyun 	}
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	st->selected_trig = NULL;
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	/* find the right trigger, or no trigger at all */
1770*4882a593Smuzhiyun 	for (i = 0; i < AT91_SAMA5D2_HW_TRIG_CNT + 1; i++)
1771*4882a593Smuzhiyun 		if (at91_adc_trigger_list[i].edge_type == edge_type) {
1772*4882a593Smuzhiyun 			st->selected_trig = &at91_adc_trigger_list[i];
1773*4882a593Smuzhiyun 			break;
1774*4882a593Smuzhiyun 		}
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	if (!st->selected_trig) {
1777*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid external trigger edge value\n");
1778*4882a593Smuzhiyun 		return -EINVAL;
1779*4882a593Smuzhiyun 	}
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	init_waitqueue_head(&st->wq_data_available);
1782*4882a593Smuzhiyun 	mutex_init(&st->lock);
1783*4882a593Smuzhiyun 	INIT_WORK(&st->touch_st.workq, at91_adc_workq_handler);
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	st->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
1786*4882a593Smuzhiyun 	if (IS_ERR(st->base))
1787*4882a593Smuzhiyun 		return PTR_ERR(st->base);
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	/* if we plan to use DMA, we need the physical address of the regs */
1790*4882a593Smuzhiyun 	st->dma_st.phys_addr = res->start;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	st->irq = platform_get_irq(pdev, 0);
1793*4882a593Smuzhiyun 	if (st->irq <= 0) {
1794*4882a593Smuzhiyun 		if (!st->irq)
1795*4882a593Smuzhiyun 			st->irq = -ENXIO;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 		return st->irq;
1798*4882a593Smuzhiyun 	}
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	st->per_clk = devm_clk_get(&pdev->dev, "adc_clk");
1801*4882a593Smuzhiyun 	if (IS_ERR(st->per_clk))
1802*4882a593Smuzhiyun 		return PTR_ERR(st->per_clk);
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	st->reg = devm_regulator_get(&pdev->dev, "vddana");
1805*4882a593Smuzhiyun 	if (IS_ERR(st->reg))
1806*4882a593Smuzhiyun 		return PTR_ERR(st->reg);
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	st->vref = devm_regulator_get(&pdev->dev, "vref");
1809*4882a593Smuzhiyun 	if (IS_ERR(st->vref))
1810*4882a593Smuzhiyun 		return PTR_ERR(st->vref);
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, st->irq, at91_adc_interrupt, 0,
1813*4882a593Smuzhiyun 			       pdev->dev.driver->name, indio_dev);
1814*4882a593Smuzhiyun 	if (ret)
1815*4882a593Smuzhiyun 		return ret;
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	ret = regulator_enable(st->reg);
1818*4882a593Smuzhiyun 	if (ret)
1819*4882a593Smuzhiyun 		return ret;
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	ret = regulator_enable(st->vref);
1822*4882a593Smuzhiyun 	if (ret)
1823*4882a593Smuzhiyun 		goto reg_disable;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	st->vref_uv = regulator_get_voltage(st->vref);
1826*4882a593Smuzhiyun 	if (st->vref_uv <= 0) {
1827*4882a593Smuzhiyun 		ret = -EINVAL;
1828*4882a593Smuzhiyun 		goto vref_disable;
1829*4882a593Smuzhiyun 	}
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	at91_adc_hw_init(indio_dev);
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	ret = clk_prepare_enable(st->per_clk);
1834*4882a593Smuzhiyun 	if (ret)
1835*4882a593Smuzhiyun 		goto vref_disable;
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	platform_set_drvdata(pdev, indio_dev);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	ret = at91_adc_buffer_init(indio_dev);
1840*4882a593Smuzhiyun 	if (ret < 0) {
1841*4882a593Smuzhiyun 		dev_err(&pdev->dev, "couldn't initialize the buffer.\n");
1842*4882a593Smuzhiyun 		goto per_clk_disable_unprepare;
1843*4882a593Smuzhiyun 	}
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	if (st->selected_trig->hw_trig) {
1846*4882a593Smuzhiyun 		ret = at91_adc_trigger_init(indio_dev);
1847*4882a593Smuzhiyun 		if (ret < 0) {
1848*4882a593Smuzhiyun 			dev_err(&pdev->dev, "couldn't setup the triggers.\n");
1849*4882a593Smuzhiyun 			goto per_clk_disable_unprepare;
1850*4882a593Smuzhiyun 		}
1851*4882a593Smuzhiyun 		/*
1852*4882a593Smuzhiyun 		 * Initially the iio buffer has a length of 2 and
1853*4882a593Smuzhiyun 		 * a watermark of 1
1854*4882a593Smuzhiyun 		 */
1855*4882a593Smuzhiyun 		st->dma_st.watermark = 1;
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 		iio_buffer_set_attrs(indio_dev->buffer,
1858*4882a593Smuzhiyun 				     at91_adc_fifo_attributes);
1859*4882a593Smuzhiyun 	}
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	if (dma_coerce_mask_and_coherent(&indio_dev->dev, DMA_BIT_MASK(32)))
1862*4882a593Smuzhiyun 		dev_info(&pdev->dev, "cannot set DMA mask to 32-bit\n");
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	ret = iio_device_register(indio_dev);
1865*4882a593Smuzhiyun 	if (ret < 0)
1866*4882a593Smuzhiyun 		goto dma_disable;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	if (st->selected_trig->hw_trig)
1869*4882a593Smuzhiyun 		dev_info(&pdev->dev, "setting up trigger as %s\n",
1870*4882a593Smuzhiyun 			 st->selected_trig->name);
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	dev_info(&pdev->dev, "version: %x\n",
1873*4882a593Smuzhiyun 		 readl_relaxed(st->base + AT91_SAMA5D2_VERSION));
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	return 0;
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun dma_disable:
1878*4882a593Smuzhiyun 	at91_adc_dma_disable(pdev);
1879*4882a593Smuzhiyun per_clk_disable_unprepare:
1880*4882a593Smuzhiyun 	clk_disable_unprepare(st->per_clk);
1881*4882a593Smuzhiyun vref_disable:
1882*4882a593Smuzhiyun 	regulator_disable(st->vref);
1883*4882a593Smuzhiyun reg_disable:
1884*4882a593Smuzhiyun 	regulator_disable(st->reg);
1885*4882a593Smuzhiyun 	return ret;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun 
at91_adc_remove(struct platform_device * pdev)1888*4882a593Smuzhiyun static int at91_adc_remove(struct platform_device *pdev)
1889*4882a593Smuzhiyun {
1890*4882a593Smuzhiyun 	struct iio_dev *indio_dev = platform_get_drvdata(pdev);
1891*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	at91_adc_dma_disable(pdev);
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	clk_disable_unprepare(st->per_clk);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	regulator_disable(st->vref);
1900*4882a593Smuzhiyun 	regulator_disable(st->reg);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	return 0;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun 
at91_adc_suspend(struct device * dev)1905*4882a593Smuzhiyun static __maybe_unused int at91_adc_suspend(struct device *dev)
1906*4882a593Smuzhiyun {
1907*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_get_drvdata(dev);
1908*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 	if (iio_buffer_enabled(indio_dev))
1911*4882a593Smuzhiyun 		at91_adc_buffer_postdisable(indio_dev);
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	/*
1914*4882a593Smuzhiyun 	 * Do a sofware reset of the ADC before we go to suspend.
1915*4882a593Smuzhiyun 	 * this will ensure that all pins are free from being muxed by the ADC
1916*4882a593Smuzhiyun 	 * and can be used by for other devices.
1917*4882a593Smuzhiyun 	 * Otherwise, ADC will hog them and we can't go to suspend mode.
1918*4882a593Smuzhiyun 	 */
1919*4882a593Smuzhiyun 	at91_adc_writel(st, AT91_SAMA5D2_CR, AT91_SAMA5D2_CR_SWRST);
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	clk_disable_unprepare(st->per_clk);
1922*4882a593Smuzhiyun 	regulator_disable(st->vref);
1923*4882a593Smuzhiyun 	regulator_disable(st->reg);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	return pinctrl_pm_select_sleep_state(dev);
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun 
at91_adc_resume(struct device * dev)1928*4882a593Smuzhiyun static __maybe_unused int at91_adc_resume(struct device *dev)
1929*4882a593Smuzhiyun {
1930*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_get_drvdata(dev);
1931*4882a593Smuzhiyun 	struct at91_adc_state *st = iio_priv(indio_dev);
1932*4882a593Smuzhiyun 	int ret;
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	ret = pinctrl_pm_select_default_state(dev);
1935*4882a593Smuzhiyun 	if (ret)
1936*4882a593Smuzhiyun 		goto resume_failed;
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	ret = regulator_enable(st->reg);
1939*4882a593Smuzhiyun 	if (ret)
1940*4882a593Smuzhiyun 		goto resume_failed;
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	ret = regulator_enable(st->vref);
1943*4882a593Smuzhiyun 	if (ret)
1944*4882a593Smuzhiyun 		goto reg_disable_resume;
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	ret = clk_prepare_enable(st->per_clk);
1947*4882a593Smuzhiyun 	if (ret)
1948*4882a593Smuzhiyun 		goto vref_disable_resume;
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	at91_adc_hw_init(indio_dev);
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	/* reconfiguring trigger hardware state */
1953*4882a593Smuzhiyun 	if (!iio_buffer_enabled(indio_dev))
1954*4882a593Smuzhiyun 		return 0;
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 	ret = at91_adc_buffer_prepare(indio_dev);
1957*4882a593Smuzhiyun 	if (ret)
1958*4882a593Smuzhiyun 		goto vref_disable_resume;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	return at91_adc_configure_trigger(st->trig, true);
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun vref_disable_resume:
1963*4882a593Smuzhiyun 	regulator_disable(st->vref);
1964*4882a593Smuzhiyun reg_disable_resume:
1965*4882a593Smuzhiyun 	regulator_disable(st->reg);
1966*4882a593Smuzhiyun resume_failed:
1967*4882a593Smuzhiyun 	dev_err(&indio_dev->dev, "failed to resume\n");
1968*4882a593Smuzhiyun 	return ret;
1969*4882a593Smuzhiyun }
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(at91_adc_pm_ops, at91_adc_suspend, at91_adc_resume);
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun static const struct of_device_id at91_adc_dt_match[] = {
1974*4882a593Smuzhiyun 	{
1975*4882a593Smuzhiyun 		.compatible = "atmel,sama5d2-adc",
1976*4882a593Smuzhiyun 	}, {
1977*4882a593Smuzhiyun 		/* sentinel */
1978*4882a593Smuzhiyun 	}
1979*4882a593Smuzhiyun };
1980*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, at91_adc_dt_match);
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun static struct platform_driver at91_adc_driver = {
1983*4882a593Smuzhiyun 	.probe = at91_adc_probe,
1984*4882a593Smuzhiyun 	.remove = at91_adc_remove,
1985*4882a593Smuzhiyun 	.driver = {
1986*4882a593Smuzhiyun 		.name = "at91-sama5d2_adc",
1987*4882a593Smuzhiyun 		.of_match_table = at91_adc_dt_match,
1988*4882a593Smuzhiyun 		.pm = &at91_adc_pm_ops,
1989*4882a593Smuzhiyun 	},
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun module_platform_driver(at91_adc_driver)
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun MODULE_AUTHOR("Ludovic Desroches <ludovic.desroches@atmel.com>");
1994*4882a593Smuzhiyun MODULE_DESCRIPTION("Atmel AT91 SAMA5D2 ADC");
1995*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1996