xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/aspeed_adc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Aspeed AST2400/2500 ADC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Google, Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/reset.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/iio/iio.h>
21*4882a593Smuzhiyun #include <linux/iio/driver.h>
22*4882a593Smuzhiyun #include <linux/iopoll.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define ASPEED_RESOLUTION_BITS		10
25*4882a593Smuzhiyun #define ASPEED_CLOCKS_PER_SAMPLE	12
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define ASPEED_REG_ENGINE_CONTROL	0x00
28*4882a593Smuzhiyun #define ASPEED_REG_INTERRUPT_CONTROL	0x04
29*4882a593Smuzhiyun #define ASPEED_REG_VGA_DETECT_CONTROL	0x08
30*4882a593Smuzhiyun #define ASPEED_REG_CLOCK_CONTROL	0x0C
31*4882a593Smuzhiyun #define ASPEED_REG_MAX			0xC0
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define ASPEED_OPERATION_MODE_POWER_DOWN	(0x0 << 1)
34*4882a593Smuzhiyun #define ASPEED_OPERATION_MODE_STANDBY		(0x1 << 1)
35*4882a593Smuzhiyun #define ASPEED_OPERATION_MODE_NORMAL		(0x7 << 1)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define ASPEED_ENGINE_ENABLE		BIT(0)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define ASPEED_ADC_CTRL_INIT_RDY	BIT(8)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define ASPEED_ADC_INIT_POLLING_TIME	500
42*4882a593Smuzhiyun #define ASPEED_ADC_INIT_TIMEOUT		500000
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct aspeed_adc_model_data {
45*4882a593Smuzhiyun 	const char *model_name;
46*4882a593Smuzhiyun 	unsigned int min_sampling_rate;	// Hz
47*4882a593Smuzhiyun 	unsigned int max_sampling_rate;	// Hz
48*4882a593Smuzhiyun 	unsigned int vref_voltage;	// mV
49*4882a593Smuzhiyun 	bool wait_init_sequence;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun struct aspeed_adc_data {
53*4882a593Smuzhiyun 	struct device		*dev;
54*4882a593Smuzhiyun 	void __iomem		*base;
55*4882a593Smuzhiyun 	spinlock_t		clk_lock;
56*4882a593Smuzhiyun 	struct clk_hw		*clk_prescaler;
57*4882a593Smuzhiyun 	struct clk_hw		*clk_scaler;
58*4882a593Smuzhiyun 	struct reset_control	*rst;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define ASPEED_CHAN(_idx, _data_reg_addr) {			\
62*4882a593Smuzhiyun 	.type = IIO_VOLTAGE,					\
63*4882a593Smuzhiyun 	.indexed = 1,						\
64*4882a593Smuzhiyun 	.channel = (_idx),					\
65*4882a593Smuzhiyun 	.address = (_data_reg_addr),				\
66*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),		\
67*4882a593Smuzhiyun 	.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) |	\
68*4882a593Smuzhiyun 				BIT(IIO_CHAN_INFO_SAMP_FREQ),	\
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const struct iio_chan_spec aspeed_adc_iio_channels[] = {
72*4882a593Smuzhiyun 	ASPEED_CHAN(0, 0x10),
73*4882a593Smuzhiyun 	ASPEED_CHAN(1, 0x12),
74*4882a593Smuzhiyun 	ASPEED_CHAN(2, 0x14),
75*4882a593Smuzhiyun 	ASPEED_CHAN(3, 0x16),
76*4882a593Smuzhiyun 	ASPEED_CHAN(4, 0x18),
77*4882a593Smuzhiyun 	ASPEED_CHAN(5, 0x1A),
78*4882a593Smuzhiyun 	ASPEED_CHAN(6, 0x1C),
79*4882a593Smuzhiyun 	ASPEED_CHAN(7, 0x1E),
80*4882a593Smuzhiyun 	ASPEED_CHAN(8, 0x20),
81*4882a593Smuzhiyun 	ASPEED_CHAN(9, 0x22),
82*4882a593Smuzhiyun 	ASPEED_CHAN(10, 0x24),
83*4882a593Smuzhiyun 	ASPEED_CHAN(11, 0x26),
84*4882a593Smuzhiyun 	ASPEED_CHAN(12, 0x28),
85*4882a593Smuzhiyun 	ASPEED_CHAN(13, 0x2A),
86*4882a593Smuzhiyun 	ASPEED_CHAN(14, 0x2C),
87*4882a593Smuzhiyun 	ASPEED_CHAN(15, 0x2E),
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
aspeed_adc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)90*4882a593Smuzhiyun static int aspeed_adc_read_raw(struct iio_dev *indio_dev,
91*4882a593Smuzhiyun 			       struct iio_chan_spec const *chan,
92*4882a593Smuzhiyun 			       int *val, int *val2, long mask)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	struct aspeed_adc_data *data = iio_priv(indio_dev);
95*4882a593Smuzhiyun 	const struct aspeed_adc_model_data *model_data =
96*4882a593Smuzhiyun 			of_device_get_match_data(data->dev);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	switch (mask) {
99*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
100*4882a593Smuzhiyun 		*val = readw(data->base + chan->address);
101*4882a593Smuzhiyun 		return IIO_VAL_INT;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
104*4882a593Smuzhiyun 		*val = model_data->vref_voltage;
105*4882a593Smuzhiyun 		*val2 = ASPEED_RESOLUTION_BITS;
106*4882a593Smuzhiyun 		return IIO_VAL_FRACTIONAL_LOG2;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
109*4882a593Smuzhiyun 		*val = clk_get_rate(data->clk_scaler->clk) /
110*4882a593Smuzhiyun 				ASPEED_CLOCKS_PER_SAMPLE;
111*4882a593Smuzhiyun 		return IIO_VAL_INT;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	default:
114*4882a593Smuzhiyun 		return -EINVAL;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
aspeed_adc_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long mask)118*4882a593Smuzhiyun static int aspeed_adc_write_raw(struct iio_dev *indio_dev,
119*4882a593Smuzhiyun 				struct iio_chan_spec const *chan,
120*4882a593Smuzhiyun 				int val, int val2, long mask)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	struct aspeed_adc_data *data = iio_priv(indio_dev);
123*4882a593Smuzhiyun 	const struct aspeed_adc_model_data *model_data =
124*4882a593Smuzhiyun 			of_device_get_match_data(data->dev);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	switch (mask) {
127*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
128*4882a593Smuzhiyun 		if (val < model_data->min_sampling_rate ||
129*4882a593Smuzhiyun 			val > model_data->max_sampling_rate)
130*4882a593Smuzhiyun 			return -EINVAL;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 		clk_set_rate(data->clk_scaler->clk,
133*4882a593Smuzhiyun 				val * ASPEED_CLOCKS_PER_SAMPLE);
134*4882a593Smuzhiyun 		return 0;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
137*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
138*4882a593Smuzhiyun 		/*
139*4882a593Smuzhiyun 		 * Technically, these could be written but the only reasons
140*4882a593Smuzhiyun 		 * for doing so seem better handled in userspace.  EPERM is
141*4882a593Smuzhiyun 		 * returned to signal this is a policy choice rather than a
142*4882a593Smuzhiyun 		 * hardware limitation.
143*4882a593Smuzhiyun 		 */
144*4882a593Smuzhiyun 		return -EPERM;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	default:
147*4882a593Smuzhiyun 		return -EINVAL;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
aspeed_adc_reg_access(struct iio_dev * indio_dev,unsigned int reg,unsigned int writeval,unsigned int * readval)151*4882a593Smuzhiyun static int aspeed_adc_reg_access(struct iio_dev *indio_dev,
152*4882a593Smuzhiyun 				 unsigned int reg, unsigned int writeval,
153*4882a593Smuzhiyun 				 unsigned int *readval)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	struct aspeed_adc_data *data = iio_priv(indio_dev);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (!readval || reg % 4 || reg > ASPEED_REG_MAX)
158*4882a593Smuzhiyun 		return -EINVAL;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	*readval = readl(data->base + reg);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static const struct iio_info aspeed_adc_iio_info = {
166*4882a593Smuzhiyun 	.read_raw = aspeed_adc_read_raw,
167*4882a593Smuzhiyun 	.write_raw = aspeed_adc_write_raw,
168*4882a593Smuzhiyun 	.debugfs_reg_access = aspeed_adc_reg_access,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
aspeed_adc_probe(struct platform_device * pdev)171*4882a593Smuzhiyun static int aspeed_adc_probe(struct platform_device *pdev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
174*4882a593Smuzhiyun 	struct aspeed_adc_data *data;
175*4882a593Smuzhiyun 	const struct aspeed_adc_model_data *model_data;
176*4882a593Smuzhiyun 	const char *clk_parent_name;
177*4882a593Smuzhiyun 	int ret;
178*4882a593Smuzhiyun 	u32 adc_engine_control_reg_val;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*data));
181*4882a593Smuzhiyun 	if (!indio_dev)
182*4882a593Smuzhiyun 		return -ENOMEM;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	data = iio_priv(indio_dev);
185*4882a593Smuzhiyun 	data->dev = &pdev->dev;
186*4882a593Smuzhiyun 	platform_set_drvdata(pdev, indio_dev);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	data->base = devm_platform_ioremap_resource(pdev, 0);
189*4882a593Smuzhiyun 	if (IS_ERR(data->base))
190*4882a593Smuzhiyun 		return PTR_ERR(data->base);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Register ADC clock prescaler with source specified by device tree. */
193*4882a593Smuzhiyun 	spin_lock_init(&data->clk_lock);
194*4882a593Smuzhiyun 	clk_parent_name = of_clk_get_parent_name(pdev->dev.of_node, 0);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	data->clk_prescaler = clk_hw_register_divider(
197*4882a593Smuzhiyun 				&pdev->dev, "prescaler", clk_parent_name, 0,
198*4882a593Smuzhiyun 				data->base + ASPEED_REG_CLOCK_CONTROL,
199*4882a593Smuzhiyun 				17, 15, 0, &data->clk_lock);
200*4882a593Smuzhiyun 	if (IS_ERR(data->clk_prescaler))
201*4882a593Smuzhiyun 		return PTR_ERR(data->clk_prescaler);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/*
204*4882a593Smuzhiyun 	 * Register ADC clock scaler downstream from the prescaler. Allow rate
205*4882a593Smuzhiyun 	 * setting to adjust the prescaler as well.
206*4882a593Smuzhiyun 	 */
207*4882a593Smuzhiyun 	data->clk_scaler = clk_hw_register_divider(
208*4882a593Smuzhiyun 				&pdev->dev, "scaler", "prescaler",
209*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT,
210*4882a593Smuzhiyun 				data->base + ASPEED_REG_CLOCK_CONTROL,
211*4882a593Smuzhiyun 				0, 10, 0, &data->clk_lock);
212*4882a593Smuzhiyun 	if (IS_ERR(data->clk_scaler)) {
213*4882a593Smuzhiyun 		ret = PTR_ERR(data->clk_scaler);
214*4882a593Smuzhiyun 		goto scaler_error;
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	data->rst = devm_reset_control_get_exclusive(&pdev->dev, NULL);
218*4882a593Smuzhiyun 	if (IS_ERR(data->rst)) {
219*4882a593Smuzhiyun 		dev_err(&pdev->dev,
220*4882a593Smuzhiyun 			"invalid or missing reset controller device tree entry");
221*4882a593Smuzhiyun 		ret = PTR_ERR(data->rst);
222*4882a593Smuzhiyun 		goto reset_error;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 	reset_control_deassert(data->rst);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	model_data = of_device_get_match_data(&pdev->dev);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (model_data->wait_init_sequence) {
229*4882a593Smuzhiyun 		/* Enable engine in normal mode. */
230*4882a593Smuzhiyun 		writel(ASPEED_OPERATION_MODE_NORMAL | ASPEED_ENGINE_ENABLE,
231*4882a593Smuzhiyun 		       data->base + ASPEED_REG_ENGINE_CONTROL);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		/* Wait for initial sequence complete. */
234*4882a593Smuzhiyun 		ret = readl_poll_timeout(data->base + ASPEED_REG_ENGINE_CONTROL,
235*4882a593Smuzhiyun 					 adc_engine_control_reg_val,
236*4882a593Smuzhiyun 					 adc_engine_control_reg_val &
237*4882a593Smuzhiyun 					 ASPEED_ADC_CTRL_INIT_RDY,
238*4882a593Smuzhiyun 					 ASPEED_ADC_INIT_POLLING_TIME,
239*4882a593Smuzhiyun 					 ASPEED_ADC_INIT_TIMEOUT);
240*4882a593Smuzhiyun 		if (ret)
241*4882a593Smuzhiyun 			goto poll_timeout_error;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* Start all channels in normal mode. */
245*4882a593Smuzhiyun 	ret = clk_prepare_enable(data->clk_scaler->clk);
246*4882a593Smuzhiyun 	if (ret)
247*4882a593Smuzhiyun 		goto clk_enable_error;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	adc_engine_control_reg_val = GENMASK(31, 16) |
250*4882a593Smuzhiyun 		ASPEED_OPERATION_MODE_NORMAL | ASPEED_ENGINE_ENABLE;
251*4882a593Smuzhiyun 	writel(adc_engine_control_reg_val,
252*4882a593Smuzhiyun 		data->base + ASPEED_REG_ENGINE_CONTROL);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	model_data = of_device_get_match_data(&pdev->dev);
255*4882a593Smuzhiyun 	indio_dev->name = model_data->model_name;
256*4882a593Smuzhiyun 	indio_dev->info = &aspeed_adc_iio_info;
257*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
258*4882a593Smuzhiyun 	indio_dev->channels = aspeed_adc_iio_channels;
259*4882a593Smuzhiyun 	indio_dev->num_channels = ARRAY_SIZE(aspeed_adc_iio_channels);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	ret = iio_device_register(indio_dev);
262*4882a593Smuzhiyun 	if (ret)
263*4882a593Smuzhiyun 		goto iio_register_error;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun iio_register_error:
268*4882a593Smuzhiyun 	writel(ASPEED_OPERATION_MODE_POWER_DOWN,
269*4882a593Smuzhiyun 		data->base + ASPEED_REG_ENGINE_CONTROL);
270*4882a593Smuzhiyun 	clk_disable_unprepare(data->clk_scaler->clk);
271*4882a593Smuzhiyun clk_enable_error:
272*4882a593Smuzhiyun poll_timeout_error:
273*4882a593Smuzhiyun 	reset_control_assert(data->rst);
274*4882a593Smuzhiyun reset_error:
275*4882a593Smuzhiyun 	clk_hw_unregister_divider(data->clk_scaler);
276*4882a593Smuzhiyun scaler_error:
277*4882a593Smuzhiyun 	clk_hw_unregister_divider(data->clk_prescaler);
278*4882a593Smuzhiyun 	return ret;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
aspeed_adc_remove(struct platform_device * pdev)281*4882a593Smuzhiyun static int aspeed_adc_remove(struct platform_device *pdev)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct iio_dev *indio_dev = platform_get_drvdata(pdev);
284*4882a593Smuzhiyun 	struct aspeed_adc_data *data = iio_priv(indio_dev);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
287*4882a593Smuzhiyun 	writel(ASPEED_OPERATION_MODE_POWER_DOWN,
288*4882a593Smuzhiyun 		data->base + ASPEED_REG_ENGINE_CONTROL);
289*4882a593Smuzhiyun 	clk_disable_unprepare(data->clk_scaler->clk);
290*4882a593Smuzhiyun 	reset_control_assert(data->rst);
291*4882a593Smuzhiyun 	clk_hw_unregister_divider(data->clk_scaler);
292*4882a593Smuzhiyun 	clk_hw_unregister_divider(data->clk_prescaler);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static const struct aspeed_adc_model_data ast2400_model_data = {
298*4882a593Smuzhiyun 	.model_name = "ast2400-adc",
299*4882a593Smuzhiyun 	.vref_voltage = 2500, // mV
300*4882a593Smuzhiyun 	.min_sampling_rate = 10000,
301*4882a593Smuzhiyun 	.max_sampling_rate = 500000,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static const struct aspeed_adc_model_data ast2500_model_data = {
305*4882a593Smuzhiyun 	.model_name = "ast2500-adc",
306*4882a593Smuzhiyun 	.vref_voltage = 1800, // mV
307*4882a593Smuzhiyun 	.min_sampling_rate = 1,
308*4882a593Smuzhiyun 	.max_sampling_rate = 1000000,
309*4882a593Smuzhiyun 	.wait_init_sequence = true,
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun static const struct of_device_id aspeed_adc_matches[] = {
313*4882a593Smuzhiyun 	{ .compatible = "aspeed,ast2400-adc", .data = &ast2400_model_data },
314*4882a593Smuzhiyun 	{ .compatible = "aspeed,ast2500-adc", .data = &ast2500_model_data },
315*4882a593Smuzhiyun 	{},
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, aspeed_adc_matches);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static struct platform_driver aspeed_adc_driver = {
320*4882a593Smuzhiyun 	.probe = aspeed_adc_probe,
321*4882a593Smuzhiyun 	.remove = aspeed_adc_remove,
322*4882a593Smuzhiyun 	.driver = {
323*4882a593Smuzhiyun 		.name = KBUILD_MODNAME,
324*4882a593Smuzhiyun 		.of_match_table = aspeed_adc_matches,
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun module_platform_driver(aspeed_adc_driver);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun MODULE_AUTHOR("Rick Altherr <raltherr@google.com>");
331*4882a593Smuzhiyun MODULE_DESCRIPTION("Aspeed AST2400/2500 ADC Driver");
332*4882a593Smuzhiyun MODULE_LICENSE("GPL");
333