1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Analog Devices AD7768-1 SPI ADC driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2017 Analog Devices Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/bitfield.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
16*4882a593Smuzhiyun #include <linux/sysfs.h>
17*4882a593Smuzhiyun #include <linux/spi/spi.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/iio/buffer.h>
20*4882a593Smuzhiyun #include <linux/iio/iio.h>
21*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
22*4882a593Smuzhiyun #include <linux/iio/trigger.h>
23*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
24*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* AD7768 registers definition */
27*4882a593Smuzhiyun #define AD7768_REG_CHIP_TYPE 0x3
28*4882a593Smuzhiyun #define AD7768_REG_PROD_ID_L 0x4
29*4882a593Smuzhiyun #define AD7768_REG_PROD_ID_H 0x5
30*4882a593Smuzhiyun #define AD7768_REG_CHIP_GRADE 0x6
31*4882a593Smuzhiyun #define AD7768_REG_SCRATCH_PAD 0x0A
32*4882a593Smuzhiyun #define AD7768_REG_VENDOR_L 0x0C
33*4882a593Smuzhiyun #define AD7768_REG_VENDOR_H 0x0D
34*4882a593Smuzhiyun #define AD7768_REG_INTERFACE_FORMAT 0x14
35*4882a593Smuzhiyun #define AD7768_REG_POWER_CLOCK 0x15
36*4882a593Smuzhiyun #define AD7768_REG_ANALOG 0x16
37*4882a593Smuzhiyun #define AD7768_REG_ANALOG2 0x17
38*4882a593Smuzhiyun #define AD7768_REG_CONVERSION 0x18
39*4882a593Smuzhiyun #define AD7768_REG_DIGITAL_FILTER 0x19
40*4882a593Smuzhiyun #define AD7768_REG_SINC3_DEC_RATE_MSB 0x1A
41*4882a593Smuzhiyun #define AD7768_REG_SINC3_DEC_RATE_LSB 0x1B
42*4882a593Smuzhiyun #define AD7768_REG_DUTY_CYCLE_RATIO 0x1C
43*4882a593Smuzhiyun #define AD7768_REG_SYNC_RESET 0x1D
44*4882a593Smuzhiyun #define AD7768_REG_GPIO_CONTROL 0x1E
45*4882a593Smuzhiyun #define AD7768_REG_GPIO_WRITE 0x1F
46*4882a593Smuzhiyun #define AD7768_REG_GPIO_READ 0x20
47*4882a593Smuzhiyun #define AD7768_REG_OFFSET_HI 0x21
48*4882a593Smuzhiyun #define AD7768_REG_OFFSET_MID 0x22
49*4882a593Smuzhiyun #define AD7768_REG_OFFSET_LO 0x23
50*4882a593Smuzhiyun #define AD7768_REG_GAIN_HI 0x24
51*4882a593Smuzhiyun #define AD7768_REG_GAIN_MID 0x25
52*4882a593Smuzhiyun #define AD7768_REG_GAIN_LO 0x26
53*4882a593Smuzhiyun #define AD7768_REG_SPI_DIAG_ENABLE 0x28
54*4882a593Smuzhiyun #define AD7768_REG_ADC_DIAG_ENABLE 0x29
55*4882a593Smuzhiyun #define AD7768_REG_DIG_DIAG_ENABLE 0x2A
56*4882a593Smuzhiyun #define AD7768_REG_ADC_DATA 0x2C
57*4882a593Smuzhiyun #define AD7768_REG_MASTER_STATUS 0x2D
58*4882a593Smuzhiyun #define AD7768_REG_SPI_DIAG_STATUS 0x2E
59*4882a593Smuzhiyun #define AD7768_REG_ADC_DIAG_STATUS 0x2F
60*4882a593Smuzhiyun #define AD7768_REG_DIG_DIAG_STATUS 0x30
61*4882a593Smuzhiyun #define AD7768_REG_MCLK_COUNTER 0x31
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* AD7768_REG_POWER_CLOCK */
64*4882a593Smuzhiyun #define AD7768_PWR_MCLK_DIV_MSK GENMASK(5, 4)
65*4882a593Smuzhiyun #define AD7768_PWR_MCLK_DIV(x) FIELD_PREP(AD7768_PWR_MCLK_DIV_MSK, x)
66*4882a593Smuzhiyun #define AD7768_PWR_PWRMODE_MSK GENMASK(1, 0)
67*4882a593Smuzhiyun #define AD7768_PWR_PWRMODE(x) FIELD_PREP(AD7768_PWR_PWRMODE_MSK, x)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* AD7768_REG_DIGITAL_FILTER */
70*4882a593Smuzhiyun #define AD7768_DIG_FIL_FIL_MSK GENMASK(6, 4)
71*4882a593Smuzhiyun #define AD7768_DIG_FIL_FIL(x) FIELD_PREP(AD7768_DIG_FIL_FIL_MSK, x)
72*4882a593Smuzhiyun #define AD7768_DIG_FIL_DEC_MSK GENMASK(2, 0)
73*4882a593Smuzhiyun #define AD7768_DIG_FIL_DEC_RATE(x) FIELD_PREP(AD7768_DIG_FIL_DEC_MSK, x)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* AD7768_REG_CONVERSION */
76*4882a593Smuzhiyun #define AD7768_CONV_MODE_MSK GENMASK(2, 0)
77*4882a593Smuzhiyun #define AD7768_CONV_MODE(x) FIELD_PREP(AD7768_CONV_MODE_MSK, x)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define AD7768_RD_FLAG_MSK(x) (BIT(6) | ((x) & 0x3F))
80*4882a593Smuzhiyun #define AD7768_WR_FLAG_MSK(x) ((x) & 0x3F)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun enum ad7768_conv_mode {
83*4882a593Smuzhiyun AD7768_CONTINUOUS,
84*4882a593Smuzhiyun AD7768_ONE_SHOT,
85*4882a593Smuzhiyun AD7768_SINGLE,
86*4882a593Smuzhiyun AD7768_PERIODIC,
87*4882a593Smuzhiyun AD7768_STANDBY
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun enum ad7768_pwrmode {
91*4882a593Smuzhiyun AD7768_ECO_MODE = 0,
92*4882a593Smuzhiyun AD7768_MED_MODE = 2,
93*4882a593Smuzhiyun AD7768_FAST_MODE = 3
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun enum ad7768_mclk_div {
97*4882a593Smuzhiyun AD7768_MCLK_DIV_16,
98*4882a593Smuzhiyun AD7768_MCLK_DIV_8,
99*4882a593Smuzhiyun AD7768_MCLK_DIV_4,
100*4882a593Smuzhiyun AD7768_MCLK_DIV_2
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun enum ad7768_dec_rate {
104*4882a593Smuzhiyun AD7768_DEC_RATE_32 = 0,
105*4882a593Smuzhiyun AD7768_DEC_RATE_64 = 1,
106*4882a593Smuzhiyun AD7768_DEC_RATE_128 = 2,
107*4882a593Smuzhiyun AD7768_DEC_RATE_256 = 3,
108*4882a593Smuzhiyun AD7768_DEC_RATE_512 = 4,
109*4882a593Smuzhiyun AD7768_DEC_RATE_1024 = 5,
110*4882a593Smuzhiyun AD7768_DEC_RATE_8 = 9,
111*4882a593Smuzhiyun AD7768_DEC_RATE_16 = 10
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun struct ad7768_clk_configuration {
115*4882a593Smuzhiyun enum ad7768_mclk_div mclk_div;
116*4882a593Smuzhiyun enum ad7768_dec_rate dec_rate;
117*4882a593Smuzhiyun unsigned int clk_div;
118*4882a593Smuzhiyun enum ad7768_pwrmode pwrmode;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static const struct ad7768_clk_configuration ad7768_clk_config[] = {
122*4882a593Smuzhiyun { AD7768_MCLK_DIV_2, AD7768_DEC_RATE_8, 16, AD7768_FAST_MODE },
123*4882a593Smuzhiyun { AD7768_MCLK_DIV_2, AD7768_DEC_RATE_16, 32, AD7768_FAST_MODE },
124*4882a593Smuzhiyun { AD7768_MCLK_DIV_2, AD7768_DEC_RATE_32, 64, AD7768_FAST_MODE },
125*4882a593Smuzhiyun { AD7768_MCLK_DIV_2, AD7768_DEC_RATE_64, 128, AD7768_FAST_MODE },
126*4882a593Smuzhiyun { AD7768_MCLK_DIV_2, AD7768_DEC_RATE_128, 256, AD7768_FAST_MODE },
127*4882a593Smuzhiyun { AD7768_MCLK_DIV_4, AD7768_DEC_RATE_128, 512, AD7768_MED_MODE },
128*4882a593Smuzhiyun { AD7768_MCLK_DIV_4, AD7768_DEC_RATE_256, 1024, AD7768_MED_MODE },
129*4882a593Smuzhiyun { AD7768_MCLK_DIV_4, AD7768_DEC_RATE_512, 2048, AD7768_MED_MODE },
130*4882a593Smuzhiyun { AD7768_MCLK_DIV_4, AD7768_DEC_RATE_1024, 4096, AD7768_MED_MODE },
131*4882a593Smuzhiyun { AD7768_MCLK_DIV_8, AD7768_DEC_RATE_1024, 8192, AD7768_MED_MODE },
132*4882a593Smuzhiyun { AD7768_MCLK_DIV_16, AD7768_DEC_RATE_1024, 16384, AD7768_ECO_MODE },
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static const struct iio_chan_spec ad7768_channels[] = {
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun .type = IIO_VOLTAGE,
138*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW),
139*4882a593Smuzhiyun .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),
140*4882a593Smuzhiyun .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ),
141*4882a593Smuzhiyun .indexed = 1,
142*4882a593Smuzhiyun .channel = 0,
143*4882a593Smuzhiyun .scan_index = 0,
144*4882a593Smuzhiyun .scan_type = {
145*4882a593Smuzhiyun .sign = 'u',
146*4882a593Smuzhiyun .realbits = 24,
147*4882a593Smuzhiyun .storagebits = 32,
148*4882a593Smuzhiyun .shift = 8,
149*4882a593Smuzhiyun .endianness = IIO_BE,
150*4882a593Smuzhiyun },
151*4882a593Smuzhiyun },
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun struct ad7768_state {
155*4882a593Smuzhiyun struct spi_device *spi;
156*4882a593Smuzhiyun struct regulator *vref;
157*4882a593Smuzhiyun struct mutex lock;
158*4882a593Smuzhiyun struct clk *mclk;
159*4882a593Smuzhiyun unsigned int mclk_freq;
160*4882a593Smuzhiyun unsigned int samp_freq;
161*4882a593Smuzhiyun struct completion completion;
162*4882a593Smuzhiyun struct iio_trigger *trig;
163*4882a593Smuzhiyun struct gpio_desc *gpio_sync_in;
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * DMA (thus cache coherency maintenance) requires the
166*4882a593Smuzhiyun * transfer buffers to live in their own cache lines.
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun union {
169*4882a593Smuzhiyun struct {
170*4882a593Smuzhiyun __be32 chan;
171*4882a593Smuzhiyun s64 timestamp;
172*4882a593Smuzhiyun } scan;
173*4882a593Smuzhiyun __be32 d32;
174*4882a593Smuzhiyun u8 d8[2];
175*4882a593Smuzhiyun } data ____cacheline_aligned;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
ad7768_spi_reg_read(struct ad7768_state * st,unsigned int addr,unsigned int len)178*4882a593Smuzhiyun static int ad7768_spi_reg_read(struct ad7768_state *st, unsigned int addr,
179*4882a593Smuzhiyun unsigned int len)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun unsigned int shift;
182*4882a593Smuzhiyun int ret;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun shift = 32 - (8 * len);
185*4882a593Smuzhiyun st->data.d8[0] = AD7768_RD_FLAG_MSK(addr);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun ret = spi_write_then_read(st->spi, st->data.d8, 1,
188*4882a593Smuzhiyun &st->data.d32, len);
189*4882a593Smuzhiyun if (ret < 0)
190*4882a593Smuzhiyun return ret;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return (be32_to_cpu(st->data.d32) >> shift);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
ad7768_spi_reg_write(struct ad7768_state * st,unsigned int addr,unsigned int val)195*4882a593Smuzhiyun static int ad7768_spi_reg_write(struct ad7768_state *st,
196*4882a593Smuzhiyun unsigned int addr,
197*4882a593Smuzhiyun unsigned int val)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun st->data.d8[0] = AD7768_WR_FLAG_MSK(addr);
200*4882a593Smuzhiyun st->data.d8[1] = val & 0xFF;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return spi_write(st->spi, st->data.d8, 2);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
ad7768_set_mode(struct ad7768_state * st,enum ad7768_conv_mode mode)205*4882a593Smuzhiyun static int ad7768_set_mode(struct ad7768_state *st,
206*4882a593Smuzhiyun enum ad7768_conv_mode mode)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun int regval;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun regval = ad7768_spi_reg_read(st, AD7768_REG_CONVERSION, 1);
211*4882a593Smuzhiyun if (regval < 0)
212*4882a593Smuzhiyun return regval;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun regval &= ~AD7768_CONV_MODE_MSK;
215*4882a593Smuzhiyun regval |= AD7768_CONV_MODE(mode);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return ad7768_spi_reg_write(st, AD7768_REG_CONVERSION, regval);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
ad7768_scan_direct(struct iio_dev * indio_dev)220*4882a593Smuzhiyun static int ad7768_scan_direct(struct iio_dev *indio_dev)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct ad7768_state *st = iio_priv(indio_dev);
223*4882a593Smuzhiyun int readval, ret;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun reinit_completion(&st->completion);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ret = ad7768_set_mode(st, AD7768_ONE_SHOT);
228*4882a593Smuzhiyun if (ret < 0)
229*4882a593Smuzhiyun return ret;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun ret = wait_for_completion_timeout(&st->completion,
232*4882a593Smuzhiyun msecs_to_jiffies(1000));
233*4882a593Smuzhiyun if (!ret)
234*4882a593Smuzhiyun return -ETIMEDOUT;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun readval = ad7768_spi_reg_read(st, AD7768_REG_ADC_DATA, 3);
237*4882a593Smuzhiyun if (readval < 0)
238*4882a593Smuzhiyun return readval;
239*4882a593Smuzhiyun /*
240*4882a593Smuzhiyun * Any SPI configuration of the AD7768-1 can only be
241*4882a593Smuzhiyun * performed in continuous conversion mode.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun ret = ad7768_set_mode(st, AD7768_CONTINUOUS);
244*4882a593Smuzhiyun if (ret < 0)
245*4882a593Smuzhiyun return ret;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return readval;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
ad7768_reg_access(struct iio_dev * indio_dev,unsigned int reg,unsigned int writeval,unsigned int * readval)250*4882a593Smuzhiyun static int ad7768_reg_access(struct iio_dev *indio_dev,
251*4882a593Smuzhiyun unsigned int reg,
252*4882a593Smuzhiyun unsigned int writeval,
253*4882a593Smuzhiyun unsigned int *readval)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct ad7768_state *st = iio_priv(indio_dev);
256*4882a593Smuzhiyun int ret;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun mutex_lock(&st->lock);
259*4882a593Smuzhiyun if (readval) {
260*4882a593Smuzhiyun ret = ad7768_spi_reg_read(st, reg, 1);
261*4882a593Smuzhiyun if (ret < 0)
262*4882a593Smuzhiyun goto err_unlock;
263*4882a593Smuzhiyun *readval = ret;
264*4882a593Smuzhiyun ret = 0;
265*4882a593Smuzhiyun } else {
266*4882a593Smuzhiyun ret = ad7768_spi_reg_write(st, reg, writeval);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun err_unlock:
269*4882a593Smuzhiyun mutex_unlock(&st->lock);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun return ret;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
ad7768_set_dig_fil(struct ad7768_state * st,enum ad7768_dec_rate dec_rate)274*4882a593Smuzhiyun static int ad7768_set_dig_fil(struct ad7768_state *st,
275*4882a593Smuzhiyun enum ad7768_dec_rate dec_rate)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun unsigned int mode;
278*4882a593Smuzhiyun int ret;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (dec_rate == AD7768_DEC_RATE_8 || dec_rate == AD7768_DEC_RATE_16)
281*4882a593Smuzhiyun mode = AD7768_DIG_FIL_FIL(dec_rate);
282*4882a593Smuzhiyun else
283*4882a593Smuzhiyun mode = AD7768_DIG_FIL_DEC_RATE(dec_rate);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun ret = ad7768_spi_reg_write(st, AD7768_REG_DIGITAL_FILTER, mode);
286*4882a593Smuzhiyun if (ret < 0)
287*4882a593Smuzhiyun return ret;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* A sync-in pulse is required every time the filter dec rate changes */
290*4882a593Smuzhiyun gpiod_set_value(st->gpio_sync_in, 1);
291*4882a593Smuzhiyun gpiod_set_value(st->gpio_sync_in, 0);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
ad7768_set_freq(struct ad7768_state * st,unsigned int freq)296*4882a593Smuzhiyun static int ad7768_set_freq(struct ad7768_state *st,
297*4882a593Smuzhiyun unsigned int freq)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun unsigned int diff_new, diff_old, pwr_mode, i, idx;
300*4882a593Smuzhiyun int res, ret;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun diff_old = U32_MAX;
303*4882a593Smuzhiyun idx = 0;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun res = DIV_ROUND_CLOSEST(st->mclk_freq, freq);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* Find the closest match for the desired sampling frequency */
308*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ad7768_clk_config); i++) {
309*4882a593Smuzhiyun diff_new = abs(res - ad7768_clk_config[i].clk_div);
310*4882a593Smuzhiyun if (diff_new < diff_old) {
311*4882a593Smuzhiyun diff_old = diff_new;
312*4882a593Smuzhiyun idx = i;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun * Set both the mclk_div and pwrmode with a single write to the
318*4882a593Smuzhiyun * POWER_CLOCK register
319*4882a593Smuzhiyun */
320*4882a593Smuzhiyun pwr_mode = AD7768_PWR_MCLK_DIV(ad7768_clk_config[idx].mclk_div) |
321*4882a593Smuzhiyun AD7768_PWR_PWRMODE(ad7768_clk_config[idx].pwrmode);
322*4882a593Smuzhiyun ret = ad7768_spi_reg_write(st, AD7768_REG_POWER_CLOCK, pwr_mode);
323*4882a593Smuzhiyun if (ret < 0)
324*4882a593Smuzhiyun return ret;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun ret = ad7768_set_dig_fil(st, ad7768_clk_config[idx].dec_rate);
327*4882a593Smuzhiyun if (ret < 0)
328*4882a593Smuzhiyun return ret;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun st->samp_freq = DIV_ROUND_CLOSEST(st->mclk_freq,
331*4882a593Smuzhiyun ad7768_clk_config[idx].clk_div);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
ad7768_sampling_freq_avail(struct device * dev,struct device_attribute * attr,char * buf)336*4882a593Smuzhiyun static ssize_t ad7768_sampling_freq_avail(struct device *dev,
337*4882a593Smuzhiyun struct device_attribute *attr,
338*4882a593Smuzhiyun char *buf)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_to_iio_dev(dev);
341*4882a593Smuzhiyun struct ad7768_state *st = iio_priv(indio_dev);
342*4882a593Smuzhiyun unsigned int freq;
343*4882a593Smuzhiyun int i, len = 0;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ad7768_clk_config); i++) {
346*4882a593Smuzhiyun freq = DIV_ROUND_CLOSEST(st->mclk_freq,
347*4882a593Smuzhiyun ad7768_clk_config[i].clk_div);
348*4882a593Smuzhiyun len += scnprintf(buf + len, PAGE_SIZE - len, "%d ", freq);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun buf[len - 1] = '\n';
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return len;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static IIO_DEV_ATTR_SAMP_FREQ_AVAIL(ad7768_sampling_freq_avail);
357*4882a593Smuzhiyun
ad7768_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long info)358*4882a593Smuzhiyun static int ad7768_read_raw(struct iio_dev *indio_dev,
359*4882a593Smuzhiyun struct iio_chan_spec const *chan,
360*4882a593Smuzhiyun int *val, int *val2, long info)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct ad7768_state *st = iio_priv(indio_dev);
363*4882a593Smuzhiyun int scale_uv, ret;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun switch (info) {
366*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
367*4882a593Smuzhiyun ret = iio_device_claim_direct_mode(indio_dev);
368*4882a593Smuzhiyun if (ret)
369*4882a593Smuzhiyun return ret;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ret = ad7768_scan_direct(indio_dev);
372*4882a593Smuzhiyun if (ret >= 0)
373*4882a593Smuzhiyun *val = ret;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun iio_device_release_direct_mode(indio_dev);
376*4882a593Smuzhiyun if (ret < 0)
377*4882a593Smuzhiyun return ret;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return IIO_VAL_INT;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
382*4882a593Smuzhiyun scale_uv = regulator_get_voltage(st->vref);
383*4882a593Smuzhiyun if (scale_uv < 0)
384*4882a593Smuzhiyun return scale_uv;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun *val = (scale_uv * 2) / 1000;
387*4882a593Smuzhiyun *val2 = chan->scan_type.realbits;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL_LOG2;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun case IIO_CHAN_INFO_SAMP_FREQ:
392*4882a593Smuzhiyun *val = st->samp_freq;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return IIO_VAL_INT;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return -EINVAL;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
ad7768_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long info)400*4882a593Smuzhiyun static int ad7768_write_raw(struct iio_dev *indio_dev,
401*4882a593Smuzhiyun struct iio_chan_spec const *chan,
402*4882a593Smuzhiyun int val, int val2, long info)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct ad7768_state *st = iio_priv(indio_dev);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun switch (info) {
407*4882a593Smuzhiyun case IIO_CHAN_INFO_SAMP_FREQ:
408*4882a593Smuzhiyun return ad7768_set_freq(st, val);
409*4882a593Smuzhiyun default:
410*4882a593Smuzhiyun return -EINVAL;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static struct attribute *ad7768_attributes[] = {
415*4882a593Smuzhiyun &iio_dev_attr_sampling_frequency_available.dev_attr.attr,
416*4882a593Smuzhiyun NULL
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static const struct attribute_group ad7768_group = {
420*4882a593Smuzhiyun .attrs = ad7768_attributes,
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun static const struct iio_info ad7768_info = {
424*4882a593Smuzhiyun .attrs = &ad7768_group,
425*4882a593Smuzhiyun .read_raw = &ad7768_read_raw,
426*4882a593Smuzhiyun .write_raw = &ad7768_write_raw,
427*4882a593Smuzhiyun .debugfs_reg_access = &ad7768_reg_access,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
ad7768_setup(struct ad7768_state * st)430*4882a593Smuzhiyun static int ad7768_setup(struct ad7768_state *st)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun int ret;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /*
435*4882a593Smuzhiyun * Two writes to the SPI_RESET[1:0] bits are required to initiate
436*4882a593Smuzhiyun * a software reset. The bits must first be set to 11, and then
437*4882a593Smuzhiyun * to 10. When the sequence is detected, the reset occurs.
438*4882a593Smuzhiyun * See the datasheet, page 70.
439*4882a593Smuzhiyun */
440*4882a593Smuzhiyun ret = ad7768_spi_reg_write(st, AD7768_REG_SYNC_RESET, 0x3);
441*4882a593Smuzhiyun if (ret)
442*4882a593Smuzhiyun return ret;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun ret = ad7768_spi_reg_write(st, AD7768_REG_SYNC_RESET, 0x2);
445*4882a593Smuzhiyun if (ret)
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun st->gpio_sync_in = devm_gpiod_get(&st->spi->dev, "adi,sync-in",
449*4882a593Smuzhiyun GPIOD_OUT_LOW);
450*4882a593Smuzhiyun if (IS_ERR(st->gpio_sync_in))
451*4882a593Smuzhiyun return PTR_ERR(st->gpio_sync_in);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Set the default sampling frequency to 32000 kSPS */
454*4882a593Smuzhiyun return ad7768_set_freq(st, 32000);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
ad7768_trigger_handler(int irq,void * p)457*4882a593Smuzhiyun static irqreturn_t ad7768_trigger_handler(int irq, void *p)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun struct iio_poll_func *pf = p;
460*4882a593Smuzhiyun struct iio_dev *indio_dev = pf->indio_dev;
461*4882a593Smuzhiyun struct ad7768_state *st = iio_priv(indio_dev);
462*4882a593Smuzhiyun int ret;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun mutex_lock(&st->lock);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun ret = spi_read(st->spi, &st->data.scan.chan, 3);
467*4882a593Smuzhiyun if (ret < 0)
468*4882a593Smuzhiyun goto err_unlock;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun iio_push_to_buffers_with_timestamp(indio_dev, &st->data.scan,
471*4882a593Smuzhiyun iio_get_time_ns(indio_dev));
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun err_unlock:
474*4882a593Smuzhiyun iio_trigger_notify_done(indio_dev->trig);
475*4882a593Smuzhiyun mutex_unlock(&st->lock);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun return IRQ_HANDLED;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
ad7768_interrupt(int irq,void * dev_id)480*4882a593Smuzhiyun static irqreturn_t ad7768_interrupt(int irq, void *dev_id)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_id;
483*4882a593Smuzhiyun struct ad7768_state *st = iio_priv(indio_dev);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if (iio_buffer_enabled(indio_dev))
486*4882a593Smuzhiyun iio_trigger_poll(st->trig);
487*4882a593Smuzhiyun else
488*4882a593Smuzhiyun complete(&st->completion);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun return IRQ_HANDLED;
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun
ad7768_buffer_postenable(struct iio_dev * indio_dev)493*4882a593Smuzhiyun static int ad7768_buffer_postenable(struct iio_dev *indio_dev)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun struct ad7768_state *st = iio_priv(indio_dev);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * Write a 1 to the LSB of the INTERFACE_FORMAT register to enter
499*4882a593Smuzhiyun * continuous read mode. Subsequent data reads do not require an
500*4882a593Smuzhiyun * initial 8-bit write to query the ADC_DATA register.
501*4882a593Smuzhiyun */
502*4882a593Smuzhiyun return ad7768_spi_reg_write(st, AD7768_REG_INTERFACE_FORMAT, 0x01);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
ad7768_buffer_predisable(struct iio_dev * indio_dev)505*4882a593Smuzhiyun static int ad7768_buffer_predisable(struct iio_dev *indio_dev)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct ad7768_state *st = iio_priv(indio_dev);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /*
510*4882a593Smuzhiyun * To exit continuous read mode, perform a single read of the ADC_DATA
511*4882a593Smuzhiyun * reg (0x2C), which allows further configuration of the device.
512*4882a593Smuzhiyun */
513*4882a593Smuzhiyun return ad7768_spi_reg_read(st, AD7768_REG_ADC_DATA, 3);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static const struct iio_buffer_setup_ops ad7768_buffer_ops = {
517*4882a593Smuzhiyun .postenable = &ad7768_buffer_postenable,
518*4882a593Smuzhiyun .predisable = &ad7768_buffer_predisable,
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static const struct iio_trigger_ops ad7768_trigger_ops = {
522*4882a593Smuzhiyun .validate_device = iio_trigger_validate_own_device,
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun
ad7768_regulator_disable(void * data)525*4882a593Smuzhiyun static void ad7768_regulator_disable(void *data)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct ad7768_state *st = data;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun regulator_disable(st->vref);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
ad7768_clk_disable(void * data)532*4882a593Smuzhiyun static void ad7768_clk_disable(void *data)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun struct ad7768_state *st = data;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun clk_disable_unprepare(st->mclk);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
ad7768_probe(struct spi_device * spi)539*4882a593Smuzhiyun static int ad7768_probe(struct spi_device *spi)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct ad7768_state *st;
542*4882a593Smuzhiyun struct iio_dev *indio_dev;
543*4882a593Smuzhiyun int ret;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
546*4882a593Smuzhiyun if (!indio_dev)
547*4882a593Smuzhiyun return -ENOMEM;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun st = iio_priv(indio_dev);
550*4882a593Smuzhiyun st->spi = spi;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun st->vref = devm_regulator_get(&spi->dev, "vref");
553*4882a593Smuzhiyun if (IS_ERR(st->vref))
554*4882a593Smuzhiyun return PTR_ERR(st->vref);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun ret = regulator_enable(st->vref);
557*4882a593Smuzhiyun if (ret) {
558*4882a593Smuzhiyun dev_err(&spi->dev, "Failed to enable specified vref supply\n");
559*4882a593Smuzhiyun return ret;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun ret = devm_add_action_or_reset(&spi->dev, ad7768_regulator_disable, st);
563*4882a593Smuzhiyun if (ret)
564*4882a593Smuzhiyun return ret;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun st->mclk = devm_clk_get(&spi->dev, "mclk");
567*4882a593Smuzhiyun if (IS_ERR(st->mclk))
568*4882a593Smuzhiyun return PTR_ERR(st->mclk);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun ret = clk_prepare_enable(st->mclk);
571*4882a593Smuzhiyun if (ret < 0)
572*4882a593Smuzhiyun return ret;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun ret = devm_add_action_or_reset(&spi->dev, ad7768_clk_disable, st);
575*4882a593Smuzhiyun if (ret)
576*4882a593Smuzhiyun return ret;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun st->mclk_freq = clk_get_rate(st->mclk);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun spi_set_drvdata(spi, indio_dev);
581*4882a593Smuzhiyun mutex_init(&st->lock);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun indio_dev->channels = ad7768_channels;
584*4882a593Smuzhiyun indio_dev->num_channels = ARRAY_SIZE(ad7768_channels);
585*4882a593Smuzhiyun indio_dev->name = spi_get_device_id(spi)->name;
586*4882a593Smuzhiyun indio_dev->info = &ad7768_info;
587*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE | INDIO_BUFFER_TRIGGERED;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun ret = ad7768_setup(st);
590*4882a593Smuzhiyun if (ret < 0) {
591*4882a593Smuzhiyun dev_err(&spi->dev, "AD7768 setup failed\n");
592*4882a593Smuzhiyun return ret;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun st->trig = devm_iio_trigger_alloc(&spi->dev, "%s-dev%d",
596*4882a593Smuzhiyun indio_dev->name, indio_dev->id);
597*4882a593Smuzhiyun if (!st->trig)
598*4882a593Smuzhiyun return -ENOMEM;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun st->trig->ops = &ad7768_trigger_ops;
601*4882a593Smuzhiyun st->trig->dev.parent = &spi->dev;
602*4882a593Smuzhiyun iio_trigger_set_drvdata(st->trig, indio_dev);
603*4882a593Smuzhiyun ret = devm_iio_trigger_register(&spi->dev, st->trig);
604*4882a593Smuzhiyun if (ret)
605*4882a593Smuzhiyun return ret;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun indio_dev->trig = iio_trigger_get(st->trig);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun init_completion(&st->completion);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun ret = devm_request_irq(&spi->dev, spi->irq,
612*4882a593Smuzhiyun &ad7768_interrupt,
613*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_ONESHOT,
614*4882a593Smuzhiyun indio_dev->name, indio_dev);
615*4882a593Smuzhiyun if (ret)
616*4882a593Smuzhiyun return ret;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun ret = devm_iio_triggered_buffer_setup(&spi->dev, indio_dev,
619*4882a593Smuzhiyun &iio_pollfunc_store_time,
620*4882a593Smuzhiyun &ad7768_trigger_handler,
621*4882a593Smuzhiyun &ad7768_buffer_ops);
622*4882a593Smuzhiyun if (ret)
623*4882a593Smuzhiyun return ret;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun return devm_iio_device_register(&spi->dev, indio_dev);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun static const struct spi_device_id ad7768_id_table[] = {
629*4882a593Smuzhiyun { "ad7768-1", 0 },
630*4882a593Smuzhiyun {}
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, ad7768_id_table);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun static const struct of_device_id ad7768_of_match[] = {
635*4882a593Smuzhiyun { .compatible = "adi,ad7768-1" },
636*4882a593Smuzhiyun { },
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ad7768_of_match);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun static struct spi_driver ad7768_driver = {
641*4882a593Smuzhiyun .driver = {
642*4882a593Smuzhiyun .name = "ad7768-1",
643*4882a593Smuzhiyun .of_match_table = ad7768_of_match,
644*4882a593Smuzhiyun },
645*4882a593Smuzhiyun .probe = ad7768_probe,
646*4882a593Smuzhiyun .id_table = ad7768_id_table,
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun module_spi_driver(ad7768_driver);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun MODULE_AUTHOR("Stefan Popa <stefan.popa@analog.com>");
651*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices AD7768-1 ADC driver");
652*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
653