xref: /OK3568_Linux_fs/kernel/drivers/iio/adc/ad7476.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Analog Devices AD7466/7/8 AD7476/5/7/8 (A) SPI ADC driver
4*4882a593Smuzhiyun  * TI ADC081S/ADC101S/ADC121S 8/10/12-bit SPI ADC driver
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright 2010 Analog Devices Inc.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/sysfs.h>
13*4882a593Smuzhiyun #include <linux/spi/spi.h>
14*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
15*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/bitops.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/iio/iio.h>
22*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
23*4882a593Smuzhiyun #include <linux/iio/buffer.h>
24*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
25*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun struct ad7476_state;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct ad7476_chip_info {
30*4882a593Smuzhiyun 	unsigned int			int_vref_uv;
31*4882a593Smuzhiyun 	struct iio_chan_spec		channel[2];
32*4882a593Smuzhiyun 	/* channels used when convst gpio is defined */
33*4882a593Smuzhiyun 	struct iio_chan_spec		convst_channel[2];
34*4882a593Smuzhiyun 	void (*reset)(struct ad7476_state *);
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct ad7476_state {
38*4882a593Smuzhiyun 	struct spi_device		*spi;
39*4882a593Smuzhiyun 	const struct ad7476_chip_info	*chip_info;
40*4882a593Smuzhiyun 	struct regulator		*reg;
41*4882a593Smuzhiyun 	struct gpio_desc		*convst_gpio;
42*4882a593Smuzhiyun 	struct spi_transfer		xfer;
43*4882a593Smuzhiyun 	struct spi_message		msg;
44*4882a593Smuzhiyun 	/*
45*4882a593Smuzhiyun 	 * DMA (thus cache coherency maintenance) requires the
46*4882a593Smuzhiyun 	 * transfer buffers to live in their own cache lines.
47*4882a593Smuzhiyun 	 * Make the buffer large enough for one 16 bit sample and one 64 bit
48*4882a593Smuzhiyun 	 * aligned 64 bit timestamp.
49*4882a593Smuzhiyun 	 */
50*4882a593Smuzhiyun 	unsigned char data[ALIGN(2, sizeof(s64)) + sizeof(s64)]
51*4882a593Smuzhiyun 			____cacheline_aligned;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun enum ad7476_supported_device_ids {
55*4882a593Smuzhiyun 	ID_AD7091R,
56*4882a593Smuzhiyun 	ID_AD7276,
57*4882a593Smuzhiyun 	ID_AD7277,
58*4882a593Smuzhiyun 	ID_AD7278,
59*4882a593Smuzhiyun 	ID_AD7466,
60*4882a593Smuzhiyun 	ID_AD7467,
61*4882a593Smuzhiyun 	ID_AD7468,
62*4882a593Smuzhiyun 	ID_AD7495,
63*4882a593Smuzhiyun 	ID_AD7940,
64*4882a593Smuzhiyun 	ID_ADC081S,
65*4882a593Smuzhiyun 	ID_ADC101S,
66*4882a593Smuzhiyun 	ID_ADC121S,
67*4882a593Smuzhiyun 	ID_ADS7866,
68*4882a593Smuzhiyun 	ID_ADS7867,
69*4882a593Smuzhiyun 	ID_ADS7868,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
ad7091_convst(struct ad7476_state * st)72*4882a593Smuzhiyun static void ad7091_convst(struct ad7476_state *st)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	if (!st->convst_gpio)
75*4882a593Smuzhiyun 		return;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	gpiod_set_value(st->convst_gpio, 0);
78*4882a593Smuzhiyun 	udelay(1); /* CONVST pulse width: 10 ns min */
79*4882a593Smuzhiyun 	gpiod_set_value(st->convst_gpio, 1);
80*4882a593Smuzhiyun 	udelay(1); /* Conversion time: 650 ns max */
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
ad7476_trigger_handler(int irq,void * p)83*4882a593Smuzhiyun static irqreturn_t ad7476_trigger_handler(int irq, void  *p)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct iio_poll_func *pf = p;
86*4882a593Smuzhiyun 	struct iio_dev *indio_dev = pf->indio_dev;
87*4882a593Smuzhiyun 	struct ad7476_state *st = iio_priv(indio_dev);
88*4882a593Smuzhiyun 	int b_sent;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	ad7091_convst(st);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	b_sent = spi_sync(st->spi, &st->msg);
93*4882a593Smuzhiyun 	if (b_sent < 0)
94*4882a593Smuzhiyun 		goto done;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	iio_push_to_buffers_with_timestamp(indio_dev, st->data,
97*4882a593Smuzhiyun 		iio_get_time_ns(indio_dev));
98*4882a593Smuzhiyun done:
99*4882a593Smuzhiyun 	iio_trigger_notify_done(indio_dev->trig);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return IRQ_HANDLED;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
ad7091_reset(struct ad7476_state * st)104*4882a593Smuzhiyun static void ad7091_reset(struct ad7476_state *st)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	/* Any transfers with 8 scl cycles will reset the device */
107*4882a593Smuzhiyun 	spi_read(st->spi, st->data, 1);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
ad7476_scan_direct(struct ad7476_state * st)110*4882a593Smuzhiyun static int ad7476_scan_direct(struct ad7476_state *st)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	int ret;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	ad7091_convst(st);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	ret = spi_sync(st->spi, &st->msg);
117*4882a593Smuzhiyun 	if (ret)
118*4882a593Smuzhiyun 		return ret;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return be16_to_cpup((__be16 *)st->data);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
ad7476_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long m)123*4882a593Smuzhiyun static int ad7476_read_raw(struct iio_dev *indio_dev,
124*4882a593Smuzhiyun 			   struct iio_chan_spec const *chan,
125*4882a593Smuzhiyun 			   int *val,
126*4882a593Smuzhiyun 			   int *val2,
127*4882a593Smuzhiyun 			   long m)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	int ret;
130*4882a593Smuzhiyun 	struct ad7476_state *st = iio_priv(indio_dev);
131*4882a593Smuzhiyun 	int scale_uv;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	switch (m) {
134*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
135*4882a593Smuzhiyun 		ret = iio_device_claim_direct_mode(indio_dev);
136*4882a593Smuzhiyun 		if (ret)
137*4882a593Smuzhiyun 			return ret;
138*4882a593Smuzhiyun 		ret = ad7476_scan_direct(st);
139*4882a593Smuzhiyun 		iio_device_release_direct_mode(indio_dev);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		if (ret < 0)
142*4882a593Smuzhiyun 			return ret;
143*4882a593Smuzhiyun 		*val = (ret >> st->chip_info->channel[0].scan_type.shift) &
144*4882a593Smuzhiyun 			GENMASK(st->chip_info->channel[0].scan_type.realbits - 1, 0);
145*4882a593Smuzhiyun 		return IIO_VAL_INT;
146*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
147*4882a593Smuzhiyun 		if (!st->chip_info->int_vref_uv) {
148*4882a593Smuzhiyun 			scale_uv = regulator_get_voltage(st->reg);
149*4882a593Smuzhiyun 			if (scale_uv < 0)
150*4882a593Smuzhiyun 				return scale_uv;
151*4882a593Smuzhiyun 		} else {
152*4882a593Smuzhiyun 			scale_uv = st->chip_info->int_vref_uv;
153*4882a593Smuzhiyun 		}
154*4882a593Smuzhiyun 		*val = scale_uv / 1000;
155*4882a593Smuzhiyun 		*val2 = chan->scan_type.realbits;
156*4882a593Smuzhiyun 		return IIO_VAL_FRACTIONAL_LOG2;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 	return -EINVAL;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define _AD7476_CHAN(bits, _shift, _info_mask_sep)		\
162*4882a593Smuzhiyun 	{							\
163*4882a593Smuzhiyun 	.type = IIO_VOLTAGE,					\
164*4882a593Smuzhiyun 	.indexed = 1,						\
165*4882a593Smuzhiyun 	.info_mask_separate = _info_mask_sep,			\
166*4882a593Smuzhiyun 	.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),	\
167*4882a593Smuzhiyun 	.scan_type = {						\
168*4882a593Smuzhiyun 		.sign = 'u',					\
169*4882a593Smuzhiyun 		.realbits = (bits),				\
170*4882a593Smuzhiyun 		.storagebits = 16,				\
171*4882a593Smuzhiyun 		.shift = (_shift),				\
172*4882a593Smuzhiyun 		.endianness = IIO_BE,				\
173*4882a593Smuzhiyun 	},							\
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define ADC081S_CHAN(bits) _AD7476_CHAN((bits), 12 - (bits), \
177*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_RAW))
178*4882a593Smuzhiyun #define AD7476_CHAN(bits) _AD7476_CHAN((bits), 13 - (bits), \
179*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_RAW))
180*4882a593Smuzhiyun #define AD7940_CHAN(bits) _AD7476_CHAN((bits), 15 - (bits), \
181*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_RAW))
182*4882a593Smuzhiyun #define AD7091R_CHAN(bits) _AD7476_CHAN((bits), 16 - (bits), 0)
183*4882a593Smuzhiyun #define AD7091R_CONVST_CHAN(bits) _AD7476_CHAN((bits), 16 - (bits), \
184*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_RAW))
185*4882a593Smuzhiyun #define ADS786X_CHAN(bits) _AD7476_CHAN((bits), 12 - (bits), \
186*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_RAW))
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static const struct ad7476_chip_info ad7476_chip_info_tbl[] = {
189*4882a593Smuzhiyun 	[ID_AD7091R] = {
190*4882a593Smuzhiyun 		.channel[0] = AD7091R_CHAN(12),
191*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
192*4882a593Smuzhiyun 		.convst_channel[0] = AD7091R_CONVST_CHAN(12),
193*4882a593Smuzhiyun 		.convst_channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
194*4882a593Smuzhiyun 		.reset = ad7091_reset,
195*4882a593Smuzhiyun 	},
196*4882a593Smuzhiyun 	[ID_AD7276] = {
197*4882a593Smuzhiyun 		.channel[0] = AD7940_CHAN(12),
198*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
199*4882a593Smuzhiyun 	},
200*4882a593Smuzhiyun 	[ID_AD7277] = {
201*4882a593Smuzhiyun 		.channel[0] = AD7940_CHAN(10),
202*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
203*4882a593Smuzhiyun 	},
204*4882a593Smuzhiyun 	[ID_AD7278] = {
205*4882a593Smuzhiyun 		.channel[0] = AD7940_CHAN(8),
206*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
207*4882a593Smuzhiyun 	},
208*4882a593Smuzhiyun 	[ID_AD7466] = {
209*4882a593Smuzhiyun 		.channel[0] = AD7476_CHAN(12),
210*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
211*4882a593Smuzhiyun 	},
212*4882a593Smuzhiyun 	[ID_AD7467] = {
213*4882a593Smuzhiyun 		.channel[0] = AD7476_CHAN(10),
214*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
215*4882a593Smuzhiyun 	},
216*4882a593Smuzhiyun 	[ID_AD7468] = {
217*4882a593Smuzhiyun 		.channel[0] = AD7476_CHAN(8),
218*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
219*4882a593Smuzhiyun 	},
220*4882a593Smuzhiyun 	[ID_AD7495] = {
221*4882a593Smuzhiyun 		.channel[0] = AD7476_CHAN(12),
222*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
223*4882a593Smuzhiyun 		.int_vref_uv = 2500000,
224*4882a593Smuzhiyun 	},
225*4882a593Smuzhiyun 	[ID_AD7940] = {
226*4882a593Smuzhiyun 		.channel[0] = AD7940_CHAN(14),
227*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
228*4882a593Smuzhiyun 	},
229*4882a593Smuzhiyun 	[ID_ADC081S] = {
230*4882a593Smuzhiyun 		.channel[0] = ADC081S_CHAN(8),
231*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
232*4882a593Smuzhiyun 	},
233*4882a593Smuzhiyun 	[ID_ADC101S] = {
234*4882a593Smuzhiyun 		.channel[0] = ADC081S_CHAN(10),
235*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun 	[ID_ADC121S] = {
238*4882a593Smuzhiyun 		.channel[0] = ADC081S_CHAN(12),
239*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
240*4882a593Smuzhiyun 	},
241*4882a593Smuzhiyun 	[ID_ADS7866] = {
242*4882a593Smuzhiyun 		.channel[0] = ADS786X_CHAN(12),
243*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
244*4882a593Smuzhiyun 	},
245*4882a593Smuzhiyun 	[ID_ADS7867] = {
246*4882a593Smuzhiyun 		.channel[0] = ADS786X_CHAN(10),
247*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
248*4882a593Smuzhiyun 	},
249*4882a593Smuzhiyun 	[ID_ADS7868] = {
250*4882a593Smuzhiyun 		.channel[0] = ADS786X_CHAN(8),
251*4882a593Smuzhiyun 		.channel[1] = IIO_CHAN_SOFT_TIMESTAMP(1),
252*4882a593Smuzhiyun 	},
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static const struct iio_info ad7476_info = {
256*4882a593Smuzhiyun 	.read_raw = &ad7476_read_raw,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
ad7476_reg_disable(void * data)259*4882a593Smuzhiyun static void ad7476_reg_disable(void *data)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct ad7476_state *st = data;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	regulator_disable(st->reg);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
ad7476_probe(struct spi_device * spi)266*4882a593Smuzhiyun static int ad7476_probe(struct spi_device *spi)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct ad7476_state *st;
269*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
270*4882a593Smuzhiyun 	int ret;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
273*4882a593Smuzhiyun 	if (!indio_dev)
274*4882a593Smuzhiyun 		return -ENOMEM;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	st = iio_priv(indio_dev);
277*4882a593Smuzhiyun 	st->chip_info =
278*4882a593Smuzhiyun 		&ad7476_chip_info_tbl[spi_get_device_id(spi)->driver_data];
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	st->reg = devm_regulator_get(&spi->dev, "vcc");
281*4882a593Smuzhiyun 	if (IS_ERR(st->reg))
282*4882a593Smuzhiyun 		return PTR_ERR(st->reg);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	ret = regulator_enable(st->reg);
285*4882a593Smuzhiyun 	if (ret)
286*4882a593Smuzhiyun 		return ret;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	ret = devm_add_action_or_reset(&spi->dev, ad7476_reg_disable,
289*4882a593Smuzhiyun 				       st);
290*4882a593Smuzhiyun 	if (ret)
291*4882a593Smuzhiyun 		return ret;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	st->convst_gpio = devm_gpiod_get_optional(&spi->dev,
294*4882a593Smuzhiyun 						  "adi,conversion-start",
295*4882a593Smuzhiyun 						  GPIOD_OUT_LOW);
296*4882a593Smuzhiyun 	if (IS_ERR(st->convst_gpio))
297*4882a593Smuzhiyun 		return PTR_ERR(st->convst_gpio);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	spi_set_drvdata(spi, indio_dev);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	st->spi = spi;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	indio_dev->name = spi_get_device_id(spi)->name;
304*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
305*4882a593Smuzhiyun 	indio_dev->channels = st->chip_info->channel;
306*4882a593Smuzhiyun 	indio_dev->num_channels = 2;
307*4882a593Smuzhiyun 	indio_dev->info = &ad7476_info;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	if (st->convst_gpio)
310*4882a593Smuzhiyun 		indio_dev->channels = st->chip_info->convst_channel;
311*4882a593Smuzhiyun 	/* Setup default message */
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	st->xfer.rx_buf = &st->data;
314*4882a593Smuzhiyun 	st->xfer.len = st->chip_info->channel[0].scan_type.storagebits / 8;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	spi_message_init(&st->msg);
317*4882a593Smuzhiyun 	spi_message_add_tail(&st->xfer, &st->msg);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	ret = devm_iio_triggered_buffer_setup(&spi->dev, indio_dev, NULL,
320*4882a593Smuzhiyun 					      &ad7476_trigger_handler, NULL);
321*4882a593Smuzhiyun 	if (ret)
322*4882a593Smuzhiyun 		return ret;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (st->chip_info->reset)
325*4882a593Smuzhiyun 		st->chip_info->reset(st);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return devm_iio_device_register(&spi->dev, indio_dev);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static const struct spi_device_id ad7476_id[] = {
331*4882a593Smuzhiyun 	{"ad7091", ID_AD7091R},
332*4882a593Smuzhiyun 	{"ad7091r", ID_AD7091R},
333*4882a593Smuzhiyun 	{"ad7273", ID_AD7277},
334*4882a593Smuzhiyun 	{"ad7274", ID_AD7276},
335*4882a593Smuzhiyun 	{"ad7276", ID_AD7276},
336*4882a593Smuzhiyun 	{"ad7277", ID_AD7277},
337*4882a593Smuzhiyun 	{"ad7278", ID_AD7278},
338*4882a593Smuzhiyun 	{"ad7466", ID_AD7466},
339*4882a593Smuzhiyun 	{"ad7467", ID_AD7467},
340*4882a593Smuzhiyun 	{"ad7468", ID_AD7468},
341*4882a593Smuzhiyun 	{"ad7475", ID_AD7466},
342*4882a593Smuzhiyun 	{"ad7476", ID_AD7466},
343*4882a593Smuzhiyun 	{"ad7476a", ID_AD7466},
344*4882a593Smuzhiyun 	{"ad7477", ID_AD7467},
345*4882a593Smuzhiyun 	{"ad7477a", ID_AD7467},
346*4882a593Smuzhiyun 	{"ad7478", ID_AD7468},
347*4882a593Smuzhiyun 	{"ad7478a", ID_AD7468},
348*4882a593Smuzhiyun 	{"ad7495", ID_AD7495},
349*4882a593Smuzhiyun 	{"ad7910", ID_AD7467},
350*4882a593Smuzhiyun 	{"ad7920", ID_AD7466},
351*4882a593Smuzhiyun 	{"ad7940", ID_AD7940},
352*4882a593Smuzhiyun 	{"adc081s", ID_ADC081S},
353*4882a593Smuzhiyun 	{"adc101s", ID_ADC101S},
354*4882a593Smuzhiyun 	{"adc121s", ID_ADC121S},
355*4882a593Smuzhiyun 	{"ads7866", ID_ADS7866},
356*4882a593Smuzhiyun 	{"ads7867", ID_ADS7867},
357*4882a593Smuzhiyun 	{"ads7868", ID_ADS7868},
358*4882a593Smuzhiyun 	{}
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, ad7476_id);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static struct spi_driver ad7476_driver = {
363*4882a593Smuzhiyun 	.driver = {
364*4882a593Smuzhiyun 		.name	= "ad7476",
365*4882a593Smuzhiyun 	},
366*4882a593Smuzhiyun 	.probe		= ad7476_probe,
367*4882a593Smuzhiyun 	.id_table	= ad7476_id,
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun module_spi_driver(ad7476_driver);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun MODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>");
372*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices AD7476 and similar 1-channel ADCs");
373*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
374