xref: /OK3568_Linux_fs/kernel/drivers/iio/accel/mma8452.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * mma8452.c - Support for following Freescale / NXP 3-axis accelerometers:
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * device name	digital output	7-bit I2C slave address (pin selectable)
6*4882a593Smuzhiyun  * ---------------------------------------------------------------------
7*4882a593Smuzhiyun  * MMA8451Q	14 bit		0x1c / 0x1d
8*4882a593Smuzhiyun  * MMA8452Q	12 bit		0x1c / 0x1d
9*4882a593Smuzhiyun  * MMA8453Q	10 bit		0x1c / 0x1d
10*4882a593Smuzhiyun  * MMA8652FC	12 bit		0x1d
11*4882a593Smuzhiyun  * MMA8653FC	10 bit		0x1d
12*4882a593Smuzhiyun  * FXLS8471Q	14 bit		0x1e / 0x1d / 0x1c / 0x1f
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Copyright 2015 Martin Kepplinger <martink@posteo.de>
15*4882a593Smuzhiyun  * Copyright 2014 Peter Meerwald <pmeerw@pmeerw.net>
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * TODO: orientation events
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/i2c.h>
23*4882a593Smuzhiyun #include <linux/iio/iio.h>
24*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
25*4882a593Smuzhiyun #include <linux/iio/buffer.h>
26*4882a593Smuzhiyun #include <linux/iio/trigger.h>
27*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
28*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
29*4882a593Smuzhiyun #include <linux/iio/events.h>
30*4882a593Smuzhiyun #include <linux/delay.h>
31*4882a593Smuzhiyun #include <linux/of_device.h>
32*4882a593Smuzhiyun #include <linux/of_irq.h>
33*4882a593Smuzhiyun #include <linux/pm_runtime.h>
34*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define MMA8452_STATUS				0x00
37*4882a593Smuzhiyun #define  MMA8452_STATUS_DRDY			(BIT(2) | BIT(1) | BIT(0))
38*4882a593Smuzhiyun #define MMA8452_OUT_X				0x01 /* MSB first */
39*4882a593Smuzhiyun #define MMA8452_OUT_Y				0x03
40*4882a593Smuzhiyun #define MMA8452_OUT_Z				0x05
41*4882a593Smuzhiyun #define MMA8452_INT_SRC				0x0c
42*4882a593Smuzhiyun #define MMA8452_WHO_AM_I			0x0d
43*4882a593Smuzhiyun #define MMA8452_DATA_CFG			0x0e
44*4882a593Smuzhiyun #define  MMA8452_DATA_CFG_FS_MASK		GENMASK(1, 0)
45*4882a593Smuzhiyun #define  MMA8452_DATA_CFG_FS_2G			0
46*4882a593Smuzhiyun #define  MMA8452_DATA_CFG_FS_4G			1
47*4882a593Smuzhiyun #define  MMA8452_DATA_CFG_FS_8G			2
48*4882a593Smuzhiyun #define  MMA8452_DATA_CFG_HPF_MASK		BIT(4)
49*4882a593Smuzhiyun #define MMA8452_HP_FILTER_CUTOFF		0x0f
50*4882a593Smuzhiyun #define  MMA8452_HP_FILTER_CUTOFF_SEL_MASK	GENMASK(1, 0)
51*4882a593Smuzhiyun #define MMA8452_FF_MT_CFG			0x15
52*4882a593Smuzhiyun #define  MMA8452_FF_MT_CFG_OAE			BIT(6)
53*4882a593Smuzhiyun #define  MMA8452_FF_MT_CFG_ELE			BIT(7)
54*4882a593Smuzhiyun #define MMA8452_FF_MT_SRC			0x16
55*4882a593Smuzhiyun #define  MMA8452_FF_MT_SRC_XHE			BIT(1)
56*4882a593Smuzhiyun #define  MMA8452_FF_MT_SRC_YHE			BIT(3)
57*4882a593Smuzhiyun #define  MMA8452_FF_MT_SRC_ZHE			BIT(5)
58*4882a593Smuzhiyun #define MMA8452_FF_MT_THS			0x17
59*4882a593Smuzhiyun #define  MMA8452_FF_MT_THS_MASK			0x7f
60*4882a593Smuzhiyun #define MMA8452_FF_MT_COUNT			0x18
61*4882a593Smuzhiyun #define MMA8452_FF_MT_CHAN_SHIFT	3
62*4882a593Smuzhiyun #define MMA8452_TRANSIENT_CFG			0x1d
63*4882a593Smuzhiyun #define  MMA8452_TRANSIENT_CFG_CHAN(chan)	BIT(chan + 1)
64*4882a593Smuzhiyun #define  MMA8452_TRANSIENT_CFG_HPF_BYP		BIT(0)
65*4882a593Smuzhiyun #define  MMA8452_TRANSIENT_CFG_ELE		BIT(4)
66*4882a593Smuzhiyun #define MMA8452_TRANSIENT_SRC			0x1e
67*4882a593Smuzhiyun #define  MMA8452_TRANSIENT_SRC_XTRANSE		BIT(1)
68*4882a593Smuzhiyun #define  MMA8452_TRANSIENT_SRC_YTRANSE		BIT(3)
69*4882a593Smuzhiyun #define  MMA8452_TRANSIENT_SRC_ZTRANSE		BIT(5)
70*4882a593Smuzhiyun #define MMA8452_TRANSIENT_THS			0x1f
71*4882a593Smuzhiyun #define  MMA8452_TRANSIENT_THS_MASK		GENMASK(6, 0)
72*4882a593Smuzhiyun #define MMA8452_TRANSIENT_COUNT			0x20
73*4882a593Smuzhiyun #define MMA8452_TRANSIENT_CHAN_SHIFT 1
74*4882a593Smuzhiyun #define MMA8452_CTRL_REG1			0x2a
75*4882a593Smuzhiyun #define  MMA8452_CTRL_ACTIVE			BIT(0)
76*4882a593Smuzhiyun #define  MMA8452_CTRL_DR_MASK			GENMASK(5, 3)
77*4882a593Smuzhiyun #define  MMA8452_CTRL_DR_SHIFT			3
78*4882a593Smuzhiyun #define  MMA8452_CTRL_DR_DEFAULT		0x4 /* 50 Hz sample frequency */
79*4882a593Smuzhiyun #define MMA8452_CTRL_REG2			0x2b
80*4882a593Smuzhiyun #define  MMA8452_CTRL_REG2_RST			BIT(6)
81*4882a593Smuzhiyun #define  MMA8452_CTRL_REG2_MODS_SHIFT		3
82*4882a593Smuzhiyun #define  MMA8452_CTRL_REG2_MODS_MASK		0x1b
83*4882a593Smuzhiyun #define MMA8452_CTRL_REG4			0x2d
84*4882a593Smuzhiyun #define MMA8452_CTRL_REG5			0x2e
85*4882a593Smuzhiyun #define MMA8452_OFF_X				0x2f
86*4882a593Smuzhiyun #define MMA8452_OFF_Y				0x30
87*4882a593Smuzhiyun #define MMA8452_OFF_Z				0x31
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define MMA8452_MAX_REG				0x31
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define  MMA8452_INT_DRDY			BIT(0)
92*4882a593Smuzhiyun #define  MMA8452_INT_FF_MT			BIT(2)
93*4882a593Smuzhiyun #define  MMA8452_INT_TRANS			BIT(5)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define MMA8451_DEVICE_ID			0x1a
96*4882a593Smuzhiyun #define MMA8452_DEVICE_ID			0x2a
97*4882a593Smuzhiyun #define MMA8453_DEVICE_ID			0x3a
98*4882a593Smuzhiyun #define MMA8652_DEVICE_ID			0x4a
99*4882a593Smuzhiyun #define MMA8653_DEVICE_ID			0x5a
100*4882a593Smuzhiyun #define FXLS8471_DEVICE_ID			0x6a
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define MMA8452_AUTO_SUSPEND_DELAY_MS		2000
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct mma8452_data {
105*4882a593Smuzhiyun 	struct i2c_client *client;
106*4882a593Smuzhiyun 	struct mutex lock;
107*4882a593Smuzhiyun 	u8 ctrl_reg1;
108*4882a593Smuzhiyun 	u8 data_cfg;
109*4882a593Smuzhiyun 	const struct mma_chip_info *chip_info;
110*4882a593Smuzhiyun 	int sleep_val;
111*4882a593Smuzhiyun 	struct regulator *vdd_reg;
112*4882a593Smuzhiyun 	struct regulator *vddio_reg;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* Ensure correct alignment of time stamp when present */
115*4882a593Smuzhiyun 	struct {
116*4882a593Smuzhiyun 		__be16 channels[3];
117*4882a593Smuzhiyun 		s64 ts __aligned(8);
118*4882a593Smuzhiyun 	} buffer;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun  /**
122*4882a593Smuzhiyun   * struct mma8452_event_regs - chip specific data related to events
123*4882a593Smuzhiyun   * @ev_cfg:			event config register address
124*4882a593Smuzhiyun   * @ev_cfg_ele:			latch bit in event config register
125*4882a593Smuzhiyun   * @ev_cfg_chan_shift:		number of the bit to enable events in X
126*4882a593Smuzhiyun   *				direction; in event config register
127*4882a593Smuzhiyun   * @ev_src:			event source register address
128*4882a593Smuzhiyun   * @ev_ths:			event threshold register address
129*4882a593Smuzhiyun   * @ev_ths_mask:		mask for the threshold value
130*4882a593Smuzhiyun   * @ev_count:			event count (period) register address
131*4882a593Smuzhiyun   *
132*4882a593Smuzhiyun   * Since not all chips supported by the driver support comparing high pass
133*4882a593Smuzhiyun   * filtered data for events (interrupts), different interrupt sources are
134*4882a593Smuzhiyun   * used for different chips and the relevant registers are included here.
135*4882a593Smuzhiyun   */
136*4882a593Smuzhiyun struct mma8452_event_regs {
137*4882a593Smuzhiyun 		u8 ev_cfg;
138*4882a593Smuzhiyun 		u8 ev_cfg_ele;
139*4882a593Smuzhiyun 		u8 ev_cfg_chan_shift;
140*4882a593Smuzhiyun 		u8 ev_src;
141*4882a593Smuzhiyun 		u8 ev_ths;
142*4882a593Smuzhiyun 		u8 ev_ths_mask;
143*4882a593Smuzhiyun 		u8 ev_count;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const struct mma8452_event_regs ff_mt_ev_regs = {
147*4882a593Smuzhiyun 		.ev_cfg = MMA8452_FF_MT_CFG,
148*4882a593Smuzhiyun 		.ev_cfg_ele = MMA8452_FF_MT_CFG_ELE,
149*4882a593Smuzhiyun 		.ev_cfg_chan_shift = MMA8452_FF_MT_CHAN_SHIFT,
150*4882a593Smuzhiyun 		.ev_src = MMA8452_FF_MT_SRC,
151*4882a593Smuzhiyun 		.ev_ths = MMA8452_FF_MT_THS,
152*4882a593Smuzhiyun 		.ev_ths_mask = MMA8452_FF_MT_THS_MASK,
153*4882a593Smuzhiyun 		.ev_count = MMA8452_FF_MT_COUNT
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static const struct mma8452_event_regs trans_ev_regs = {
157*4882a593Smuzhiyun 		.ev_cfg = MMA8452_TRANSIENT_CFG,
158*4882a593Smuzhiyun 		.ev_cfg_ele = MMA8452_TRANSIENT_CFG_ELE,
159*4882a593Smuzhiyun 		.ev_cfg_chan_shift = MMA8452_TRANSIENT_CHAN_SHIFT,
160*4882a593Smuzhiyun 		.ev_src = MMA8452_TRANSIENT_SRC,
161*4882a593Smuzhiyun 		.ev_ths = MMA8452_TRANSIENT_THS,
162*4882a593Smuzhiyun 		.ev_ths_mask = MMA8452_TRANSIENT_THS_MASK,
163*4882a593Smuzhiyun 		.ev_count = MMA8452_TRANSIENT_COUNT,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /**
167*4882a593Smuzhiyun  * struct mma_chip_info - chip specific data
168*4882a593Smuzhiyun  * @chip_id:			WHO_AM_I register's value
169*4882a593Smuzhiyun  * @channels:			struct iio_chan_spec matching the device's
170*4882a593Smuzhiyun  *				capabilities
171*4882a593Smuzhiyun  * @num_channels:		number of channels
172*4882a593Smuzhiyun  * @mma_scales:			scale factors for converting register values
173*4882a593Smuzhiyun  *				to m/s^2; 3 modes: 2g, 4g, 8g; 2 integers
174*4882a593Smuzhiyun  *				per mode: m/s^2 and micro m/s^2
175*4882a593Smuzhiyun  * @all_events:			all events supported by this chip
176*4882a593Smuzhiyun  * @enabled_events:		event flags enabled and handled by this driver
177*4882a593Smuzhiyun  */
178*4882a593Smuzhiyun struct mma_chip_info {
179*4882a593Smuzhiyun 	const char *name;
180*4882a593Smuzhiyun 	u8 chip_id;
181*4882a593Smuzhiyun 	const struct iio_chan_spec *channels;
182*4882a593Smuzhiyun 	int num_channels;
183*4882a593Smuzhiyun 	const int mma_scales[3][2];
184*4882a593Smuzhiyun 	int all_events;
185*4882a593Smuzhiyun 	int enabled_events;
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun enum {
189*4882a593Smuzhiyun 	idx_x,
190*4882a593Smuzhiyun 	idx_y,
191*4882a593Smuzhiyun 	idx_z,
192*4882a593Smuzhiyun 	idx_ts,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
mma8452_drdy(struct mma8452_data * data)195*4882a593Smuzhiyun static int mma8452_drdy(struct mma8452_data *data)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	int tries = 150;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	while (tries-- > 0) {
200*4882a593Smuzhiyun 		int ret = i2c_smbus_read_byte_data(data->client,
201*4882a593Smuzhiyun 			MMA8452_STATUS);
202*4882a593Smuzhiyun 		if (ret < 0)
203*4882a593Smuzhiyun 			return ret;
204*4882a593Smuzhiyun 		if ((ret & MMA8452_STATUS_DRDY) == MMA8452_STATUS_DRDY)
205*4882a593Smuzhiyun 			return 0;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		if (data->sleep_val <= 20)
208*4882a593Smuzhiyun 			usleep_range(data->sleep_val * 250,
209*4882a593Smuzhiyun 				     data->sleep_val * 500);
210*4882a593Smuzhiyun 		else
211*4882a593Smuzhiyun 			msleep(20);
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	dev_err(&data->client->dev, "data not ready\n");
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	return -EIO;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
mma8452_set_runtime_pm_state(struct i2c_client * client,bool on)219*4882a593Smuzhiyun static int mma8452_set_runtime_pm_state(struct i2c_client *client, bool on)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun #ifdef CONFIG_PM
222*4882a593Smuzhiyun 	int ret;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (on) {
225*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
226*4882a593Smuzhiyun 	} else {
227*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(&client->dev);
228*4882a593Smuzhiyun 		ret = pm_runtime_put_autosuspend(&client->dev);
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (ret < 0) {
232*4882a593Smuzhiyun 		dev_err(&client->dev,
233*4882a593Smuzhiyun 			"failed to change power state to %d\n", on);
234*4882a593Smuzhiyun 		if (on)
235*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 		return ret;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
mma8452_read(struct mma8452_data * data,__be16 buf[3])244*4882a593Smuzhiyun static int mma8452_read(struct mma8452_data *data, __be16 buf[3])
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	int ret = mma8452_drdy(data);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (ret < 0)
249*4882a593Smuzhiyun 		return ret;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	ret = mma8452_set_runtime_pm_state(data->client, true);
252*4882a593Smuzhiyun 	if (ret)
253*4882a593Smuzhiyun 		return ret;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	ret = i2c_smbus_read_i2c_block_data(data->client, MMA8452_OUT_X,
256*4882a593Smuzhiyun 					    3 * sizeof(__be16), (u8 *)buf);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	ret = mma8452_set_runtime_pm_state(data->client, false);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
mma8452_show_int_plus_micros(char * buf,const int (* vals)[2],int n)263*4882a593Smuzhiyun static ssize_t mma8452_show_int_plus_micros(char *buf, const int (*vals)[2],
264*4882a593Smuzhiyun 					    int n)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	size_t len = 0;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	while (n-- > 0)
269*4882a593Smuzhiyun 		len += scnprintf(buf + len, PAGE_SIZE - len, "%d.%06d ",
270*4882a593Smuzhiyun 				 vals[n][0], vals[n][1]);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* replace trailing space by newline */
273*4882a593Smuzhiyun 	buf[len - 1] = '\n';
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return len;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
mma8452_get_int_plus_micros_index(const int (* vals)[2],int n,int val,int val2)278*4882a593Smuzhiyun static int mma8452_get_int_plus_micros_index(const int (*vals)[2], int n,
279*4882a593Smuzhiyun 					     int val, int val2)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	while (n-- > 0)
282*4882a593Smuzhiyun 		if (val == vals[n][0] && val2 == vals[n][1])
283*4882a593Smuzhiyun 			return n;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return -EINVAL;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
mma8452_get_odr_index(struct mma8452_data * data)288*4882a593Smuzhiyun static unsigned int mma8452_get_odr_index(struct mma8452_data *data)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	return (data->ctrl_reg1 & MMA8452_CTRL_DR_MASK) >>
291*4882a593Smuzhiyun 			MMA8452_CTRL_DR_SHIFT;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const int mma8452_samp_freq[8][2] = {
295*4882a593Smuzhiyun 	{800, 0}, {400, 0}, {200, 0}, {100, 0}, {50, 0}, {12, 500000},
296*4882a593Smuzhiyun 	{6, 250000}, {1, 560000}
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* Datasheet table: step time "Relationship with the ODR" (sample frequency) */
300*4882a593Smuzhiyun static const unsigned int mma8452_time_step_us[4][8] = {
301*4882a593Smuzhiyun 	{ 1250, 2500, 5000, 10000, 20000, 20000, 20000, 20000 },  /* normal */
302*4882a593Smuzhiyun 	{ 1250, 2500, 5000, 10000, 20000, 80000, 80000, 80000 },  /* l p l n */
303*4882a593Smuzhiyun 	{ 1250, 2500, 2500, 2500, 2500, 2500, 2500, 2500 },	  /* high res*/
304*4882a593Smuzhiyun 	{ 1250, 2500, 5000, 10000, 20000, 80000, 160000, 160000 } /* l p */
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* Datasheet table "High-Pass Filter Cutoff Options" */
308*4882a593Smuzhiyun static const int mma8452_hp_filter_cutoff[4][8][4][2] = {
309*4882a593Smuzhiyun 	{ /* normal */
310*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },		/* 800 Hz sample */
311*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },		/* 400 Hz sample */
312*4882a593Smuzhiyun 	{ {8, 0}, {4, 0}, {2, 0}, {1, 0} },		/* 200 Hz sample */
313*4882a593Smuzhiyun 	{ {4, 0}, {2, 0}, {1, 0}, {0, 500000} },	/* 100 Hz sample */
314*4882a593Smuzhiyun 	{ {2, 0}, {1, 0}, {0, 500000}, {0, 250000} },	/* 50 Hz sample */
315*4882a593Smuzhiyun 	{ {2, 0}, {1, 0}, {0, 500000}, {0, 250000} },	/* 12.5 Hz sample */
316*4882a593Smuzhiyun 	{ {2, 0}, {1, 0}, {0, 500000}, {0, 250000} },	/* 6.25 Hz sample */
317*4882a593Smuzhiyun 	{ {2, 0}, {1, 0}, {0, 500000}, {0, 250000} }	/* 1.56 Hz sample */
318*4882a593Smuzhiyun 	},
319*4882a593Smuzhiyun 	{ /* low noise low power */
320*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },
321*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },
322*4882a593Smuzhiyun 	{ {8, 0}, {4, 0}, {2, 0}, {1, 0} },
323*4882a593Smuzhiyun 	{ {4, 0}, {2, 0}, {1, 0}, {0, 500000} },
324*4882a593Smuzhiyun 	{ {2, 0}, {1, 0}, {0, 500000}, {0, 250000} },
325*4882a593Smuzhiyun 	{ {0, 500000}, {0, 250000}, {0, 125000}, {0, 063000} },
326*4882a593Smuzhiyun 	{ {0, 500000}, {0, 250000}, {0, 125000}, {0, 063000} },
327*4882a593Smuzhiyun 	{ {0, 500000}, {0, 250000}, {0, 125000}, {0, 063000} }
328*4882a593Smuzhiyun 	},
329*4882a593Smuzhiyun 	{ /* high resolution */
330*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },
331*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },
332*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },
333*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },
334*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },
335*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },
336*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },
337*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} }
338*4882a593Smuzhiyun 	},
339*4882a593Smuzhiyun 	{ /* low power */
340*4882a593Smuzhiyun 	{ {16, 0}, {8, 0}, {4, 0}, {2, 0} },
341*4882a593Smuzhiyun 	{ {8, 0}, {4, 0}, {2, 0}, {1, 0} },
342*4882a593Smuzhiyun 	{ {4, 0}, {2, 0}, {1, 0}, {0, 500000} },
343*4882a593Smuzhiyun 	{ {2, 0}, {1, 0}, {0, 500000}, {0, 250000} },
344*4882a593Smuzhiyun 	{ {1, 0}, {0, 500000}, {0, 250000}, {0, 125000} },
345*4882a593Smuzhiyun 	{ {0, 250000}, {0, 125000}, {0, 063000}, {0, 031000} },
346*4882a593Smuzhiyun 	{ {0, 250000}, {0, 125000}, {0, 063000}, {0, 031000} },
347*4882a593Smuzhiyun 	{ {0, 250000}, {0, 125000}, {0, 063000}, {0, 031000} }
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* Datasheet table "MODS Oversampling modes averaging values at each ODR" */
352*4882a593Smuzhiyun static const u16 mma8452_os_ratio[4][8] = {
353*4882a593Smuzhiyun 	/* 800 Hz, 400 Hz, ... , 1.56 Hz */
354*4882a593Smuzhiyun 	{ 2, 4, 4, 4, 4, 16, 32, 128 },		/* normal */
355*4882a593Smuzhiyun 	{ 2, 4, 4, 4, 4, 4, 8, 32 },		/* low power low noise */
356*4882a593Smuzhiyun 	{ 2, 4, 8, 16, 32, 128, 256, 1024 },	/* high resolution */
357*4882a593Smuzhiyun 	{ 2, 2, 2, 2, 2, 2, 4, 16 }		/* low power */
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
mma8452_get_power_mode(struct mma8452_data * data)360*4882a593Smuzhiyun static int mma8452_get_power_mode(struct mma8452_data *data)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	int reg;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	reg = i2c_smbus_read_byte_data(data->client,
365*4882a593Smuzhiyun 				       MMA8452_CTRL_REG2);
366*4882a593Smuzhiyun 	if (reg < 0)
367*4882a593Smuzhiyun 		return reg;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return ((reg & MMA8452_CTRL_REG2_MODS_MASK) >>
370*4882a593Smuzhiyun 		MMA8452_CTRL_REG2_MODS_SHIFT);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
mma8452_show_samp_freq_avail(struct device * dev,struct device_attribute * attr,char * buf)373*4882a593Smuzhiyun static ssize_t mma8452_show_samp_freq_avail(struct device *dev,
374*4882a593Smuzhiyun 					    struct device_attribute *attr,
375*4882a593Smuzhiyun 					    char *buf)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	return mma8452_show_int_plus_micros(buf, mma8452_samp_freq,
378*4882a593Smuzhiyun 					    ARRAY_SIZE(mma8452_samp_freq));
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
mma8452_show_scale_avail(struct device * dev,struct device_attribute * attr,char * buf)381*4882a593Smuzhiyun static ssize_t mma8452_show_scale_avail(struct device *dev,
382*4882a593Smuzhiyun 					struct device_attribute *attr,
383*4882a593Smuzhiyun 					char *buf)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(i2c_get_clientdata(
386*4882a593Smuzhiyun 					     to_i2c_client(dev)));
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	return mma8452_show_int_plus_micros(buf, data->chip_info->mma_scales,
389*4882a593Smuzhiyun 		ARRAY_SIZE(data->chip_info->mma_scales));
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
mma8452_show_hp_cutoff_avail(struct device * dev,struct device_attribute * attr,char * buf)392*4882a593Smuzhiyun static ssize_t mma8452_show_hp_cutoff_avail(struct device *dev,
393*4882a593Smuzhiyun 					    struct device_attribute *attr,
394*4882a593Smuzhiyun 					    char *buf)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
397*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
398*4882a593Smuzhiyun 	int i, j;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	i = mma8452_get_odr_index(data);
401*4882a593Smuzhiyun 	j = mma8452_get_power_mode(data);
402*4882a593Smuzhiyun 	if (j < 0)
403*4882a593Smuzhiyun 		return j;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	return mma8452_show_int_plus_micros(buf, mma8452_hp_filter_cutoff[j][i],
406*4882a593Smuzhiyun 		ARRAY_SIZE(mma8452_hp_filter_cutoff[0][0]));
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
mma8452_show_os_ratio_avail(struct device * dev,struct device_attribute * attr,char * buf)409*4882a593Smuzhiyun static ssize_t mma8452_show_os_ratio_avail(struct device *dev,
410*4882a593Smuzhiyun 					   struct device_attribute *attr,
411*4882a593Smuzhiyun 					   char *buf)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
414*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
415*4882a593Smuzhiyun 	int i = mma8452_get_odr_index(data);
416*4882a593Smuzhiyun 	int j;
417*4882a593Smuzhiyun 	u16 val = 0;
418*4882a593Smuzhiyun 	size_t len = 0;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	for (j = 0; j < ARRAY_SIZE(mma8452_os_ratio); j++) {
421*4882a593Smuzhiyun 		if (val == mma8452_os_ratio[j][i])
422*4882a593Smuzhiyun 			continue;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		val = mma8452_os_ratio[j][i];
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		len += scnprintf(buf + len, PAGE_SIZE - len, "%d ", val);
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 	buf[len - 1] = '\n';
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return len;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static IIO_DEV_ATTR_SAMP_FREQ_AVAIL(mma8452_show_samp_freq_avail);
434*4882a593Smuzhiyun static IIO_DEVICE_ATTR(in_accel_scale_available, 0444,
435*4882a593Smuzhiyun 		       mma8452_show_scale_avail, NULL, 0);
436*4882a593Smuzhiyun static IIO_DEVICE_ATTR(in_accel_filter_high_pass_3db_frequency_available,
437*4882a593Smuzhiyun 		       0444, mma8452_show_hp_cutoff_avail, NULL, 0);
438*4882a593Smuzhiyun static IIO_DEVICE_ATTR(in_accel_oversampling_ratio_available, 0444,
439*4882a593Smuzhiyun 		       mma8452_show_os_ratio_avail, NULL, 0);
440*4882a593Smuzhiyun 
mma8452_get_samp_freq_index(struct mma8452_data * data,int val,int val2)441*4882a593Smuzhiyun static int mma8452_get_samp_freq_index(struct mma8452_data *data,
442*4882a593Smuzhiyun 				       int val, int val2)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	return mma8452_get_int_plus_micros_index(mma8452_samp_freq,
445*4882a593Smuzhiyun 						 ARRAY_SIZE(mma8452_samp_freq),
446*4882a593Smuzhiyun 						 val, val2);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
mma8452_get_scale_index(struct mma8452_data * data,int val,int val2)449*4882a593Smuzhiyun static int mma8452_get_scale_index(struct mma8452_data *data, int val, int val2)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	return mma8452_get_int_plus_micros_index(data->chip_info->mma_scales,
452*4882a593Smuzhiyun 			ARRAY_SIZE(data->chip_info->mma_scales), val, val2);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
mma8452_get_hp_filter_index(struct mma8452_data * data,int val,int val2)455*4882a593Smuzhiyun static int mma8452_get_hp_filter_index(struct mma8452_data *data,
456*4882a593Smuzhiyun 				       int val, int val2)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	int i, j;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	i = mma8452_get_odr_index(data);
461*4882a593Smuzhiyun 	j = mma8452_get_power_mode(data);
462*4882a593Smuzhiyun 	if (j < 0)
463*4882a593Smuzhiyun 		return j;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	return mma8452_get_int_plus_micros_index(mma8452_hp_filter_cutoff[j][i],
466*4882a593Smuzhiyun 		ARRAY_SIZE(mma8452_hp_filter_cutoff[0][0]), val, val2);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
mma8452_read_hp_filter(struct mma8452_data * data,int * hz,int * uHz)469*4882a593Smuzhiyun static int mma8452_read_hp_filter(struct mma8452_data *data, int *hz, int *uHz)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	int j, i, ret;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	ret = i2c_smbus_read_byte_data(data->client, MMA8452_HP_FILTER_CUTOFF);
474*4882a593Smuzhiyun 	if (ret < 0)
475*4882a593Smuzhiyun 		return ret;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	i = mma8452_get_odr_index(data);
478*4882a593Smuzhiyun 	j = mma8452_get_power_mode(data);
479*4882a593Smuzhiyun 	if (j < 0)
480*4882a593Smuzhiyun 		return j;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	ret &= MMA8452_HP_FILTER_CUTOFF_SEL_MASK;
483*4882a593Smuzhiyun 	*hz = mma8452_hp_filter_cutoff[j][i][ret][0];
484*4882a593Smuzhiyun 	*uHz = mma8452_hp_filter_cutoff[j][i][ret][1];
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
mma8452_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)489*4882a593Smuzhiyun static int mma8452_read_raw(struct iio_dev *indio_dev,
490*4882a593Smuzhiyun 			    struct iio_chan_spec const *chan,
491*4882a593Smuzhiyun 			    int *val, int *val2, long mask)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
494*4882a593Smuzhiyun 	__be16 buffer[3];
495*4882a593Smuzhiyun 	int i, ret;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	switch (mask) {
498*4882a593Smuzhiyun 	case IIO_CHAN_INFO_RAW:
499*4882a593Smuzhiyun 		ret = iio_device_claim_direct_mode(indio_dev);
500*4882a593Smuzhiyun 		if (ret)
501*4882a593Smuzhiyun 			return ret;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 		mutex_lock(&data->lock);
504*4882a593Smuzhiyun 		ret = mma8452_read(data, buffer);
505*4882a593Smuzhiyun 		mutex_unlock(&data->lock);
506*4882a593Smuzhiyun 		iio_device_release_direct_mode(indio_dev);
507*4882a593Smuzhiyun 		if (ret < 0)
508*4882a593Smuzhiyun 			return ret;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 		*val = sign_extend32(be16_to_cpu(
511*4882a593Smuzhiyun 			buffer[chan->scan_index]) >> chan->scan_type.shift,
512*4882a593Smuzhiyun 			chan->scan_type.realbits - 1);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		return IIO_VAL_INT;
515*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
516*4882a593Smuzhiyun 		i = data->data_cfg & MMA8452_DATA_CFG_FS_MASK;
517*4882a593Smuzhiyun 		*val = data->chip_info->mma_scales[i][0];
518*4882a593Smuzhiyun 		*val2 = data->chip_info->mma_scales[i][1];
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 		return IIO_VAL_INT_PLUS_MICRO;
521*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
522*4882a593Smuzhiyun 		i = mma8452_get_odr_index(data);
523*4882a593Smuzhiyun 		*val = mma8452_samp_freq[i][0];
524*4882a593Smuzhiyun 		*val2 = mma8452_samp_freq[i][1];
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		return IIO_VAL_INT_PLUS_MICRO;
527*4882a593Smuzhiyun 	case IIO_CHAN_INFO_CALIBBIAS:
528*4882a593Smuzhiyun 		ret = i2c_smbus_read_byte_data(data->client,
529*4882a593Smuzhiyun 					       MMA8452_OFF_X +
530*4882a593Smuzhiyun 					       chan->scan_index);
531*4882a593Smuzhiyun 		if (ret < 0)
532*4882a593Smuzhiyun 			return ret;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		*val = sign_extend32(ret, 7);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		return IIO_VAL_INT;
537*4882a593Smuzhiyun 	case IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY:
538*4882a593Smuzhiyun 		if (data->data_cfg & MMA8452_DATA_CFG_HPF_MASK) {
539*4882a593Smuzhiyun 			ret = mma8452_read_hp_filter(data, val, val2);
540*4882a593Smuzhiyun 			if (ret < 0)
541*4882a593Smuzhiyun 				return ret;
542*4882a593Smuzhiyun 		} else {
543*4882a593Smuzhiyun 			*val = 0;
544*4882a593Smuzhiyun 			*val2 = 0;
545*4882a593Smuzhiyun 		}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		return IIO_VAL_INT_PLUS_MICRO;
548*4882a593Smuzhiyun 	case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
549*4882a593Smuzhiyun 		ret = mma8452_get_power_mode(data);
550*4882a593Smuzhiyun 		if (ret < 0)
551*4882a593Smuzhiyun 			return ret;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		i = mma8452_get_odr_index(data);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 		*val = mma8452_os_ratio[ret][i];
556*4882a593Smuzhiyun 		return IIO_VAL_INT;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	return -EINVAL;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
mma8452_calculate_sleep(struct mma8452_data * data)562*4882a593Smuzhiyun static int mma8452_calculate_sleep(struct mma8452_data *data)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	int ret, i = mma8452_get_odr_index(data);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (mma8452_samp_freq[i][0] > 0)
567*4882a593Smuzhiyun 		ret = 1000 / mma8452_samp_freq[i][0];
568*4882a593Smuzhiyun 	else
569*4882a593Smuzhiyun 		ret = 1000;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return ret == 0 ? 1 : ret;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
mma8452_standby(struct mma8452_data * data)574*4882a593Smuzhiyun static int mma8452_standby(struct mma8452_data *data)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	return i2c_smbus_write_byte_data(data->client, MMA8452_CTRL_REG1,
577*4882a593Smuzhiyun 					data->ctrl_reg1 & ~MMA8452_CTRL_ACTIVE);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
mma8452_active(struct mma8452_data * data)580*4882a593Smuzhiyun static int mma8452_active(struct mma8452_data *data)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	return i2c_smbus_write_byte_data(data->client, MMA8452_CTRL_REG1,
583*4882a593Smuzhiyun 					 data->ctrl_reg1);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun /* returns >0 if active, 0 if in standby and <0 on error */
mma8452_is_active(struct mma8452_data * data)587*4882a593Smuzhiyun static int mma8452_is_active(struct mma8452_data *data)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	int reg;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	reg = i2c_smbus_read_byte_data(data->client, MMA8452_CTRL_REG1);
592*4882a593Smuzhiyun 	if (reg < 0)
593*4882a593Smuzhiyun 		return reg;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	return reg & MMA8452_CTRL_ACTIVE;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
mma8452_change_config(struct mma8452_data * data,u8 reg,u8 val)598*4882a593Smuzhiyun static int mma8452_change_config(struct mma8452_data *data, u8 reg, u8 val)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	int ret;
601*4882a593Smuzhiyun 	int is_active;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	mutex_lock(&data->lock);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	is_active = mma8452_is_active(data);
606*4882a593Smuzhiyun 	if (is_active < 0) {
607*4882a593Smuzhiyun 		ret = is_active;
608*4882a593Smuzhiyun 		goto fail;
609*4882a593Smuzhiyun 	}
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/* config can only be changed when in standby */
612*4882a593Smuzhiyun 	if (is_active > 0) {
613*4882a593Smuzhiyun 		ret = mma8452_standby(data);
614*4882a593Smuzhiyun 		if (ret < 0)
615*4882a593Smuzhiyun 			goto fail;
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(data->client, reg, val);
619*4882a593Smuzhiyun 	if (ret < 0)
620*4882a593Smuzhiyun 		goto fail;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	if (is_active > 0) {
623*4882a593Smuzhiyun 		ret = mma8452_active(data);
624*4882a593Smuzhiyun 		if (ret < 0)
625*4882a593Smuzhiyun 			goto fail;
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	ret = 0;
629*4882a593Smuzhiyun fail:
630*4882a593Smuzhiyun 	mutex_unlock(&data->lock);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	return ret;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
mma8452_set_power_mode(struct mma8452_data * data,u8 mode)635*4882a593Smuzhiyun static int mma8452_set_power_mode(struct mma8452_data *data, u8 mode)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	int reg;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	reg = i2c_smbus_read_byte_data(data->client,
640*4882a593Smuzhiyun 				       MMA8452_CTRL_REG2);
641*4882a593Smuzhiyun 	if (reg < 0)
642*4882a593Smuzhiyun 		return reg;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	reg &= ~MMA8452_CTRL_REG2_MODS_MASK;
645*4882a593Smuzhiyun 	reg |= mode << MMA8452_CTRL_REG2_MODS_SHIFT;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	return mma8452_change_config(data, MMA8452_CTRL_REG2, reg);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun /* returns >0 if in freefall mode, 0 if not or <0 if an error occurred */
mma8452_freefall_mode_enabled(struct mma8452_data * data)651*4882a593Smuzhiyun static int mma8452_freefall_mode_enabled(struct mma8452_data *data)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	int val;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	val = i2c_smbus_read_byte_data(data->client, MMA8452_FF_MT_CFG);
656*4882a593Smuzhiyun 	if (val < 0)
657*4882a593Smuzhiyun 		return val;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	return !(val & MMA8452_FF_MT_CFG_OAE);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
mma8452_set_freefall_mode(struct mma8452_data * data,bool state)662*4882a593Smuzhiyun static int mma8452_set_freefall_mode(struct mma8452_data *data, bool state)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	int val;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if ((state && mma8452_freefall_mode_enabled(data)) ||
667*4882a593Smuzhiyun 	    (!state && !(mma8452_freefall_mode_enabled(data))))
668*4882a593Smuzhiyun 		return 0;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	val = i2c_smbus_read_byte_data(data->client, MMA8452_FF_MT_CFG);
671*4882a593Smuzhiyun 	if (val < 0)
672*4882a593Smuzhiyun 		return val;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	if (state) {
675*4882a593Smuzhiyun 		val |= BIT(idx_x + MMA8452_FF_MT_CHAN_SHIFT);
676*4882a593Smuzhiyun 		val |= BIT(idx_y + MMA8452_FF_MT_CHAN_SHIFT);
677*4882a593Smuzhiyun 		val |= BIT(idx_z + MMA8452_FF_MT_CHAN_SHIFT);
678*4882a593Smuzhiyun 		val &= ~MMA8452_FF_MT_CFG_OAE;
679*4882a593Smuzhiyun 	} else {
680*4882a593Smuzhiyun 		val &= ~BIT(idx_x + MMA8452_FF_MT_CHAN_SHIFT);
681*4882a593Smuzhiyun 		val &= ~BIT(idx_y + MMA8452_FF_MT_CHAN_SHIFT);
682*4882a593Smuzhiyun 		val &= ~BIT(idx_z + MMA8452_FF_MT_CHAN_SHIFT);
683*4882a593Smuzhiyun 		val |= MMA8452_FF_MT_CFG_OAE;
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	return mma8452_change_config(data, MMA8452_FF_MT_CFG, val);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
mma8452_set_hp_filter_frequency(struct mma8452_data * data,int val,int val2)689*4882a593Smuzhiyun static int mma8452_set_hp_filter_frequency(struct mma8452_data *data,
690*4882a593Smuzhiyun 					   int val, int val2)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	int i, reg;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	i = mma8452_get_hp_filter_index(data, val, val2);
695*4882a593Smuzhiyun 	if (i < 0)
696*4882a593Smuzhiyun 		return i;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	reg = i2c_smbus_read_byte_data(data->client,
699*4882a593Smuzhiyun 				       MMA8452_HP_FILTER_CUTOFF);
700*4882a593Smuzhiyun 	if (reg < 0)
701*4882a593Smuzhiyun 		return reg;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	reg &= ~MMA8452_HP_FILTER_CUTOFF_SEL_MASK;
704*4882a593Smuzhiyun 	reg |= i;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	return mma8452_change_config(data, MMA8452_HP_FILTER_CUTOFF, reg);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
mma8452_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long mask)709*4882a593Smuzhiyun static int mma8452_write_raw(struct iio_dev *indio_dev,
710*4882a593Smuzhiyun 			     struct iio_chan_spec const *chan,
711*4882a593Smuzhiyun 			     int val, int val2, long mask)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
714*4882a593Smuzhiyun 	int i, ret;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	ret = iio_device_claim_direct_mode(indio_dev);
717*4882a593Smuzhiyun 	if (ret)
718*4882a593Smuzhiyun 		return ret;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	switch (mask) {
721*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SAMP_FREQ:
722*4882a593Smuzhiyun 		i = mma8452_get_samp_freq_index(data, val, val2);
723*4882a593Smuzhiyun 		if (i < 0) {
724*4882a593Smuzhiyun 			ret = i;
725*4882a593Smuzhiyun 			break;
726*4882a593Smuzhiyun 		}
727*4882a593Smuzhiyun 		data->ctrl_reg1 &= ~MMA8452_CTRL_DR_MASK;
728*4882a593Smuzhiyun 		data->ctrl_reg1 |= i << MMA8452_CTRL_DR_SHIFT;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 		data->sleep_val = mma8452_calculate_sleep(data);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 		ret = mma8452_change_config(data, MMA8452_CTRL_REG1,
733*4882a593Smuzhiyun 					    data->ctrl_reg1);
734*4882a593Smuzhiyun 		break;
735*4882a593Smuzhiyun 	case IIO_CHAN_INFO_SCALE:
736*4882a593Smuzhiyun 		i = mma8452_get_scale_index(data, val, val2);
737*4882a593Smuzhiyun 		if (i < 0) {
738*4882a593Smuzhiyun 			ret = i;
739*4882a593Smuzhiyun 			break;
740*4882a593Smuzhiyun 		}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		data->data_cfg &= ~MMA8452_DATA_CFG_FS_MASK;
743*4882a593Smuzhiyun 		data->data_cfg |= i;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 		ret = mma8452_change_config(data, MMA8452_DATA_CFG,
746*4882a593Smuzhiyun 					    data->data_cfg);
747*4882a593Smuzhiyun 		break;
748*4882a593Smuzhiyun 	case IIO_CHAN_INFO_CALIBBIAS:
749*4882a593Smuzhiyun 		if (val < -128 || val > 127) {
750*4882a593Smuzhiyun 			ret = -EINVAL;
751*4882a593Smuzhiyun 			break;
752*4882a593Smuzhiyun 		}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 		ret = mma8452_change_config(data,
755*4882a593Smuzhiyun 					    MMA8452_OFF_X + chan->scan_index,
756*4882a593Smuzhiyun 					    val);
757*4882a593Smuzhiyun 		break;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	case IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY:
760*4882a593Smuzhiyun 		if (val == 0 && val2 == 0) {
761*4882a593Smuzhiyun 			data->data_cfg &= ~MMA8452_DATA_CFG_HPF_MASK;
762*4882a593Smuzhiyun 		} else {
763*4882a593Smuzhiyun 			data->data_cfg |= MMA8452_DATA_CFG_HPF_MASK;
764*4882a593Smuzhiyun 			ret = mma8452_set_hp_filter_frequency(data, val, val2);
765*4882a593Smuzhiyun 			if (ret < 0)
766*4882a593Smuzhiyun 				break;
767*4882a593Smuzhiyun 		}
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 		ret = mma8452_change_config(data, MMA8452_DATA_CFG,
770*4882a593Smuzhiyun 					     data->data_cfg);
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
774*4882a593Smuzhiyun 		ret = mma8452_get_odr_index(data);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(mma8452_os_ratio); i++) {
777*4882a593Smuzhiyun 			if (mma8452_os_ratio[i][ret] == val) {
778*4882a593Smuzhiyun 				ret = mma8452_set_power_mode(data, i);
779*4882a593Smuzhiyun 				break;
780*4882a593Smuzhiyun 			}
781*4882a593Smuzhiyun 		}
782*4882a593Smuzhiyun 		break;
783*4882a593Smuzhiyun 	default:
784*4882a593Smuzhiyun 		ret = -EINVAL;
785*4882a593Smuzhiyun 		break;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	iio_device_release_direct_mode(indio_dev);
789*4882a593Smuzhiyun 	return ret;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun 
mma8452_get_event_regs(struct mma8452_data * data,const struct iio_chan_spec * chan,enum iio_event_direction dir,const struct mma8452_event_regs ** ev_reg)792*4882a593Smuzhiyun static int mma8452_get_event_regs(struct mma8452_data *data,
793*4882a593Smuzhiyun 		const struct iio_chan_spec *chan, enum iio_event_direction dir,
794*4882a593Smuzhiyun 		const struct mma8452_event_regs **ev_reg)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	if (!chan)
797*4882a593Smuzhiyun 		return -EINVAL;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	switch (chan->type) {
800*4882a593Smuzhiyun 	case IIO_ACCEL:
801*4882a593Smuzhiyun 		switch (dir) {
802*4882a593Smuzhiyun 		case IIO_EV_DIR_RISING:
803*4882a593Smuzhiyun 			if ((data->chip_info->all_events
804*4882a593Smuzhiyun 					& MMA8452_INT_TRANS) &&
805*4882a593Smuzhiyun 				(data->chip_info->enabled_events
806*4882a593Smuzhiyun 					& MMA8452_INT_TRANS))
807*4882a593Smuzhiyun 				*ev_reg = &trans_ev_regs;
808*4882a593Smuzhiyun 			else
809*4882a593Smuzhiyun 				*ev_reg = &ff_mt_ev_regs;
810*4882a593Smuzhiyun 			return 0;
811*4882a593Smuzhiyun 		case IIO_EV_DIR_FALLING:
812*4882a593Smuzhiyun 			*ev_reg = &ff_mt_ev_regs;
813*4882a593Smuzhiyun 			return 0;
814*4882a593Smuzhiyun 		default:
815*4882a593Smuzhiyun 			return -EINVAL;
816*4882a593Smuzhiyun 		}
817*4882a593Smuzhiyun 	default:
818*4882a593Smuzhiyun 		return -EINVAL;
819*4882a593Smuzhiyun 	}
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
mma8452_read_event_value(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int * val,int * val2)822*4882a593Smuzhiyun static int mma8452_read_event_value(struct iio_dev *indio_dev,
823*4882a593Smuzhiyun 			       const struct iio_chan_spec *chan,
824*4882a593Smuzhiyun 			       enum iio_event_type type,
825*4882a593Smuzhiyun 			       enum iio_event_direction dir,
826*4882a593Smuzhiyun 			       enum iio_event_info info,
827*4882a593Smuzhiyun 			       int *val, int *val2)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
830*4882a593Smuzhiyun 	int ret, us, power_mode;
831*4882a593Smuzhiyun 	const struct mma8452_event_regs *ev_regs;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	ret = mma8452_get_event_regs(data, chan, dir, &ev_regs);
834*4882a593Smuzhiyun 	if (ret)
835*4882a593Smuzhiyun 		return ret;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	switch (info) {
838*4882a593Smuzhiyun 	case IIO_EV_INFO_VALUE:
839*4882a593Smuzhiyun 		ret = i2c_smbus_read_byte_data(data->client, ev_regs->ev_ths);
840*4882a593Smuzhiyun 		if (ret < 0)
841*4882a593Smuzhiyun 			return ret;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 		*val = ret & ev_regs->ev_ths_mask;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 		return IIO_VAL_INT;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	case IIO_EV_INFO_PERIOD:
848*4882a593Smuzhiyun 		ret = i2c_smbus_read_byte_data(data->client, ev_regs->ev_count);
849*4882a593Smuzhiyun 		if (ret < 0)
850*4882a593Smuzhiyun 			return ret;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 		power_mode = mma8452_get_power_mode(data);
853*4882a593Smuzhiyun 		if (power_mode < 0)
854*4882a593Smuzhiyun 			return power_mode;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 		us = ret * mma8452_time_step_us[power_mode][
857*4882a593Smuzhiyun 				mma8452_get_odr_index(data)];
858*4882a593Smuzhiyun 		*val = us / USEC_PER_SEC;
859*4882a593Smuzhiyun 		*val2 = us % USEC_PER_SEC;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 		return IIO_VAL_INT_PLUS_MICRO;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	case IIO_EV_INFO_HIGH_PASS_FILTER_3DB:
864*4882a593Smuzhiyun 		ret = i2c_smbus_read_byte_data(data->client,
865*4882a593Smuzhiyun 					       MMA8452_TRANSIENT_CFG);
866*4882a593Smuzhiyun 		if (ret < 0)
867*4882a593Smuzhiyun 			return ret;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		if (ret & MMA8452_TRANSIENT_CFG_HPF_BYP) {
870*4882a593Smuzhiyun 			*val = 0;
871*4882a593Smuzhiyun 			*val2 = 0;
872*4882a593Smuzhiyun 		} else {
873*4882a593Smuzhiyun 			ret = mma8452_read_hp_filter(data, val, val2);
874*4882a593Smuzhiyun 			if (ret < 0)
875*4882a593Smuzhiyun 				return ret;
876*4882a593Smuzhiyun 		}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 		return IIO_VAL_INT_PLUS_MICRO;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	default:
881*4882a593Smuzhiyun 		return -EINVAL;
882*4882a593Smuzhiyun 	}
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
mma8452_write_event_value(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int val,int val2)885*4882a593Smuzhiyun static int mma8452_write_event_value(struct iio_dev *indio_dev,
886*4882a593Smuzhiyun 				const struct iio_chan_spec *chan,
887*4882a593Smuzhiyun 				enum iio_event_type type,
888*4882a593Smuzhiyun 				enum iio_event_direction dir,
889*4882a593Smuzhiyun 				enum iio_event_info info,
890*4882a593Smuzhiyun 				int val, int val2)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
893*4882a593Smuzhiyun 	int ret, reg, steps;
894*4882a593Smuzhiyun 	const struct mma8452_event_regs *ev_regs;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	ret = mma8452_get_event_regs(data, chan, dir, &ev_regs);
897*4882a593Smuzhiyun 	if (ret)
898*4882a593Smuzhiyun 		return ret;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	switch (info) {
901*4882a593Smuzhiyun 	case IIO_EV_INFO_VALUE:
902*4882a593Smuzhiyun 		if (val < 0 || val > ev_regs->ev_ths_mask)
903*4882a593Smuzhiyun 			return -EINVAL;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 		return mma8452_change_config(data, ev_regs->ev_ths, val);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	case IIO_EV_INFO_PERIOD:
908*4882a593Smuzhiyun 		ret = mma8452_get_power_mode(data);
909*4882a593Smuzhiyun 		if (ret < 0)
910*4882a593Smuzhiyun 			return ret;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 		steps = (val * USEC_PER_SEC + val2) /
913*4882a593Smuzhiyun 				mma8452_time_step_us[ret][
914*4882a593Smuzhiyun 					mma8452_get_odr_index(data)];
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 		if (steps < 0 || steps > 0xff)
917*4882a593Smuzhiyun 			return -EINVAL;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 		return mma8452_change_config(data, ev_regs->ev_count, steps);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	case IIO_EV_INFO_HIGH_PASS_FILTER_3DB:
922*4882a593Smuzhiyun 		reg = i2c_smbus_read_byte_data(data->client,
923*4882a593Smuzhiyun 					       MMA8452_TRANSIENT_CFG);
924*4882a593Smuzhiyun 		if (reg < 0)
925*4882a593Smuzhiyun 			return reg;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 		if (val == 0 && val2 == 0) {
928*4882a593Smuzhiyun 			reg |= MMA8452_TRANSIENT_CFG_HPF_BYP;
929*4882a593Smuzhiyun 		} else {
930*4882a593Smuzhiyun 			reg &= ~MMA8452_TRANSIENT_CFG_HPF_BYP;
931*4882a593Smuzhiyun 			ret = mma8452_set_hp_filter_frequency(data, val, val2);
932*4882a593Smuzhiyun 			if (ret < 0)
933*4882a593Smuzhiyun 				return ret;
934*4882a593Smuzhiyun 		}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 		return mma8452_change_config(data, MMA8452_TRANSIENT_CFG, reg);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	default:
939*4882a593Smuzhiyun 		return -EINVAL;
940*4882a593Smuzhiyun 	}
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
mma8452_read_event_config(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir)943*4882a593Smuzhiyun static int mma8452_read_event_config(struct iio_dev *indio_dev,
944*4882a593Smuzhiyun 				     const struct iio_chan_spec *chan,
945*4882a593Smuzhiyun 				     enum iio_event_type type,
946*4882a593Smuzhiyun 				     enum iio_event_direction dir)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
949*4882a593Smuzhiyun 	int ret;
950*4882a593Smuzhiyun 	const struct mma8452_event_regs *ev_regs;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	ret = mma8452_get_event_regs(data, chan, dir, &ev_regs);
953*4882a593Smuzhiyun 	if (ret)
954*4882a593Smuzhiyun 		return ret;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	switch (dir) {
957*4882a593Smuzhiyun 	case IIO_EV_DIR_FALLING:
958*4882a593Smuzhiyun 		return mma8452_freefall_mode_enabled(data);
959*4882a593Smuzhiyun 	case IIO_EV_DIR_RISING:
960*4882a593Smuzhiyun 		ret = i2c_smbus_read_byte_data(data->client,
961*4882a593Smuzhiyun 				ev_regs->ev_cfg);
962*4882a593Smuzhiyun 		if (ret < 0)
963*4882a593Smuzhiyun 			return ret;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 		return !!(ret & BIT(chan->scan_index +
966*4882a593Smuzhiyun 				ev_regs->ev_cfg_chan_shift));
967*4882a593Smuzhiyun 	default:
968*4882a593Smuzhiyun 		return -EINVAL;
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
mma8452_write_event_config(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,int state)972*4882a593Smuzhiyun static int mma8452_write_event_config(struct iio_dev *indio_dev,
973*4882a593Smuzhiyun 				      const struct iio_chan_spec *chan,
974*4882a593Smuzhiyun 				      enum iio_event_type type,
975*4882a593Smuzhiyun 				      enum iio_event_direction dir,
976*4882a593Smuzhiyun 				      int state)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
979*4882a593Smuzhiyun 	int val, ret;
980*4882a593Smuzhiyun 	const struct mma8452_event_regs *ev_regs;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	ret = mma8452_get_event_regs(data, chan, dir, &ev_regs);
983*4882a593Smuzhiyun 	if (ret)
984*4882a593Smuzhiyun 		return ret;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	ret = mma8452_set_runtime_pm_state(data->client, state);
987*4882a593Smuzhiyun 	if (ret)
988*4882a593Smuzhiyun 		return ret;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	switch (dir) {
991*4882a593Smuzhiyun 	case IIO_EV_DIR_FALLING:
992*4882a593Smuzhiyun 		return mma8452_set_freefall_mode(data, state);
993*4882a593Smuzhiyun 	case IIO_EV_DIR_RISING:
994*4882a593Smuzhiyun 		val = i2c_smbus_read_byte_data(data->client, ev_regs->ev_cfg);
995*4882a593Smuzhiyun 		if (val < 0)
996*4882a593Smuzhiyun 			return val;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 		if (state) {
999*4882a593Smuzhiyun 			if (mma8452_freefall_mode_enabled(data)) {
1000*4882a593Smuzhiyun 				val &= ~BIT(idx_x + ev_regs->ev_cfg_chan_shift);
1001*4882a593Smuzhiyun 				val &= ~BIT(idx_y + ev_regs->ev_cfg_chan_shift);
1002*4882a593Smuzhiyun 				val &= ~BIT(idx_z + ev_regs->ev_cfg_chan_shift);
1003*4882a593Smuzhiyun 				val |= MMA8452_FF_MT_CFG_OAE;
1004*4882a593Smuzhiyun 			}
1005*4882a593Smuzhiyun 			val |= BIT(chan->scan_index +
1006*4882a593Smuzhiyun 					ev_regs->ev_cfg_chan_shift);
1007*4882a593Smuzhiyun 		} else {
1008*4882a593Smuzhiyun 			if (mma8452_freefall_mode_enabled(data))
1009*4882a593Smuzhiyun 				return 0;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 			val &= ~BIT(chan->scan_index +
1012*4882a593Smuzhiyun 					ev_regs->ev_cfg_chan_shift);
1013*4882a593Smuzhiyun 		}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 		val |= ev_regs->ev_cfg_ele;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 		return mma8452_change_config(data, ev_regs->ev_cfg, val);
1018*4882a593Smuzhiyun 	default:
1019*4882a593Smuzhiyun 		return -EINVAL;
1020*4882a593Smuzhiyun 	}
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun 
mma8452_transient_interrupt(struct iio_dev * indio_dev)1023*4882a593Smuzhiyun static void mma8452_transient_interrupt(struct iio_dev *indio_dev)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
1026*4882a593Smuzhiyun 	s64 ts = iio_get_time_ns(indio_dev);
1027*4882a593Smuzhiyun 	int src;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	src = i2c_smbus_read_byte_data(data->client, MMA8452_TRANSIENT_SRC);
1030*4882a593Smuzhiyun 	if (src < 0)
1031*4882a593Smuzhiyun 		return;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	if (src & MMA8452_TRANSIENT_SRC_XTRANSE)
1034*4882a593Smuzhiyun 		iio_push_event(indio_dev,
1035*4882a593Smuzhiyun 			       IIO_MOD_EVENT_CODE(IIO_ACCEL, 0, IIO_MOD_X,
1036*4882a593Smuzhiyun 						  IIO_EV_TYPE_MAG,
1037*4882a593Smuzhiyun 						  IIO_EV_DIR_RISING),
1038*4882a593Smuzhiyun 			       ts);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	if (src & MMA8452_TRANSIENT_SRC_YTRANSE)
1041*4882a593Smuzhiyun 		iio_push_event(indio_dev,
1042*4882a593Smuzhiyun 			       IIO_MOD_EVENT_CODE(IIO_ACCEL, 0, IIO_MOD_Y,
1043*4882a593Smuzhiyun 						  IIO_EV_TYPE_MAG,
1044*4882a593Smuzhiyun 						  IIO_EV_DIR_RISING),
1045*4882a593Smuzhiyun 			       ts);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	if (src & MMA8452_TRANSIENT_SRC_ZTRANSE)
1048*4882a593Smuzhiyun 		iio_push_event(indio_dev,
1049*4882a593Smuzhiyun 			       IIO_MOD_EVENT_CODE(IIO_ACCEL, 0, IIO_MOD_Z,
1050*4882a593Smuzhiyun 						  IIO_EV_TYPE_MAG,
1051*4882a593Smuzhiyun 						  IIO_EV_DIR_RISING),
1052*4882a593Smuzhiyun 			       ts);
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun 
mma8452_interrupt(int irq,void * p)1055*4882a593Smuzhiyun static irqreturn_t mma8452_interrupt(int irq, void *p)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun 	struct iio_dev *indio_dev = p;
1058*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
1059*4882a593Smuzhiyun 	int ret = IRQ_NONE;
1060*4882a593Smuzhiyun 	int src;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	src = i2c_smbus_read_byte_data(data->client, MMA8452_INT_SRC);
1063*4882a593Smuzhiyun 	if (src < 0)
1064*4882a593Smuzhiyun 		return IRQ_NONE;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	if (!(src & (data->chip_info->enabled_events | MMA8452_INT_DRDY)))
1067*4882a593Smuzhiyun 		return IRQ_NONE;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	if (src & MMA8452_INT_DRDY) {
1070*4882a593Smuzhiyun 		iio_trigger_poll_chained(indio_dev->trig);
1071*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1072*4882a593Smuzhiyun 	}
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	if (src & MMA8452_INT_FF_MT) {
1075*4882a593Smuzhiyun 		if (mma8452_freefall_mode_enabled(data)) {
1076*4882a593Smuzhiyun 			s64 ts = iio_get_time_ns(indio_dev);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 			iio_push_event(indio_dev,
1079*4882a593Smuzhiyun 				       IIO_MOD_EVENT_CODE(IIO_ACCEL, 0,
1080*4882a593Smuzhiyun 							  IIO_MOD_X_AND_Y_AND_Z,
1081*4882a593Smuzhiyun 							  IIO_EV_TYPE_MAG,
1082*4882a593Smuzhiyun 							  IIO_EV_DIR_FALLING),
1083*4882a593Smuzhiyun 					ts);
1084*4882a593Smuzhiyun 		}
1085*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1086*4882a593Smuzhiyun 	}
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	if (src & MMA8452_INT_TRANS) {
1089*4882a593Smuzhiyun 		mma8452_transient_interrupt(indio_dev);
1090*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1091*4882a593Smuzhiyun 	}
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	return ret;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
mma8452_trigger_handler(int irq,void * p)1096*4882a593Smuzhiyun static irqreturn_t mma8452_trigger_handler(int irq, void *p)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	struct iio_poll_func *pf = p;
1099*4882a593Smuzhiyun 	struct iio_dev *indio_dev = pf->indio_dev;
1100*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
1101*4882a593Smuzhiyun 	int ret;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	ret = mma8452_read(data, data->buffer.channels);
1104*4882a593Smuzhiyun 	if (ret < 0)
1105*4882a593Smuzhiyun 		goto done;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	iio_push_to_buffers_with_timestamp(indio_dev, &data->buffer,
1108*4882a593Smuzhiyun 					   iio_get_time_ns(indio_dev));
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun done:
1111*4882a593Smuzhiyun 	iio_trigger_notify_done(indio_dev->trig);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	return IRQ_HANDLED;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
mma8452_reg_access_dbg(struct iio_dev * indio_dev,unsigned int reg,unsigned int writeval,unsigned int * readval)1116*4882a593Smuzhiyun static int mma8452_reg_access_dbg(struct iio_dev *indio_dev,
1117*4882a593Smuzhiyun 				  unsigned int reg, unsigned int writeval,
1118*4882a593Smuzhiyun 				  unsigned int *readval)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	int ret;
1121*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	if (reg > MMA8452_MAX_REG)
1124*4882a593Smuzhiyun 		return -EINVAL;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	if (!readval)
1127*4882a593Smuzhiyun 		return mma8452_change_config(data, reg, writeval);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	ret = i2c_smbus_read_byte_data(data->client, reg);
1130*4882a593Smuzhiyun 	if (ret < 0)
1131*4882a593Smuzhiyun 		return ret;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	*readval = ret;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	return 0;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun static const struct iio_event_spec mma8452_freefall_event[] = {
1139*4882a593Smuzhiyun 	{
1140*4882a593Smuzhiyun 		.type = IIO_EV_TYPE_MAG,
1141*4882a593Smuzhiyun 		.dir = IIO_EV_DIR_FALLING,
1142*4882a593Smuzhiyun 		.mask_separate = BIT(IIO_EV_INFO_ENABLE),
1143*4882a593Smuzhiyun 		.mask_shared_by_type = BIT(IIO_EV_INFO_VALUE) |
1144*4882a593Smuzhiyun 					BIT(IIO_EV_INFO_PERIOD) |
1145*4882a593Smuzhiyun 					BIT(IIO_EV_INFO_HIGH_PASS_FILTER_3DB)
1146*4882a593Smuzhiyun 	},
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun static const struct iio_event_spec mma8652_freefall_event[] = {
1150*4882a593Smuzhiyun 	{
1151*4882a593Smuzhiyun 		.type = IIO_EV_TYPE_MAG,
1152*4882a593Smuzhiyun 		.dir = IIO_EV_DIR_FALLING,
1153*4882a593Smuzhiyun 		.mask_separate = BIT(IIO_EV_INFO_ENABLE),
1154*4882a593Smuzhiyun 		.mask_shared_by_type = BIT(IIO_EV_INFO_VALUE) |
1155*4882a593Smuzhiyun 					BIT(IIO_EV_INFO_PERIOD)
1156*4882a593Smuzhiyun 	},
1157*4882a593Smuzhiyun };
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun static const struct iio_event_spec mma8452_transient_event[] = {
1160*4882a593Smuzhiyun 	{
1161*4882a593Smuzhiyun 		.type = IIO_EV_TYPE_MAG,
1162*4882a593Smuzhiyun 		.dir = IIO_EV_DIR_RISING,
1163*4882a593Smuzhiyun 		.mask_separate = BIT(IIO_EV_INFO_ENABLE),
1164*4882a593Smuzhiyun 		.mask_shared_by_type = BIT(IIO_EV_INFO_VALUE) |
1165*4882a593Smuzhiyun 					BIT(IIO_EV_INFO_PERIOD) |
1166*4882a593Smuzhiyun 					BIT(IIO_EV_INFO_HIGH_PASS_FILTER_3DB)
1167*4882a593Smuzhiyun 	},
1168*4882a593Smuzhiyun };
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun static const struct iio_event_spec mma8452_motion_event[] = {
1171*4882a593Smuzhiyun 	{
1172*4882a593Smuzhiyun 		.type = IIO_EV_TYPE_MAG,
1173*4882a593Smuzhiyun 		.dir = IIO_EV_DIR_RISING,
1174*4882a593Smuzhiyun 		.mask_separate = BIT(IIO_EV_INFO_ENABLE),
1175*4882a593Smuzhiyun 		.mask_shared_by_type = BIT(IIO_EV_INFO_VALUE) |
1176*4882a593Smuzhiyun 					BIT(IIO_EV_INFO_PERIOD)
1177*4882a593Smuzhiyun 	},
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun /*
1181*4882a593Smuzhiyun  * Threshold is configured in fixed 8G/127 steps regardless of
1182*4882a593Smuzhiyun  * currently selected scale for measurement.
1183*4882a593Smuzhiyun  */
1184*4882a593Smuzhiyun static IIO_CONST_ATTR_NAMED(accel_transient_scale, in_accel_scale, "0.617742");
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun static struct attribute *mma8452_event_attributes[] = {
1187*4882a593Smuzhiyun 	&iio_const_attr_accel_transient_scale.dev_attr.attr,
1188*4882a593Smuzhiyun 	NULL,
1189*4882a593Smuzhiyun };
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun static struct attribute_group mma8452_event_attribute_group = {
1192*4882a593Smuzhiyun 	.attrs = mma8452_event_attributes,
1193*4882a593Smuzhiyun };
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun #define MMA8452_FREEFALL_CHANNEL(modifier) { \
1196*4882a593Smuzhiyun 	.type = IIO_ACCEL, \
1197*4882a593Smuzhiyun 	.modified = 1, \
1198*4882a593Smuzhiyun 	.channel2 = modifier, \
1199*4882a593Smuzhiyun 	.scan_index = -1, \
1200*4882a593Smuzhiyun 	.event_spec = mma8452_freefall_event, \
1201*4882a593Smuzhiyun 	.num_event_specs = ARRAY_SIZE(mma8452_freefall_event), \
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun #define MMA8652_FREEFALL_CHANNEL(modifier) { \
1205*4882a593Smuzhiyun 	.type = IIO_ACCEL, \
1206*4882a593Smuzhiyun 	.modified = 1, \
1207*4882a593Smuzhiyun 	.channel2 = modifier, \
1208*4882a593Smuzhiyun 	.scan_index = -1, \
1209*4882a593Smuzhiyun 	.event_spec = mma8652_freefall_event, \
1210*4882a593Smuzhiyun 	.num_event_specs = ARRAY_SIZE(mma8652_freefall_event), \
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun #define MMA8452_CHANNEL(axis, idx, bits) { \
1214*4882a593Smuzhiyun 	.type = IIO_ACCEL, \
1215*4882a593Smuzhiyun 	.modified = 1, \
1216*4882a593Smuzhiyun 	.channel2 = IIO_MOD_##axis, \
1217*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
1218*4882a593Smuzhiyun 			      BIT(IIO_CHAN_INFO_CALIBBIAS), \
1219*4882a593Smuzhiyun 	.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
1220*4882a593Smuzhiyun 			BIT(IIO_CHAN_INFO_SCALE) | \
1221*4882a593Smuzhiyun 			BIT(IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY) | \
1222*4882a593Smuzhiyun 			BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO), \
1223*4882a593Smuzhiyun 	.scan_index = idx, \
1224*4882a593Smuzhiyun 	.scan_type = { \
1225*4882a593Smuzhiyun 		.sign = 's', \
1226*4882a593Smuzhiyun 		.realbits = (bits), \
1227*4882a593Smuzhiyun 		.storagebits = 16, \
1228*4882a593Smuzhiyun 		.shift = 16 - (bits), \
1229*4882a593Smuzhiyun 		.endianness = IIO_BE, \
1230*4882a593Smuzhiyun 	}, \
1231*4882a593Smuzhiyun 	.event_spec = mma8452_transient_event, \
1232*4882a593Smuzhiyun 	.num_event_specs = ARRAY_SIZE(mma8452_transient_event), \
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun #define MMA8652_CHANNEL(axis, idx, bits) { \
1236*4882a593Smuzhiyun 	.type = IIO_ACCEL, \
1237*4882a593Smuzhiyun 	.modified = 1, \
1238*4882a593Smuzhiyun 	.channel2 = IIO_MOD_##axis, \
1239*4882a593Smuzhiyun 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
1240*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_CALIBBIAS), \
1241*4882a593Smuzhiyun 	.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
1242*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_SCALE) | \
1243*4882a593Smuzhiyun 		BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO), \
1244*4882a593Smuzhiyun 	.scan_index = idx, \
1245*4882a593Smuzhiyun 	.scan_type = { \
1246*4882a593Smuzhiyun 		.sign = 's', \
1247*4882a593Smuzhiyun 		.realbits = (bits), \
1248*4882a593Smuzhiyun 		.storagebits = 16, \
1249*4882a593Smuzhiyun 		.shift = 16 - (bits), \
1250*4882a593Smuzhiyun 		.endianness = IIO_BE, \
1251*4882a593Smuzhiyun 	}, \
1252*4882a593Smuzhiyun 	.event_spec = mma8452_motion_event, \
1253*4882a593Smuzhiyun 	.num_event_specs = ARRAY_SIZE(mma8452_motion_event), \
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun static const struct iio_chan_spec mma8451_channels[] = {
1257*4882a593Smuzhiyun 	MMA8452_CHANNEL(X, idx_x, 14),
1258*4882a593Smuzhiyun 	MMA8452_CHANNEL(Y, idx_y, 14),
1259*4882a593Smuzhiyun 	MMA8452_CHANNEL(Z, idx_z, 14),
1260*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(idx_ts),
1261*4882a593Smuzhiyun 	MMA8452_FREEFALL_CHANNEL(IIO_MOD_X_AND_Y_AND_Z),
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun static const struct iio_chan_spec mma8452_channels[] = {
1265*4882a593Smuzhiyun 	MMA8452_CHANNEL(X, idx_x, 12),
1266*4882a593Smuzhiyun 	MMA8452_CHANNEL(Y, idx_y, 12),
1267*4882a593Smuzhiyun 	MMA8452_CHANNEL(Z, idx_z, 12),
1268*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(idx_ts),
1269*4882a593Smuzhiyun 	MMA8452_FREEFALL_CHANNEL(IIO_MOD_X_AND_Y_AND_Z),
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun static const struct iio_chan_spec mma8453_channels[] = {
1273*4882a593Smuzhiyun 	MMA8452_CHANNEL(X, idx_x, 10),
1274*4882a593Smuzhiyun 	MMA8452_CHANNEL(Y, idx_y, 10),
1275*4882a593Smuzhiyun 	MMA8452_CHANNEL(Z, idx_z, 10),
1276*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(idx_ts),
1277*4882a593Smuzhiyun 	MMA8452_FREEFALL_CHANNEL(IIO_MOD_X_AND_Y_AND_Z),
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun static const struct iio_chan_spec mma8652_channels[] = {
1281*4882a593Smuzhiyun 	MMA8652_CHANNEL(X, idx_x, 12),
1282*4882a593Smuzhiyun 	MMA8652_CHANNEL(Y, idx_y, 12),
1283*4882a593Smuzhiyun 	MMA8652_CHANNEL(Z, idx_z, 12),
1284*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(idx_ts),
1285*4882a593Smuzhiyun 	MMA8652_FREEFALL_CHANNEL(IIO_MOD_X_AND_Y_AND_Z),
1286*4882a593Smuzhiyun };
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun static const struct iio_chan_spec mma8653_channels[] = {
1289*4882a593Smuzhiyun 	MMA8652_CHANNEL(X, idx_x, 10),
1290*4882a593Smuzhiyun 	MMA8652_CHANNEL(Y, idx_y, 10),
1291*4882a593Smuzhiyun 	MMA8652_CHANNEL(Z, idx_z, 10),
1292*4882a593Smuzhiyun 	IIO_CHAN_SOFT_TIMESTAMP(idx_ts),
1293*4882a593Smuzhiyun 	MMA8652_FREEFALL_CHANNEL(IIO_MOD_X_AND_Y_AND_Z),
1294*4882a593Smuzhiyun };
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun enum {
1297*4882a593Smuzhiyun 	mma8451,
1298*4882a593Smuzhiyun 	mma8452,
1299*4882a593Smuzhiyun 	mma8453,
1300*4882a593Smuzhiyun 	mma8652,
1301*4882a593Smuzhiyun 	mma8653,
1302*4882a593Smuzhiyun 	fxls8471,
1303*4882a593Smuzhiyun };
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun static const struct mma_chip_info mma_chip_info_table[] = {
1306*4882a593Smuzhiyun 	[mma8451] = {
1307*4882a593Smuzhiyun 		.name = "mma8451",
1308*4882a593Smuzhiyun 		.chip_id = MMA8451_DEVICE_ID,
1309*4882a593Smuzhiyun 		.channels = mma8451_channels,
1310*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(mma8451_channels),
1311*4882a593Smuzhiyun 		/*
1312*4882a593Smuzhiyun 		 * Hardware has fullscale of -2G, -4G, -8G corresponding to
1313*4882a593Smuzhiyun 		 * raw value -8192 for 14 bit, -2048 for 12 bit or -512 for 10
1314*4882a593Smuzhiyun 		 * bit.
1315*4882a593Smuzhiyun 		 * The userspace interface uses m/s^2 and we declare micro units
1316*4882a593Smuzhiyun 		 * So scale factor for 12 bit here is given by:
1317*4882a593Smuzhiyun 		 *	g * N * 1000000 / 2048 for N = 2, 4, 8 and g=9.80665
1318*4882a593Smuzhiyun 		 */
1319*4882a593Smuzhiyun 		.mma_scales = { {0, 2394}, {0, 4788}, {0, 9577} },
1320*4882a593Smuzhiyun 		/*
1321*4882a593Smuzhiyun 		 * Although we enable the interrupt sources once and for
1322*4882a593Smuzhiyun 		 * all here the event detection itself is not enabled until
1323*4882a593Smuzhiyun 		 * userspace asks for it by mma8452_write_event_config()
1324*4882a593Smuzhiyun 		 */
1325*4882a593Smuzhiyun 		.all_events = MMA8452_INT_DRDY |
1326*4882a593Smuzhiyun 					MMA8452_INT_TRANS |
1327*4882a593Smuzhiyun 					MMA8452_INT_FF_MT,
1328*4882a593Smuzhiyun 		.enabled_events = MMA8452_INT_TRANS |
1329*4882a593Smuzhiyun 					MMA8452_INT_FF_MT,
1330*4882a593Smuzhiyun 	},
1331*4882a593Smuzhiyun 	[mma8452] = {
1332*4882a593Smuzhiyun 		.name = "mma8452",
1333*4882a593Smuzhiyun 		.chip_id = MMA8452_DEVICE_ID,
1334*4882a593Smuzhiyun 		.channels = mma8452_channels,
1335*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(mma8452_channels),
1336*4882a593Smuzhiyun 		.mma_scales = { {0, 9577}, {0, 19154}, {0, 38307} },
1337*4882a593Smuzhiyun 		/*
1338*4882a593Smuzhiyun 		 * Although we enable the interrupt sources once and for
1339*4882a593Smuzhiyun 		 * all here the event detection itself is not enabled until
1340*4882a593Smuzhiyun 		 * userspace asks for it by mma8452_write_event_config()
1341*4882a593Smuzhiyun 		 */
1342*4882a593Smuzhiyun 		.all_events = MMA8452_INT_DRDY |
1343*4882a593Smuzhiyun 					MMA8452_INT_TRANS |
1344*4882a593Smuzhiyun 					MMA8452_INT_FF_MT,
1345*4882a593Smuzhiyun 		.enabled_events = MMA8452_INT_TRANS |
1346*4882a593Smuzhiyun 					MMA8452_INT_FF_MT,
1347*4882a593Smuzhiyun 	},
1348*4882a593Smuzhiyun 	[mma8453] = {
1349*4882a593Smuzhiyun 		.name = "mma8453",
1350*4882a593Smuzhiyun 		.chip_id = MMA8453_DEVICE_ID,
1351*4882a593Smuzhiyun 		.channels = mma8453_channels,
1352*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(mma8453_channels),
1353*4882a593Smuzhiyun 		.mma_scales = { {0, 38307}, {0, 76614}, {0, 153228} },
1354*4882a593Smuzhiyun 		/*
1355*4882a593Smuzhiyun 		 * Although we enable the interrupt sources once and for
1356*4882a593Smuzhiyun 		 * all here the event detection itself is not enabled until
1357*4882a593Smuzhiyun 		 * userspace asks for it by mma8452_write_event_config()
1358*4882a593Smuzhiyun 		 */
1359*4882a593Smuzhiyun 		.all_events = MMA8452_INT_DRDY |
1360*4882a593Smuzhiyun 					MMA8452_INT_TRANS |
1361*4882a593Smuzhiyun 					MMA8452_INT_FF_MT,
1362*4882a593Smuzhiyun 		.enabled_events = MMA8452_INT_TRANS |
1363*4882a593Smuzhiyun 					MMA8452_INT_FF_MT,
1364*4882a593Smuzhiyun 	},
1365*4882a593Smuzhiyun 	[mma8652] = {
1366*4882a593Smuzhiyun 		.name = "mma8652",
1367*4882a593Smuzhiyun 		.chip_id = MMA8652_DEVICE_ID,
1368*4882a593Smuzhiyun 		.channels = mma8652_channels,
1369*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(mma8652_channels),
1370*4882a593Smuzhiyun 		.mma_scales = { {0, 9577}, {0, 19154}, {0, 38307} },
1371*4882a593Smuzhiyun 		.all_events = MMA8452_INT_DRDY |
1372*4882a593Smuzhiyun 					MMA8452_INT_FF_MT,
1373*4882a593Smuzhiyun 		.enabled_events = MMA8452_INT_FF_MT,
1374*4882a593Smuzhiyun 	},
1375*4882a593Smuzhiyun 	[mma8653] = {
1376*4882a593Smuzhiyun 		.name = "mma8653",
1377*4882a593Smuzhiyun 		.chip_id = MMA8653_DEVICE_ID,
1378*4882a593Smuzhiyun 		.channels = mma8653_channels,
1379*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(mma8653_channels),
1380*4882a593Smuzhiyun 		.mma_scales = { {0, 38307}, {0, 76614}, {0, 153228} },
1381*4882a593Smuzhiyun 		/*
1382*4882a593Smuzhiyun 		 * Although we enable the interrupt sources once and for
1383*4882a593Smuzhiyun 		 * all here the event detection itself is not enabled until
1384*4882a593Smuzhiyun 		 * userspace asks for it by mma8452_write_event_config()
1385*4882a593Smuzhiyun 		 */
1386*4882a593Smuzhiyun 		.all_events = MMA8452_INT_DRDY |
1387*4882a593Smuzhiyun 					MMA8452_INT_FF_MT,
1388*4882a593Smuzhiyun 		.enabled_events = MMA8452_INT_FF_MT,
1389*4882a593Smuzhiyun 	},
1390*4882a593Smuzhiyun 	[fxls8471] = {
1391*4882a593Smuzhiyun 		.name = "fxls8471",
1392*4882a593Smuzhiyun 		.chip_id = FXLS8471_DEVICE_ID,
1393*4882a593Smuzhiyun 		.channels = mma8451_channels,
1394*4882a593Smuzhiyun 		.num_channels = ARRAY_SIZE(mma8451_channels),
1395*4882a593Smuzhiyun 		.mma_scales = { {0, 2394}, {0, 4788}, {0, 9577} },
1396*4882a593Smuzhiyun 		/*
1397*4882a593Smuzhiyun 		 * Although we enable the interrupt sources once and for
1398*4882a593Smuzhiyun 		 * all here the event detection itself is not enabled until
1399*4882a593Smuzhiyun 		 * userspace asks for it by mma8452_write_event_config()
1400*4882a593Smuzhiyun 		 */
1401*4882a593Smuzhiyun 		.all_events = MMA8452_INT_DRDY |
1402*4882a593Smuzhiyun 					MMA8452_INT_TRANS |
1403*4882a593Smuzhiyun 					MMA8452_INT_FF_MT,
1404*4882a593Smuzhiyun 		.enabled_events = MMA8452_INT_TRANS |
1405*4882a593Smuzhiyun 					MMA8452_INT_FF_MT,
1406*4882a593Smuzhiyun 	},
1407*4882a593Smuzhiyun };
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun static struct attribute *mma8452_attributes[] = {
1410*4882a593Smuzhiyun 	&iio_dev_attr_sampling_frequency_available.dev_attr.attr,
1411*4882a593Smuzhiyun 	&iio_dev_attr_in_accel_scale_available.dev_attr.attr,
1412*4882a593Smuzhiyun 	&iio_dev_attr_in_accel_filter_high_pass_3db_frequency_available.dev_attr.attr,
1413*4882a593Smuzhiyun 	&iio_dev_attr_in_accel_oversampling_ratio_available.dev_attr.attr,
1414*4882a593Smuzhiyun 	NULL
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun static const struct attribute_group mma8452_group = {
1418*4882a593Smuzhiyun 	.attrs = mma8452_attributes,
1419*4882a593Smuzhiyun };
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun static const struct iio_info mma8452_info = {
1422*4882a593Smuzhiyun 	.attrs = &mma8452_group,
1423*4882a593Smuzhiyun 	.read_raw = &mma8452_read_raw,
1424*4882a593Smuzhiyun 	.write_raw = &mma8452_write_raw,
1425*4882a593Smuzhiyun 	.event_attrs = &mma8452_event_attribute_group,
1426*4882a593Smuzhiyun 	.read_event_value = &mma8452_read_event_value,
1427*4882a593Smuzhiyun 	.write_event_value = &mma8452_write_event_value,
1428*4882a593Smuzhiyun 	.read_event_config = &mma8452_read_event_config,
1429*4882a593Smuzhiyun 	.write_event_config = &mma8452_write_event_config,
1430*4882a593Smuzhiyun 	.debugfs_reg_access = &mma8452_reg_access_dbg,
1431*4882a593Smuzhiyun };
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun static const unsigned long mma8452_scan_masks[] = {0x7, 0};
1434*4882a593Smuzhiyun 
mma8452_data_rdy_trigger_set_state(struct iio_trigger * trig,bool state)1435*4882a593Smuzhiyun static int mma8452_data_rdy_trigger_set_state(struct iio_trigger *trig,
1436*4882a593Smuzhiyun 					      bool state)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun 	struct iio_dev *indio_dev = iio_trigger_get_drvdata(trig);
1439*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
1440*4882a593Smuzhiyun 	int reg, ret;
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	ret = mma8452_set_runtime_pm_state(data->client, state);
1443*4882a593Smuzhiyun 	if (ret)
1444*4882a593Smuzhiyun 		return ret;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	reg = i2c_smbus_read_byte_data(data->client, MMA8452_CTRL_REG4);
1447*4882a593Smuzhiyun 	if (reg < 0)
1448*4882a593Smuzhiyun 		return reg;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	if (state)
1451*4882a593Smuzhiyun 		reg |= MMA8452_INT_DRDY;
1452*4882a593Smuzhiyun 	else
1453*4882a593Smuzhiyun 		reg &= ~MMA8452_INT_DRDY;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	return mma8452_change_config(data, MMA8452_CTRL_REG4, reg);
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun static const struct iio_trigger_ops mma8452_trigger_ops = {
1459*4882a593Smuzhiyun 	.set_trigger_state = mma8452_data_rdy_trigger_set_state,
1460*4882a593Smuzhiyun 	.validate_device = iio_trigger_validate_own_device,
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun 
mma8452_trigger_setup(struct iio_dev * indio_dev)1463*4882a593Smuzhiyun static int mma8452_trigger_setup(struct iio_dev *indio_dev)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
1466*4882a593Smuzhiyun 	struct iio_trigger *trig;
1467*4882a593Smuzhiyun 	int ret;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	trig = devm_iio_trigger_alloc(&data->client->dev, "%s-dev%d",
1470*4882a593Smuzhiyun 				      indio_dev->name,
1471*4882a593Smuzhiyun 				      indio_dev->id);
1472*4882a593Smuzhiyun 	if (!trig)
1473*4882a593Smuzhiyun 		return -ENOMEM;
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	trig->dev.parent = &data->client->dev;
1476*4882a593Smuzhiyun 	trig->ops = &mma8452_trigger_ops;
1477*4882a593Smuzhiyun 	iio_trigger_set_drvdata(trig, indio_dev);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	ret = iio_trigger_register(trig);
1480*4882a593Smuzhiyun 	if (ret)
1481*4882a593Smuzhiyun 		return ret;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	indio_dev->trig = iio_trigger_get(trig);
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	return 0;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun 
mma8452_trigger_cleanup(struct iio_dev * indio_dev)1488*4882a593Smuzhiyun static void mma8452_trigger_cleanup(struct iio_dev *indio_dev)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	if (indio_dev->trig)
1491*4882a593Smuzhiyun 		iio_trigger_unregister(indio_dev->trig);
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun 
mma8452_reset(struct i2c_client * client)1494*4882a593Smuzhiyun static int mma8452_reset(struct i2c_client *client)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun 	int i;
1497*4882a593Smuzhiyun 	int ret;
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	/*
1500*4882a593Smuzhiyun 	 * Find on fxls8471, after config reset bit, it reset immediately,
1501*4882a593Smuzhiyun 	 * and will not give ACK, so here do not check the return value.
1502*4882a593Smuzhiyun 	 * The following code will read the reset register, and check whether
1503*4882a593Smuzhiyun 	 * this reset works.
1504*4882a593Smuzhiyun 	 */
1505*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(client, MMA8452_CTRL_REG2,
1506*4882a593Smuzhiyun 					MMA8452_CTRL_REG2_RST);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
1509*4882a593Smuzhiyun 		usleep_range(100, 200);
1510*4882a593Smuzhiyun 		ret = i2c_smbus_read_byte_data(client, MMA8452_CTRL_REG2);
1511*4882a593Smuzhiyun 		if (ret == -EIO)
1512*4882a593Smuzhiyun 			continue; /* I2C comm reset */
1513*4882a593Smuzhiyun 		if (ret < 0)
1514*4882a593Smuzhiyun 			return ret;
1515*4882a593Smuzhiyun 		if (!(ret & MMA8452_CTRL_REG2_RST))
1516*4882a593Smuzhiyun 			return 0;
1517*4882a593Smuzhiyun 	}
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	return -ETIMEDOUT;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun static const struct of_device_id mma8452_dt_ids[] = {
1523*4882a593Smuzhiyun 	{ .compatible = "fsl,mma8451", .data = &mma_chip_info_table[mma8451] },
1524*4882a593Smuzhiyun 	{ .compatible = "fsl,mma8452", .data = &mma_chip_info_table[mma8452] },
1525*4882a593Smuzhiyun 	{ .compatible = "fsl,mma8453", .data = &mma_chip_info_table[mma8453] },
1526*4882a593Smuzhiyun 	{ .compatible = "fsl,mma8652", .data = &mma_chip_info_table[mma8652] },
1527*4882a593Smuzhiyun 	{ .compatible = "fsl,mma8653", .data = &mma_chip_info_table[mma8653] },
1528*4882a593Smuzhiyun 	{ .compatible = "fsl,fxls8471", .data = &mma_chip_info_table[fxls8471] },
1529*4882a593Smuzhiyun 	{ }
1530*4882a593Smuzhiyun };
1531*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mma8452_dt_ids);
1532*4882a593Smuzhiyun 
mma8452_probe(struct i2c_client * client,const struct i2c_device_id * id)1533*4882a593Smuzhiyun static int mma8452_probe(struct i2c_client *client,
1534*4882a593Smuzhiyun 			 const struct i2c_device_id *id)
1535*4882a593Smuzhiyun {
1536*4882a593Smuzhiyun 	struct mma8452_data *data;
1537*4882a593Smuzhiyun 	struct iio_dev *indio_dev;
1538*4882a593Smuzhiyun 	int ret;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	indio_dev = devm_iio_device_alloc(&client->dev, sizeof(*data));
1541*4882a593Smuzhiyun 	if (!indio_dev)
1542*4882a593Smuzhiyun 		return -ENOMEM;
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	data = iio_priv(indio_dev);
1545*4882a593Smuzhiyun 	data->client = client;
1546*4882a593Smuzhiyun 	mutex_init(&data->lock);
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	data->chip_info = device_get_match_data(&client->dev);
1549*4882a593Smuzhiyun 	if (!data->chip_info) {
1550*4882a593Smuzhiyun 		if (id) {
1551*4882a593Smuzhiyun 			data->chip_info = &mma_chip_info_table[id->driver_data];
1552*4882a593Smuzhiyun 		} else {
1553*4882a593Smuzhiyun 			dev_err(&client->dev, "unknown device model\n");
1554*4882a593Smuzhiyun 			return -ENODEV;
1555*4882a593Smuzhiyun 		}
1556*4882a593Smuzhiyun 	}
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	data->vdd_reg = devm_regulator_get(&client->dev, "vdd");
1559*4882a593Smuzhiyun 	if (IS_ERR(data->vdd_reg))
1560*4882a593Smuzhiyun 		return dev_err_probe(&client->dev, PTR_ERR(data->vdd_reg),
1561*4882a593Smuzhiyun 				     "failed to get VDD regulator!\n");
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	data->vddio_reg = devm_regulator_get(&client->dev, "vddio");
1564*4882a593Smuzhiyun 	if (IS_ERR(data->vddio_reg))
1565*4882a593Smuzhiyun 		return dev_err_probe(&client->dev, PTR_ERR(data->vddio_reg),
1566*4882a593Smuzhiyun 				     "failed to get VDDIO regulator!\n");
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	ret = regulator_enable(data->vdd_reg);
1569*4882a593Smuzhiyun 	if (ret) {
1570*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to enable VDD regulator!\n");
1571*4882a593Smuzhiyun 		return ret;
1572*4882a593Smuzhiyun 	}
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	ret = regulator_enable(data->vddio_reg);
1575*4882a593Smuzhiyun 	if (ret) {
1576*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to enable VDDIO regulator!\n");
1577*4882a593Smuzhiyun 		goto disable_regulator_vdd;
1578*4882a593Smuzhiyun 	}
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	ret = i2c_smbus_read_byte_data(client, MMA8452_WHO_AM_I);
1581*4882a593Smuzhiyun 	if (ret < 0)
1582*4882a593Smuzhiyun 		goto disable_regulators;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	switch (ret) {
1585*4882a593Smuzhiyun 	case MMA8451_DEVICE_ID:
1586*4882a593Smuzhiyun 	case MMA8452_DEVICE_ID:
1587*4882a593Smuzhiyun 	case MMA8453_DEVICE_ID:
1588*4882a593Smuzhiyun 	case MMA8652_DEVICE_ID:
1589*4882a593Smuzhiyun 	case MMA8653_DEVICE_ID:
1590*4882a593Smuzhiyun 	case FXLS8471_DEVICE_ID:
1591*4882a593Smuzhiyun 		if (ret == data->chip_info->chip_id)
1592*4882a593Smuzhiyun 			break;
1593*4882a593Smuzhiyun 		fallthrough;
1594*4882a593Smuzhiyun 	default:
1595*4882a593Smuzhiyun 		ret = -ENODEV;
1596*4882a593Smuzhiyun 		goto disable_regulators;
1597*4882a593Smuzhiyun 	}
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	dev_info(&client->dev, "registering %s accelerometer; ID 0x%x\n",
1600*4882a593Smuzhiyun 		 data->chip_info->name, data->chip_info->chip_id);
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	i2c_set_clientdata(client, indio_dev);
1603*4882a593Smuzhiyun 	indio_dev->info = &mma8452_info;
1604*4882a593Smuzhiyun 	indio_dev->name = data->chip_info->name;
1605*4882a593Smuzhiyun 	indio_dev->modes = INDIO_DIRECT_MODE;
1606*4882a593Smuzhiyun 	indio_dev->channels = data->chip_info->channels;
1607*4882a593Smuzhiyun 	indio_dev->num_channels = data->chip_info->num_channels;
1608*4882a593Smuzhiyun 	indio_dev->available_scan_masks = mma8452_scan_masks;
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	ret = mma8452_reset(client);
1611*4882a593Smuzhiyun 	if (ret < 0)
1612*4882a593Smuzhiyun 		goto disable_regulators;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	data->data_cfg = MMA8452_DATA_CFG_FS_2G;
1615*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, MMA8452_DATA_CFG,
1616*4882a593Smuzhiyun 					data->data_cfg);
1617*4882a593Smuzhiyun 	if (ret < 0)
1618*4882a593Smuzhiyun 		goto disable_regulators;
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	/*
1621*4882a593Smuzhiyun 	 * By default set transient threshold to max to avoid events if
1622*4882a593Smuzhiyun 	 * enabling without configuring threshold.
1623*4882a593Smuzhiyun 	 */
1624*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, MMA8452_TRANSIENT_THS,
1625*4882a593Smuzhiyun 					MMA8452_TRANSIENT_THS_MASK);
1626*4882a593Smuzhiyun 	if (ret < 0)
1627*4882a593Smuzhiyun 		goto disable_regulators;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	if (client->irq) {
1630*4882a593Smuzhiyun 		int irq2;
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 		irq2 = of_irq_get_byname(client->dev.of_node, "INT2");
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 		if (irq2 == client->irq) {
1635*4882a593Smuzhiyun 			dev_dbg(&client->dev, "using interrupt line INT2\n");
1636*4882a593Smuzhiyun 		} else {
1637*4882a593Smuzhiyun 			ret = i2c_smbus_write_byte_data(client,
1638*4882a593Smuzhiyun 						MMA8452_CTRL_REG5,
1639*4882a593Smuzhiyun 						data->chip_info->all_events);
1640*4882a593Smuzhiyun 			if (ret < 0)
1641*4882a593Smuzhiyun 				goto disable_regulators;
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 			dev_dbg(&client->dev, "using interrupt line INT1\n");
1644*4882a593Smuzhiyun 		}
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 		ret = i2c_smbus_write_byte_data(client,
1647*4882a593Smuzhiyun 					MMA8452_CTRL_REG4,
1648*4882a593Smuzhiyun 					data->chip_info->enabled_events);
1649*4882a593Smuzhiyun 		if (ret < 0)
1650*4882a593Smuzhiyun 			goto disable_regulators;
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 		ret = mma8452_trigger_setup(indio_dev);
1653*4882a593Smuzhiyun 		if (ret < 0)
1654*4882a593Smuzhiyun 			goto disable_regulators;
1655*4882a593Smuzhiyun 	}
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	data->ctrl_reg1 = MMA8452_CTRL_ACTIVE |
1658*4882a593Smuzhiyun 			  (MMA8452_CTRL_DR_DEFAULT << MMA8452_CTRL_DR_SHIFT);
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	data->sleep_val = mma8452_calculate_sleep(data);
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, MMA8452_CTRL_REG1,
1663*4882a593Smuzhiyun 					data->ctrl_reg1);
1664*4882a593Smuzhiyun 	if (ret < 0)
1665*4882a593Smuzhiyun 		goto trigger_cleanup;
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	ret = iio_triggered_buffer_setup(indio_dev, NULL,
1668*4882a593Smuzhiyun 					 mma8452_trigger_handler, NULL);
1669*4882a593Smuzhiyun 	if (ret < 0)
1670*4882a593Smuzhiyun 		goto trigger_cleanup;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	if (client->irq) {
1673*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&client->dev,
1674*4882a593Smuzhiyun 						client->irq,
1675*4882a593Smuzhiyun 						NULL, mma8452_interrupt,
1676*4882a593Smuzhiyun 						IRQF_TRIGGER_LOW | IRQF_ONESHOT,
1677*4882a593Smuzhiyun 						client->name, indio_dev);
1678*4882a593Smuzhiyun 		if (ret)
1679*4882a593Smuzhiyun 			goto buffer_cleanup;
1680*4882a593Smuzhiyun 	}
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	ret = pm_runtime_set_active(&client->dev);
1683*4882a593Smuzhiyun 	if (ret < 0)
1684*4882a593Smuzhiyun 		goto buffer_cleanup;
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	pm_runtime_enable(&client->dev);
1687*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&client->dev,
1688*4882a593Smuzhiyun 					 MMA8452_AUTO_SUSPEND_DELAY_MS);
1689*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&client->dev);
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	ret = iio_device_register(indio_dev);
1692*4882a593Smuzhiyun 	if (ret < 0)
1693*4882a593Smuzhiyun 		goto buffer_cleanup;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	ret = mma8452_set_freefall_mode(data, false);
1696*4882a593Smuzhiyun 	if (ret < 0)
1697*4882a593Smuzhiyun 		goto unregister_device;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	return 0;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun unregister_device:
1702*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun buffer_cleanup:
1705*4882a593Smuzhiyun 	iio_triggered_buffer_cleanup(indio_dev);
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun trigger_cleanup:
1708*4882a593Smuzhiyun 	mma8452_trigger_cleanup(indio_dev);
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun disable_regulators:
1711*4882a593Smuzhiyun 	regulator_disable(data->vddio_reg);
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun disable_regulator_vdd:
1714*4882a593Smuzhiyun 	regulator_disable(data->vdd_reg);
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	return ret;
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun 
mma8452_remove(struct i2c_client * client)1719*4882a593Smuzhiyun static int mma8452_remove(struct i2c_client *client)
1720*4882a593Smuzhiyun {
1721*4882a593Smuzhiyun 	struct iio_dev *indio_dev = i2c_get_clientdata(client);
1722*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	iio_device_unregister(indio_dev);
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
1727*4882a593Smuzhiyun 	pm_runtime_set_suspended(&client->dev);
1728*4882a593Smuzhiyun 	pm_runtime_put_noidle(&client->dev);
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	iio_triggered_buffer_cleanup(indio_dev);
1731*4882a593Smuzhiyun 	mma8452_trigger_cleanup(indio_dev);
1732*4882a593Smuzhiyun 	mma8452_standby(iio_priv(indio_dev));
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	regulator_disable(data->vddio_reg);
1735*4882a593Smuzhiyun 	regulator_disable(data->vdd_reg);
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	return 0;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun #ifdef CONFIG_PM
mma8452_runtime_suspend(struct device * dev)1741*4882a593Smuzhiyun static int mma8452_runtime_suspend(struct device *dev)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun 	struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
1744*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
1745*4882a593Smuzhiyun 	int ret;
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	mutex_lock(&data->lock);
1748*4882a593Smuzhiyun 	ret = mma8452_standby(data);
1749*4882a593Smuzhiyun 	mutex_unlock(&data->lock);
1750*4882a593Smuzhiyun 	if (ret < 0) {
1751*4882a593Smuzhiyun 		dev_err(&data->client->dev, "powering off device failed\n");
1752*4882a593Smuzhiyun 		return -EAGAIN;
1753*4882a593Smuzhiyun 	}
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	ret = regulator_disable(data->vddio_reg);
1756*4882a593Smuzhiyun 	if (ret) {
1757*4882a593Smuzhiyun 		dev_err(dev, "failed to disable VDDIO regulator\n");
1758*4882a593Smuzhiyun 		return ret;
1759*4882a593Smuzhiyun 	}
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	ret = regulator_disable(data->vdd_reg);
1762*4882a593Smuzhiyun 	if (ret) {
1763*4882a593Smuzhiyun 		dev_err(dev, "failed to disable VDD regulator\n");
1764*4882a593Smuzhiyun 		return ret;
1765*4882a593Smuzhiyun 	}
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	return 0;
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun 
mma8452_runtime_resume(struct device * dev)1770*4882a593Smuzhiyun static int mma8452_runtime_resume(struct device *dev)
1771*4882a593Smuzhiyun {
1772*4882a593Smuzhiyun 	struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
1773*4882a593Smuzhiyun 	struct mma8452_data *data = iio_priv(indio_dev);
1774*4882a593Smuzhiyun 	int ret, sleep_val;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	ret = regulator_enable(data->vdd_reg);
1777*4882a593Smuzhiyun 	if (ret) {
1778*4882a593Smuzhiyun 		dev_err(dev, "failed to enable VDD regulator\n");
1779*4882a593Smuzhiyun 		return ret;
1780*4882a593Smuzhiyun 	}
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	ret = regulator_enable(data->vddio_reg);
1783*4882a593Smuzhiyun 	if (ret) {
1784*4882a593Smuzhiyun 		dev_err(dev, "failed to enable VDDIO regulator\n");
1785*4882a593Smuzhiyun 		regulator_disable(data->vdd_reg);
1786*4882a593Smuzhiyun 		return ret;
1787*4882a593Smuzhiyun 	}
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	ret = mma8452_active(data);
1790*4882a593Smuzhiyun 	if (ret < 0)
1791*4882a593Smuzhiyun 		goto runtime_resume_failed;
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	ret = mma8452_get_odr_index(data);
1794*4882a593Smuzhiyun 	sleep_val = 1000 / mma8452_samp_freq[ret][0];
1795*4882a593Smuzhiyun 	if (sleep_val < 20)
1796*4882a593Smuzhiyun 		usleep_range(sleep_val * 1000, 20000);
1797*4882a593Smuzhiyun 	else
1798*4882a593Smuzhiyun 		msleep_interruptible(sleep_val);
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	return 0;
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun runtime_resume_failed:
1803*4882a593Smuzhiyun 	regulator_disable(data->vddio_reg);
1804*4882a593Smuzhiyun 	regulator_disable(data->vdd_reg);
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	return ret;
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun #endif
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun static const struct dev_pm_ops mma8452_pm_ops = {
1811*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
1812*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(mma8452_runtime_suspend,
1813*4882a593Smuzhiyun 			   mma8452_runtime_resume, NULL)
1814*4882a593Smuzhiyun };
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun static const struct i2c_device_id mma8452_id[] = {
1817*4882a593Smuzhiyun 	{ "mma8451", mma8451 },
1818*4882a593Smuzhiyun 	{ "mma8452", mma8452 },
1819*4882a593Smuzhiyun 	{ "mma8453", mma8453 },
1820*4882a593Smuzhiyun 	{ "mma8652", mma8652 },
1821*4882a593Smuzhiyun 	{ "mma8653", mma8653 },
1822*4882a593Smuzhiyun 	{ "fxls8471", fxls8471 },
1823*4882a593Smuzhiyun 	{ }
1824*4882a593Smuzhiyun };
1825*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, mma8452_id);
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun static struct i2c_driver mma8452_driver = {
1828*4882a593Smuzhiyun 	.driver = {
1829*4882a593Smuzhiyun 		.name	= "mma8452",
1830*4882a593Smuzhiyun 		.of_match_table = mma8452_dt_ids,
1831*4882a593Smuzhiyun 		.pm	= &mma8452_pm_ops,
1832*4882a593Smuzhiyun 	},
1833*4882a593Smuzhiyun 	.probe = mma8452_probe,
1834*4882a593Smuzhiyun 	.remove = mma8452_remove,
1835*4882a593Smuzhiyun 	.id_table = mma8452_id,
1836*4882a593Smuzhiyun };
1837*4882a593Smuzhiyun module_i2c_driver(mma8452_driver);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun MODULE_AUTHOR("Peter Meerwald <pmeerw@pmeerw.net>");
1840*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale / NXP MMA8452 accelerometer driver");
1841*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1842