1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ADXL372 3-Axis Digital Accelerometer core driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2018 Analog Devices Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitfield.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/spi/spi.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/iio/iio.h>
17*4882a593Smuzhiyun #include <linux/iio/sysfs.h>
18*4882a593Smuzhiyun #include <linux/iio/buffer.h>
19*4882a593Smuzhiyun #include <linux/iio/events.h>
20*4882a593Smuzhiyun #include <linux/iio/trigger.h>
21*4882a593Smuzhiyun #include <linux/iio/trigger_consumer.h>
22*4882a593Smuzhiyun #include <linux/iio/triggered_buffer.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "adxl372.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* ADXL372 registers definition */
27*4882a593Smuzhiyun #define ADXL372_DEVID 0x00
28*4882a593Smuzhiyun #define ADXL372_DEVID_MST 0x01
29*4882a593Smuzhiyun #define ADXL372_PARTID 0x02
30*4882a593Smuzhiyun #define ADXL372_STATUS_1 0x04
31*4882a593Smuzhiyun #define ADXL372_STATUS_2 0x05
32*4882a593Smuzhiyun #define ADXL372_FIFO_ENTRIES_2 0x06
33*4882a593Smuzhiyun #define ADXL372_FIFO_ENTRIES_1 0x07
34*4882a593Smuzhiyun #define ADXL372_X_DATA_H 0x08
35*4882a593Smuzhiyun #define ADXL372_X_DATA_L 0x09
36*4882a593Smuzhiyun #define ADXL372_Y_DATA_H 0x0A
37*4882a593Smuzhiyun #define ADXL372_Y_DATA_L 0x0B
38*4882a593Smuzhiyun #define ADXL372_Z_DATA_H 0x0C
39*4882a593Smuzhiyun #define ADXL372_Z_DATA_L 0x0D
40*4882a593Smuzhiyun #define ADXL372_X_MAXPEAK_H 0x15
41*4882a593Smuzhiyun #define ADXL372_X_MAXPEAK_L 0x16
42*4882a593Smuzhiyun #define ADXL372_Y_MAXPEAK_H 0x17
43*4882a593Smuzhiyun #define ADXL372_Y_MAXPEAK_L 0x18
44*4882a593Smuzhiyun #define ADXL372_Z_MAXPEAK_H 0x19
45*4882a593Smuzhiyun #define ADXL372_Z_MAXPEAK_L 0x1A
46*4882a593Smuzhiyun #define ADXL372_OFFSET_X 0x20
47*4882a593Smuzhiyun #define ADXL372_OFFSET_Y 0x21
48*4882a593Smuzhiyun #define ADXL372_OFFSET_Z 0x22
49*4882a593Smuzhiyun #define ADXL372_X_THRESH_ACT_H 0x23
50*4882a593Smuzhiyun #define ADXL372_X_THRESH_ACT_L 0x24
51*4882a593Smuzhiyun #define ADXL372_Y_THRESH_ACT_H 0x25
52*4882a593Smuzhiyun #define ADXL372_Y_THRESH_ACT_L 0x26
53*4882a593Smuzhiyun #define ADXL372_Z_THRESH_ACT_H 0x27
54*4882a593Smuzhiyun #define ADXL372_Z_THRESH_ACT_L 0x28
55*4882a593Smuzhiyun #define ADXL372_TIME_ACT 0x29
56*4882a593Smuzhiyun #define ADXL372_X_THRESH_INACT_H 0x2A
57*4882a593Smuzhiyun #define ADXL372_X_THRESH_INACT_L 0x2B
58*4882a593Smuzhiyun #define ADXL372_Y_THRESH_INACT_H 0x2C
59*4882a593Smuzhiyun #define ADXL372_Y_THRESH_INACT_L 0x2D
60*4882a593Smuzhiyun #define ADXL372_Z_THRESH_INACT_H 0x2E
61*4882a593Smuzhiyun #define ADXL372_Z_THRESH_INACT_L 0x2F
62*4882a593Smuzhiyun #define ADXL372_TIME_INACT_H 0x30
63*4882a593Smuzhiyun #define ADXL372_TIME_INACT_L 0x31
64*4882a593Smuzhiyun #define ADXL372_X_THRESH_ACT2_H 0x32
65*4882a593Smuzhiyun #define ADXL372_X_THRESH_ACT2_L 0x33
66*4882a593Smuzhiyun #define ADXL372_Y_THRESH_ACT2_H 0x34
67*4882a593Smuzhiyun #define ADXL372_Y_THRESH_ACT2_L 0x35
68*4882a593Smuzhiyun #define ADXL372_Z_THRESH_ACT2_H 0x36
69*4882a593Smuzhiyun #define ADXL372_Z_THRESH_ACT2_L 0x37
70*4882a593Smuzhiyun #define ADXL372_HPF 0x38
71*4882a593Smuzhiyun #define ADXL372_FIFO_SAMPLES 0x39
72*4882a593Smuzhiyun #define ADXL372_FIFO_CTL 0x3A
73*4882a593Smuzhiyun #define ADXL372_INT1_MAP 0x3B
74*4882a593Smuzhiyun #define ADXL372_INT2_MAP 0x3C
75*4882a593Smuzhiyun #define ADXL372_TIMING 0x3D
76*4882a593Smuzhiyun #define ADXL372_MEASURE 0x3E
77*4882a593Smuzhiyun #define ADXL372_POWER_CTL 0x3F
78*4882a593Smuzhiyun #define ADXL372_SELF_TEST 0x40
79*4882a593Smuzhiyun #define ADXL372_RESET 0x41
80*4882a593Smuzhiyun #define ADXL372_FIFO_DATA 0x42
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define ADXL372_DEVID_VAL 0xAD
83*4882a593Smuzhiyun #define ADXL372_PARTID_VAL 0xFA
84*4882a593Smuzhiyun #define ADXL372_RESET_CODE 0x52
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* ADXL372_POWER_CTL */
87*4882a593Smuzhiyun #define ADXL372_POWER_CTL_MODE_MSK GENMASK_ULL(1, 0)
88*4882a593Smuzhiyun #define ADXL372_POWER_CTL_MODE(x) (((x) & 0x3) << 0)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* ADXL372_MEASURE */
91*4882a593Smuzhiyun #define ADXL372_MEASURE_LINKLOOP_MSK GENMASK_ULL(5, 4)
92*4882a593Smuzhiyun #define ADXL372_MEASURE_LINKLOOP_MODE(x) (((x) & 0x3) << 4)
93*4882a593Smuzhiyun #define ADXL372_MEASURE_BANDWIDTH_MSK GENMASK_ULL(2, 0)
94*4882a593Smuzhiyun #define ADXL372_MEASURE_BANDWIDTH_MODE(x) (((x) & 0x7) << 0)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* ADXL372_TIMING */
97*4882a593Smuzhiyun #define ADXL372_TIMING_ODR_MSK GENMASK_ULL(7, 5)
98*4882a593Smuzhiyun #define ADXL372_TIMING_ODR_MODE(x) (((x) & 0x7) << 5)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* ADXL372_FIFO_CTL */
101*4882a593Smuzhiyun #define ADXL372_FIFO_CTL_FORMAT_MSK GENMASK(5, 3)
102*4882a593Smuzhiyun #define ADXL372_FIFO_CTL_FORMAT_MODE(x) (((x) & 0x7) << 3)
103*4882a593Smuzhiyun #define ADXL372_FIFO_CTL_MODE_MSK GENMASK(2, 1)
104*4882a593Smuzhiyun #define ADXL372_FIFO_CTL_MODE_MODE(x) (((x) & 0x3) << 1)
105*4882a593Smuzhiyun #define ADXL372_FIFO_CTL_SAMPLES_MSK BIT(1)
106*4882a593Smuzhiyun #define ADXL372_FIFO_CTL_SAMPLES_MODE(x) (((x) > 0xFF) ? 1 : 0)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* ADXL372_STATUS_1 */
109*4882a593Smuzhiyun #define ADXL372_STATUS_1_DATA_RDY(x) (((x) >> 0) & 0x1)
110*4882a593Smuzhiyun #define ADXL372_STATUS_1_FIFO_RDY(x) (((x) >> 1) & 0x1)
111*4882a593Smuzhiyun #define ADXL372_STATUS_1_FIFO_FULL(x) (((x) >> 2) & 0x1)
112*4882a593Smuzhiyun #define ADXL372_STATUS_1_FIFO_OVR(x) (((x) >> 3) & 0x1)
113*4882a593Smuzhiyun #define ADXL372_STATUS_1_USR_NVM_BUSY(x) (((x) >> 5) & 0x1)
114*4882a593Smuzhiyun #define ADXL372_STATUS_1_AWAKE(x) (((x) >> 6) & 0x1)
115*4882a593Smuzhiyun #define ADXL372_STATUS_1_ERR_USR_REGS(x) (((x) >> 7) & 0x1)
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* ADXL372_STATUS_2 */
118*4882a593Smuzhiyun #define ADXL372_STATUS_2_INACT(x) (((x) >> 4) & 0x1)
119*4882a593Smuzhiyun #define ADXL372_STATUS_2_ACT(x) (((x) >> 5) & 0x1)
120*4882a593Smuzhiyun #define ADXL372_STATUS_2_AC2(x) (((x) >> 6) & 0x1)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* ADXL372_INT1_MAP */
123*4882a593Smuzhiyun #define ADXL372_INT1_MAP_DATA_RDY_MSK BIT(0)
124*4882a593Smuzhiyun #define ADXL372_INT1_MAP_DATA_RDY_MODE(x) (((x) & 0x1) << 0)
125*4882a593Smuzhiyun #define ADXL372_INT1_MAP_FIFO_RDY_MSK BIT(1)
126*4882a593Smuzhiyun #define ADXL372_INT1_MAP_FIFO_RDY_MODE(x) (((x) & 0x1) << 1)
127*4882a593Smuzhiyun #define ADXL372_INT1_MAP_FIFO_FULL_MSK BIT(2)
128*4882a593Smuzhiyun #define ADXL372_INT1_MAP_FIFO_FULL_MODE(x) (((x) & 0x1) << 2)
129*4882a593Smuzhiyun #define ADXL372_INT1_MAP_FIFO_OVR_MSK BIT(3)
130*4882a593Smuzhiyun #define ADXL372_INT1_MAP_FIFO_OVR_MODE(x) (((x) & 0x1) << 3)
131*4882a593Smuzhiyun #define ADXL372_INT1_MAP_INACT_MSK BIT(4)
132*4882a593Smuzhiyun #define ADXL372_INT1_MAP_INACT_MODE(x) (((x) & 0x1) << 4)
133*4882a593Smuzhiyun #define ADXL372_INT1_MAP_ACT_MSK BIT(5)
134*4882a593Smuzhiyun #define ADXL372_INT1_MAP_ACT_MODE(x) (((x) & 0x1) << 5)
135*4882a593Smuzhiyun #define ADXL372_INT1_MAP_AWAKE_MSK BIT(6)
136*4882a593Smuzhiyun #define ADXL372_INT1_MAP_AWAKE_MODE(x) (((x) & 0x1) << 6)
137*4882a593Smuzhiyun #define ADXL372_INT1_MAP_LOW_MSK BIT(7)
138*4882a593Smuzhiyun #define ADXL372_INT1_MAP_LOW_MODE(x) (((x) & 0x1) << 7)
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* ADX372_THRESH */
141*4882a593Smuzhiyun #define ADXL372_THRESH_VAL_H_MSK GENMASK(10, 3)
142*4882a593Smuzhiyun #define ADXL372_THRESH_VAL_H_SEL(x) FIELD_GET(ADXL372_THRESH_VAL_H_MSK, x)
143*4882a593Smuzhiyun #define ADXL372_THRESH_VAL_L_MSK GENMASK(2, 0)
144*4882a593Smuzhiyun #define ADXL372_THRESH_VAL_L_SEL(x) FIELD_GET(ADXL372_THRESH_VAL_L_MSK, x)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* The ADXL372 includes a deep, 512 sample FIFO buffer */
147*4882a593Smuzhiyun #define ADXL372_FIFO_SIZE 512
148*4882a593Smuzhiyun #define ADXL372_X_AXIS_EN(x) ((x) & BIT(0))
149*4882a593Smuzhiyun #define ADXL372_Y_AXIS_EN(x) ((x) & BIT(1))
150*4882a593Smuzhiyun #define ADXL372_Z_AXIS_EN(x) ((x) & BIT(2))
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * At +/- 200g with 12-bit resolution, scale is computed as:
154*4882a593Smuzhiyun * (200 + 200) * 9.81 / (2^12 - 1) = 0.958241
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun #define ADXL372_USCALE 958241
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun enum adxl372_op_mode {
159*4882a593Smuzhiyun ADXL372_STANDBY,
160*4882a593Smuzhiyun ADXL372_WAKE_UP,
161*4882a593Smuzhiyun ADXL372_INSTANT_ON,
162*4882a593Smuzhiyun ADXL372_FULL_BW_MEASUREMENT,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun enum adxl372_act_proc_mode {
166*4882a593Smuzhiyun ADXL372_DEFAULT,
167*4882a593Smuzhiyun ADXL372_LINKED,
168*4882a593Smuzhiyun ADXL372_LOOPED,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun enum adxl372_th_activity {
172*4882a593Smuzhiyun ADXL372_ACTIVITY,
173*4882a593Smuzhiyun ADXL372_ACTIVITY2,
174*4882a593Smuzhiyun ADXL372_INACTIVITY,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun enum adxl372_odr {
178*4882a593Smuzhiyun ADXL372_ODR_400HZ,
179*4882a593Smuzhiyun ADXL372_ODR_800HZ,
180*4882a593Smuzhiyun ADXL372_ODR_1600HZ,
181*4882a593Smuzhiyun ADXL372_ODR_3200HZ,
182*4882a593Smuzhiyun ADXL372_ODR_6400HZ,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun enum adxl372_bandwidth {
186*4882a593Smuzhiyun ADXL372_BW_200HZ,
187*4882a593Smuzhiyun ADXL372_BW_400HZ,
188*4882a593Smuzhiyun ADXL372_BW_800HZ,
189*4882a593Smuzhiyun ADXL372_BW_1600HZ,
190*4882a593Smuzhiyun ADXL372_BW_3200HZ,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static const unsigned int adxl372_th_reg_high_addr[3] = {
194*4882a593Smuzhiyun [ADXL372_ACTIVITY] = ADXL372_X_THRESH_ACT_H,
195*4882a593Smuzhiyun [ADXL372_ACTIVITY2] = ADXL372_X_THRESH_ACT2_H,
196*4882a593Smuzhiyun [ADXL372_INACTIVITY] = ADXL372_X_THRESH_INACT_H,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun enum adxl372_fifo_format {
200*4882a593Smuzhiyun ADXL372_XYZ_FIFO,
201*4882a593Smuzhiyun ADXL372_X_FIFO,
202*4882a593Smuzhiyun ADXL372_Y_FIFO,
203*4882a593Smuzhiyun ADXL372_XY_FIFO,
204*4882a593Smuzhiyun ADXL372_Z_FIFO,
205*4882a593Smuzhiyun ADXL372_XZ_FIFO,
206*4882a593Smuzhiyun ADXL372_YZ_FIFO,
207*4882a593Smuzhiyun ADXL372_XYZ_PEAK_FIFO,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun enum adxl372_fifo_mode {
211*4882a593Smuzhiyun ADXL372_FIFO_BYPASSED,
212*4882a593Smuzhiyun ADXL372_FIFO_STREAMED,
213*4882a593Smuzhiyun ADXL372_FIFO_TRIGGERED,
214*4882a593Smuzhiyun ADXL372_FIFO_OLD_SAVED
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static const int adxl372_samp_freq_tbl[5] = {
218*4882a593Smuzhiyun 400, 800, 1600, 3200, 6400,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const int adxl372_bw_freq_tbl[5] = {
222*4882a593Smuzhiyun 200, 400, 800, 1600, 3200,
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun struct adxl372_axis_lookup {
226*4882a593Smuzhiyun unsigned int bits;
227*4882a593Smuzhiyun enum adxl372_fifo_format fifo_format;
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static const struct adxl372_axis_lookup adxl372_axis_lookup_table[] = {
231*4882a593Smuzhiyun { BIT(0), ADXL372_X_FIFO },
232*4882a593Smuzhiyun { BIT(1), ADXL372_Y_FIFO },
233*4882a593Smuzhiyun { BIT(2), ADXL372_Z_FIFO },
234*4882a593Smuzhiyun { BIT(0) | BIT(1), ADXL372_XY_FIFO },
235*4882a593Smuzhiyun { BIT(0) | BIT(2), ADXL372_XZ_FIFO },
236*4882a593Smuzhiyun { BIT(1) | BIT(2), ADXL372_YZ_FIFO },
237*4882a593Smuzhiyun { BIT(0) | BIT(1) | BIT(2), ADXL372_XYZ_FIFO },
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const struct iio_event_spec adxl372_events[] = {
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun .type = IIO_EV_TYPE_THRESH,
243*4882a593Smuzhiyun .dir = IIO_EV_DIR_RISING,
244*4882a593Smuzhiyun .mask_separate = BIT(IIO_EV_INFO_VALUE),
245*4882a593Smuzhiyun .mask_shared_by_all = BIT(IIO_EV_INFO_PERIOD) | BIT(IIO_EV_INFO_ENABLE),
246*4882a593Smuzhiyun }, {
247*4882a593Smuzhiyun .type = IIO_EV_TYPE_THRESH,
248*4882a593Smuzhiyun .dir = IIO_EV_DIR_FALLING,
249*4882a593Smuzhiyun .mask_separate = BIT(IIO_EV_INFO_VALUE),
250*4882a593Smuzhiyun .mask_shared_by_all = BIT(IIO_EV_INFO_PERIOD) | BIT(IIO_EV_INFO_ENABLE),
251*4882a593Smuzhiyun },
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define ADXL372_ACCEL_CHANNEL(index, reg, axis) { \
255*4882a593Smuzhiyun .type = IIO_ACCEL, \
256*4882a593Smuzhiyun .address = reg, \
257*4882a593Smuzhiyun .modified = 1, \
258*4882a593Smuzhiyun .channel2 = IIO_MOD_##axis, \
259*4882a593Smuzhiyun .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
260*4882a593Smuzhiyun .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
261*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
262*4882a593Smuzhiyun BIT(IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY), \
263*4882a593Smuzhiyun .scan_index = index, \
264*4882a593Smuzhiyun .scan_type = { \
265*4882a593Smuzhiyun .sign = 's', \
266*4882a593Smuzhiyun .realbits = 12, \
267*4882a593Smuzhiyun .storagebits = 16, \
268*4882a593Smuzhiyun .shift = 4, \
269*4882a593Smuzhiyun .endianness = IIO_BE, \
270*4882a593Smuzhiyun }, \
271*4882a593Smuzhiyun .event_spec = adxl372_events, \
272*4882a593Smuzhiyun .num_event_specs = ARRAY_SIZE(adxl372_events) \
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static const struct iio_chan_spec adxl372_channels[] = {
276*4882a593Smuzhiyun ADXL372_ACCEL_CHANNEL(0, ADXL372_X_DATA_H, X),
277*4882a593Smuzhiyun ADXL372_ACCEL_CHANNEL(1, ADXL372_Y_DATA_H, Y),
278*4882a593Smuzhiyun ADXL372_ACCEL_CHANNEL(2, ADXL372_Z_DATA_H, Z),
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun struct adxl372_state {
282*4882a593Smuzhiyun int irq;
283*4882a593Smuzhiyun struct device *dev;
284*4882a593Smuzhiyun struct regmap *regmap;
285*4882a593Smuzhiyun struct iio_trigger *dready_trig;
286*4882a593Smuzhiyun struct iio_trigger *peak_datardy_trig;
287*4882a593Smuzhiyun enum adxl372_fifo_mode fifo_mode;
288*4882a593Smuzhiyun enum adxl372_fifo_format fifo_format;
289*4882a593Smuzhiyun unsigned int fifo_axis_mask;
290*4882a593Smuzhiyun enum adxl372_op_mode op_mode;
291*4882a593Smuzhiyun enum adxl372_act_proc_mode act_proc_mode;
292*4882a593Smuzhiyun enum adxl372_odr odr;
293*4882a593Smuzhiyun enum adxl372_bandwidth bw;
294*4882a593Smuzhiyun u32 act_time_ms;
295*4882a593Smuzhiyun u32 inact_time_ms;
296*4882a593Smuzhiyun u8 fifo_set_size;
297*4882a593Smuzhiyun unsigned long int1_bitmask;
298*4882a593Smuzhiyun unsigned long int2_bitmask;
299*4882a593Smuzhiyun u16 watermark;
300*4882a593Smuzhiyun __be16 fifo_buf[ADXL372_FIFO_SIZE];
301*4882a593Smuzhiyun bool peak_fifo_mode_en;
302*4882a593Smuzhiyun struct mutex threshold_m; /* lock for threshold */
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static const unsigned long adxl372_channel_masks[] = {
306*4882a593Smuzhiyun BIT(0), BIT(1), BIT(2),
307*4882a593Smuzhiyun BIT(0) | BIT(1),
308*4882a593Smuzhiyun BIT(0) | BIT(2),
309*4882a593Smuzhiyun BIT(1) | BIT(2),
310*4882a593Smuzhiyun BIT(0) | BIT(1) | BIT(2),
311*4882a593Smuzhiyun 0
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
adxl372_read_threshold_value(struct iio_dev * indio_dev,unsigned int addr,u16 * threshold)314*4882a593Smuzhiyun static ssize_t adxl372_read_threshold_value(struct iio_dev *indio_dev, unsigned int addr,
315*4882a593Smuzhiyun u16 *threshold)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
318*4882a593Smuzhiyun __be16 raw_regval;
319*4882a593Smuzhiyun u16 regval;
320*4882a593Smuzhiyun int ret;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun ret = regmap_bulk_read(st->regmap, addr, &raw_regval, sizeof(raw_regval));
323*4882a593Smuzhiyun if (ret < 0)
324*4882a593Smuzhiyun return ret;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun regval = be16_to_cpu(raw_regval);
327*4882a593Smuzhiyun regval >>= 5;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun *threshold = regval;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
adxl372_write_threshold_value(struct iio_dev * indio_dev,unsigned int addr,u16 threshold)334*4882a593Smuzhiyun static ssize_t adxl372_write_threshold_value(struct iio_dev *indio_dev, unsigned int addr,
335*4882a593Smuzhiyun u16 threshold)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
338*4882a593Smuzhiyun int ret;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun mutex_lock(&st->threshold_m);
341*4882a593Smuzhiyun ret = regmap_write(st->regmap, addr, ADXL372_THRESH_VAL_H_SEL(threshold));
342*4882a593Smuzhiyun if (ret < 0)
343*4882a593Smuzhiyun goto unlock;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun ret = regmap_update_bits(st->regmap, addr + 1, GENMASK(7, 5),
346*4882a593Smuzhiyun ADXL372_THRESH_VAL_L_SEL(threshold) << 5);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun unlock:
349*4882a593Smuzhiyun mutex_unlock(&st->threshold_m);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
adxl372_read_axis(struct adxl372_state * st,u8 addr)354*4882a593Smuzhiyun static int adxl372_read_axis(struct adxl372_state *st, u8 addr)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun __be16 regval;
357*4882a593Smuzhiyun int ret;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ret = regmap_bulk_read(st->regmap, addr, ®val, sizeof(regval));
360*4882a593Smuzhiyun if (ret < 0)
361*4882a593Smuzhiyun return ret;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return be16_to_cpu(regval);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
adxl372_set_op_mode(struct adxl372_state * st,enum adxl372_op_mode op_mode)366*4882a593Smuzhiyun static int adxl372_set_op_mode(struct adxl372_state *st,
367*4882a593Smuzhiyun enum adxl372_op_mode op_mode)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun int ret;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ret = regmap_update_bits(st->regmap, ADXL372_POWER_CTL,
372*4882a593Smuzhiyun ADXL372_POWER_CTL_MODE_MSK,
373*4882a593Smuzhiyun ADXL372_POWER_CTL_MODE(op_mode));
374*4882a593Smuzhiyun if (ret < 0)
375*4882a593Smuzhiyun return ret;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun st->op_mode = op_mode;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return ret;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
adxl372_set_odr(struct adxl372_state * st,enum adxl372_odr odr)382*4882a593Smuzhiyun static int adxl372_set_odr(struct adxl372_state *st,
383*4882a593Smuzhiyun enum adxl372_odr odr)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun int ret;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ret = regmap_update_bits(st->regmap, ADXL372_TIMING,
388*4882a593Smuzhiyun ADXL372_TIMING_ODR_MSK,
389*4882a593Smuzhiyun ADXL372_TIMING_ODR_MODE(odr));
390*4882a593Smuzhiyun if (ret < 0)
391*4882a593Smuzhiyun return ret;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun st->odr = odr;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return ret;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
adxl372_find_closest_match(const int * array,unsigned int size,int val)398*4882a593Smuzhiyun static int adxl372_find_closest_match(const int *array,
399*4882a593Smuzhiyun unsigned int size, int val)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun int i;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun for (i = 0; i < size; i++) {
404*4882a593Smuzhiyun if (val <= array[i])
405*4882a593Smuzhiyun return i;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return size - 1;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
adxl372_set_bandwidth(struct adxl372_state * st,enum adxl372_bandwidth bw)411*4882a593Smuzhiyun static int adxl372_set_bandwidth(struct adxl372_state *st,
412*4882a593Smuzhiyun enum adxl372_bandwidth bw)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun int ret;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun ret = regmap_update_bits(st->regmap, ADXL372_MEASURE,
417*4882a593Smuzhiyun ADXL372_MEASURE_BANDWIDTH_MSK,
418*4882a593Smuzhiyun ADXL372_MEASURE_BANDWIDTH_MODE(bw));
419*4882a593Smuzhiyun if (ret < 0)
420*4882a593Smuzhiyun return ret;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun st->bw = bw;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
adxl372_set_act_proc_mode(struct adxl372_state * st,enum adxl372_act_proc_mode mode)427*4882a593Smuzhiyun static int adxl372_set_act_proc_mode(struct adxl372_state *st,
428*4882a593Smuzhiyun enum adxl372_act_proc_mode mode)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun int ret;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun ret = regmap_update_bits(st->regmap,
433*4882a593Smuzhiyun ADXL372_MEASURE,
434*4882a593Smuzhiyun ADXL372_MEASURE_LINKLOOP_MSK,
435*4882a593Smuzhiyun ADXL372_MEASURE_LINKLOOP_MODE(mode));
436*4882a593Smuzhiyun if (ret < 0)
437*4882a593Smuzhiyun return ret;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun st->act_proc_mode = mode;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun return ret;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
adxl372_set_activity_threshold(struct adxl372_state * st,enum adxl372_th_activity act,bool ref_en,bool enable,unsigned int threshold)444*4882a593Smuzhiyun static int adxl372_set_activity_threshold(struct adxl372_state *st,
445*4882a593Smuzhiyun enum adxl372_th_activity act,
446*4882a593Smuzhiyun bool ref_en, bool enable,
447*4882a593Smuzhiyun unsigned int threshold)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun unsigned char buf[6];
450*4882a593Smuzhiyun unsigned char th_reg_high_val, th_reg_low_val, th_reg_high_addr;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* scale factor is 100 mg/code */
453*4882a593Smuzhiyun th_reg_high_val = (threshold / 100) >> 3;
454*4882a593Smuzhiyun th_reg_low_val = ((threshold / 100) << 5) | (ref_en << 1) | enable;
455*4882a593Smuzhiyun th_reg_high_addr = adxl372_th_reg_high_addr[act];
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun buf[0] = th_reg_high_val;
458*4882a593Smuzhiyun buf[1] = th_reg_low_val;
459*4882a593Smuzhiyun buf[2] = th_reg_high_val;
460*4882a593Smuzhiyun buf[3] = th_reg_low_val;
461*4882a593Smuzhiyun buf[4] = th_reg_high_val;
462*4882a593Smuzhiyun buf[5] = th_reg_low_val;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun return regmap_bulk_write(st->regmap, th_reg_high_addr,
465*4882a593Smuzhiyun buf, ARRAY_SIZE(buf));
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
adxl372_set_activity_time_ms(struct adxl372_state * st,unsigned int act_time_ms)468*4882a593Smuzhiyun static int adxl372_set_activity_time_ms(struct adxl372_state *st,
469*4882a593Smuzhiyun unsigned int act_time_ms)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun unsigned int reg_val, scale_factor;
472*4882a593Smuzhiyun int ret;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /*
475*4882a593Smuzhiyun * 3.3 ms per code is the scale factor of the TIME_ACT register for
476*4882a593Smuzhiyun * ODR = 6400 Hz. It is 6.6 ms per code for ODR = 3200 Hz and below.
477*4882a593Smuzhiyun */
478*4882a593Smuzhiyun if (st->odr == ADXL372_ODR_6400HZ)
479*4882a593Smuzhiyun scale_factor = 3300;
480*4882a593Smuzhiyun else
481*4882a593Smuzhiyun scale_factor = 6600;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun reg_val = DIV_ROUND_CLOSEST(act_time_ms * 1000, scale_factor);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* TIME_ACT register is 8 bits wide */
486*4882a593Smuzhiyun if (reg_val > 0xFF)
487*4882a593Smuzhiyun reg_val = 0xFF;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun ret = regmap_write(st->regmap, ADXL372_TIME_ACT, reg_val);
490*4882a593Smuzhiyun if (ret < 0)
491*4882a593Smuzhiyun return ret;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun st->act_time_ms = act_time_ms;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return ret;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
adxl372_set_inactivity_time_ms(struct adxl372_state * st,unsigned int inact_time_ms)498*4882a593Smuzhiyun static int adxl372_set_inactivity_time_ms(struct adxl372_state *st,
499*4882a593Smuzhiyun unsigned int inact_time_ms)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun unsigned int reg_val_h, reg_val_l, res, scale_factor;
502*4882a593Smuzhiyun int ret;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /*
505*4882a593Smuzhiyun * 13 ms per code is the scale factor of the TIME_INACT register for
506*4882a593Smuzhiyun * ODR = 6400 Hz. It is 26 ms per code for ODR = 3200 Hz and below.
507*4882a593Smuzhiyun */
508*4882a593Smuzhiyun if (st->odr == ADXL372_ODR_6400HZ)
509*4882a593Smuzhiyun scale_factor = 13;
510*4882a593Smuzhiyun else
511*4882a593Smuzhiyun scale_factor = 26;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun res = DIV_ROUND_CLOSEST(inact_time_ms, scale_factor);
514*4882a593Smuzhiyun reg_val_h = (res >> 8) & 0xFF;
515*4882a593Smuzhiyun reg_val_l = res & 0xFF;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun ret = regmap_write(st->regmap, ADXL372_TIME_INACT_H, reg_val_h);
518*4882a593Smuzhiyun if (ret < 0)
519*4882a593Smuzhiyun return ret;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun ret = regmap_write(st->regmap, ADXL372_TIME_INACT_L, reg_val_l);
522*4882a593Smuzhiyun if (ret < 0)
523*4882a593Smuzhiyun return ret;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun st->inact_time_ms = inact_time_ms;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun return ret;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
adxl372_set_interrupts(struct adxl372_state * st,unsigned long int1_bitmask,unsigned long int2_bitmask)530*4882a593Smuzhiyun static int adxl372_set_interrupts(struct adxl372_state *st,
531*4882a593Smuzhiyun unsigned long int1_bitmask,
532*4882a593Smuzhiyun unsigned long int2_bitmask)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun int ret;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun ret = regmap_write(st->regmap, ADXL372_INT1_MAP, int1_bitmask);
537*4882a593Smuzhiyun if (ret < 0)
538*4882a593Smuzhiyun return ret;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return regmap_write(st->regmap, ADXL372_INT2_MAP, int2_bitmask);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
adxl372_configure_fifo(struct adxl372_state * st)543*4882a593Smuzhiyun static int adxl372_configure_fifo(struct adxl372_state *st)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun unsigned int fifo_samples, fifo_ctl;
546*4882a593Smuzhiyun int ret;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* FIFO must be configured while in standby mode */
549*4882a593Smuzhiyun ret = adxl372_set_op_mode(st, ADXL372_STANDBY);
550*4882a593Smuzhiyun if (ret < 0)
551*4882a593Smuzhiyun return ret;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /*
554*4882a593Smuzhiyun * watermark stores the number of sets; we need to write the FIFO
555*4882a593Smuzhiyun * registers with the number of samples
556*4882a593Smuzhiyun */
557*4882a593Smuzhiyun fifo_samples = (st->watermark * st->fifo_set_size);
558*4882a593Smuzhiyun fifo_ctl = ADXL372_FIFO_CTL_FORMAT_MODE(st->fifo_format) |
559*4882a593Smuzhiyun ADXL372_FIFO_CTL_MODE_MODE(st->fifo_mode) |
560*4882a593Smuzhiyun ADXL372_FIFO_CTL_SAMPLES_MODE(fifo_samples);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun ret = regmap_write(st->regmap,
563*4882a593Smuzhiyun ADXL372_FIFO_SAMPLES, fifo_samples & 0xFF);
564*4882a593Smuzhiyun if (ret < 0)
565*4882a593Smuzhiyun return ret;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun ret = regmap_write(st->regmap, ADXL372_FIFO_CTL, fifo_ctl);
568*4882a593Smuzhiyun if (ret < 0)
569*4882a593Smuzhiyun return ret;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return adxl372_set_op_mode(st, ADXL372_FULL_BW_MEASUREMENT);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
adxl372_get_status(struct adxl372_state * st,u8 * status1,u8 * status2,u16 * fifo_entries)574*4882a593Smuzhiyun static int adxl372_get_status(struct adxl372_state *st,
575*4882a593Smuzhiyun u8 *status1, u8 *status2,
576*4882a593Smuzhiyun u16 *fifo_entries)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun __be32 buf;
579*4882a593Smuzhiyun u32 val;
580*4882a593Smuzhiyun int ret;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* STATUS1, STATUS2, FIFO_ENTRIES2 and FIFO_ENTRIES are adjacent regs */
583*4882a593Smuzhiyun ret = regmap_bulk_read(st->regmap, ADXL372_STATUS_1,
584*4882a593Smuzhiyun &buf, sizeof(buf));
585*4882a593Smuzhiyun if (ret < 0)
586*4882a593Smuzhiyun return ret;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun val = be32_to_cpu(buf);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun *status1 = (val >> 24) & 0x0F;
591*4882a593Smuzhiyun *status2 = (val >> 16) & 0x0F;
592*4882a593Smuzhiyun /*
593*4882a593Smuzhiyun * FIFO_ENTRIES contains the least significant byte, and FIFO_ENTRIES2
594*4882a593Smuzhiyun * contains the two most significant bits
595*4882a593Smuzhiyun */
596*4882a593Smuzhiyun *fifo_entries = val & 0x3FF;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun return ret;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
adxl372_arrange_axis_data(struct adxl372_state * st,__be16 * sample)601*4882a593Smuzhiyun static void adxl372_arrange_axis_data(struct adxl372_state *st, __be16 *sample)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun __be16 axis_sample[3];
604*4882a593Smuzhiyun int i = 0;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun memset(axis_sample, 0, 3 * sizeof(__be16));
607*4882a593Smuzhiyun if (ADXL372_X_AXIS_EN(st->fifo_axis_mask))
608*4882a593Smuzhiyun axis_sample[i++] = sample[0];
609*4882a593Smuzhiyun if (ADXL372_Y_AXIS_EN(st->fifo_axis_mask))
610*4882a593Smuzhiyun axis_sample[i++] = sample[1];
611*4882a593Smuzhiyun if (ADXL372_Z_AXIS_EN(st->fifo_axis_mask))
612*4882a593Smuzhiyun axis_sample[i++] = sample[2];
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun memcpy(sample, axis_sample, 3 * sizeof(__be16));
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
adxl372_push_event(struct iio_dev * indio_dev,s64 timestamp,u8 status2)617*4882a593Smuzhiyun static void adxl372_push_event(struct iio_dev *indio_dev, s64 timestamp, u8 status2)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun unsigned int ev_dir = IIO_EV_DIR_NONE;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (ADXL372_STATUS_2_ACT(status2))
622*4882a593Smuzhiyun ev_dir = IIO_EV_DIR_RISING;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (ADXL372_STATUS_2_INACT(status2))
625*4882a593Smuzhiyun ev_dir = IIO_EV_DIR_FALLING;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (ev_dir != IIO_EV_DIR_NONE)
628*4882a593Smuzhiyun iio_push_event(indio_dev,
629*4882a593Smuzhiyun IIO_MOD_EVENT_CODE(IIO_ACCEL, 0, IIO_MOD_X_OR_Y_OR_Z,
630*4882a593Smuzhiyun IIO_EV_TYPE_THRESH, ev_dir),
631*4882a593Smuzhiyun timestamp);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
adxl372_trigger_handler(int irq,void * p)634*4882a593Smuzhiyun static irqreturn_t adxl372_trigger_handler(int irq, void *p)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun struct iio_poll_func *pf = p;
637*4882a593Smuzhiyun struct iio_dev *indio_dev = pf->indio_dev;
638*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
639*4882a593Smuzhiyun u8 status1, status2;
640*4882a593Smuzhiyun u16 fifo_entries;
641*4882a593Smuzhiyun int i, ret;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun ret = adxl372_get_status(st, &status1, &status2, &fifo_entries);
644*4882a593Smuzhiyun if (ret < 0)
645*4882a593Smuzhiyun goto err;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun adxl372_push_event(indio_dev, iio_get_time_ns(indio_dev), status2);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (st->fifo_mode != ADXL372_FIFO_BYPASSED &&
650*4882a593Smuzhiyun ADXL372_STATUS_1_FIFO_FULL(status1)) {
651*4882a593Smuzhiyun /*
652*4882a593Smuzhiyun * When reading data from multiple axes from the FIFO,
653*4882a593Smuzhiyun * to ensure that data is not overwritten and stored out
654*4882a593Smuzhiyun * of order at least one sample set must be left in the
655*4882a593Smuzhiyun * FIFO after every read.
656*4882a593Smuzhiyun */
657*4882a593Smuzhiyun fifo_entries -= st->fifo_set_size;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Read data from the FIFO */
660*4882a593Smuzhiyun ret = regmap_noinc_read(st->regmap, ADXL372_FIFO_DATA,
661*4882a593Smuzhiyun st->fifo_buf,
662*4882a593Smuzhiyun fifo_entries * sizeof(u16));
663*4882a593Smuzhiyun if (ret < 0)
664*4882a593Smuzhiyun goto err;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* Each sample is 2 bytes */
667*4882a593Smuzhiyun for (i = 0; i < fifo_entries; i += st->fifo_set_size) {
668*4882a593Smuzhiyun /* filter peak detection data */
669*4882a593Smuzhiyun if (st->peak_fifo_mode_en)
670*4882a593Smuzhiyun adxl372_arrange_axis_data(st, &st->fifo_buf[i]);
671*4882a593Smuzhiyun iio_push_to_buffers(indio_dev, &st->fifo_buf[i]);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun err:
675*4882a593Smuzhiyun iio_trigger_notify_done(indio_dev->trig);
676*4882a593Smuzhiyun return IRQ_HANDLED;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
adxl372_setup(struct adxl372_state * st)679*4882a593Smuzhiyun static int adxl372_setup(struct adxl372_state *st)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun unsigned int regval;
682*4882a593Smuzhiyun int ret;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun ret = regmap_read(st->regmap, ADXL372_DEVID, ®val);
685*4882a593Smuzhiyun if (ret < 0)
686*4882a593Smuzhiyun return ret;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (regval != ADXL372_DEVID_VAL) {
689*4882a593Smuzhiyun dev_err(st->dev, "Invalid chip id %x\n", regval);
690*4882a593Smuzhiyun return -ENODEV;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /*
694*4882a593Smuzhiyun * Perform a software reset to make sure the device is in a consistent
695*4882a593Smuzhiyun * state after start up.
696*4882a593Smuzhiyun */
697*4882a593Smuzhiyun ret = regmap_write(st->regmap, ADXL372_RESET, ADXL372_RESET_CODE);
698*4882a593Smuzhiyun if (ret < 0)
699*4882a593Smuzhiyun return ret;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun ret = adxl372_set_op_mode(st, ADXL372_STANDBY);
702*4882a593Smuzhiyun if (ret < 0)
703*4882a593Smuzhiyun return ret;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* Set threshold for activity detection to 1g */
706*4882a593Smuzhiyun ret = adxl372_set_activity_threshold(st, ADXL372_ACTIVITY,
707*4882a593Smuzhiyun true, true, 1000);
708*4882a593Smuzhiyun if (ret < 0)
709*4882a593Smuzhiyun return ret;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Set threshold for inactivity detection to 100mg */
712*4882a593Smuzhiyun ret = adxl372_set_activity_threshold(st, ADXL372_INACTIVITY,
713*4882a593Smuzhiyun true, true, 100);
714*4882a593Smuzhiyun if (ret < 0)
715*4882a593Smuzhiyun return ret;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* Set activity processing in Looped mode */
718*4882a593Smuzhiyun ret = adxl372_set_act_proc_mode(st, ADXL372_LOOPED);
719*4882a593Smuzhiyun if (ret < 0)
720*4882a593Smuzhiyun return ret;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun ret = adxl372_set_odr(st, ADXL372_ODR_6400HZ);
723*4882a593Smuzhiyun if (ret < 0)
724*4882a593Smuzhiyun return ret;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun ret = adxl372_set_bandwidth(st, ADXL372_BW_3200HZ);
727*4882a593Smuzhiyun if (ret < 0)
728*4882a593Smuzhiyun return ret;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* Set activity timer to 1ms */
731*4882a593Smuzhiyun ret = adxl372_set_activity_time_ms(st, 1);
732*4882a593Smuzhiyun if (ret < 0)
733*4882a593Smuzhiyun return ret;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* Set inactivity timer to 10s */
736*4882a593Smuzhiyun ret = adxl372_set_inactivity_time_ms(st, 10000);
737*4882a593Smuzhiyun if (ret < 0)
738*4882a593Smuzhiyun return ret;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* Set the mode of operation to full bandwidth measurement mode */
741*4882a593Smuzhiyun return adxl372_set_op_mode(st, ADXL372_FULL_BW_MEASUREMENT);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
adxl372_reg_access(struct iio_dev * indio_dev,unsigned int reg,unsigned int writeval,unsigned int * readval)744*4882a593Smuzhiyun static int adxl372_reg_access(struct iio_dev *indio_dev,
745*4882a593Smuzhiyun unsigned int reg,
746*4882a593Smuzhiyun unsigned int writeval,
747*4882a593Smuzhiyun unsigned int *readval)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (readval)
752*4882a593Smuzhiyun return regmap_read(st->regmap, reg, readval);
753*4882a593Smuzhiyun else
754*4882a593Smuzhiyun return regmap_write(st->regmap, reg, writeval);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
adxl372_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long info)757*4882a593Smuzhiyun static int adxl372_read_raw(struct iio_dev *indio_dev,
758*4882a593Smuzhiyun struct iio_chan_spec const *chan,
759*4882a593Smuzhiyun int *val, int *val2, long info)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
762*4882a593Smuzhiyun int ret;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun switch (info) {
765*4882a593Smuzhiyun case IIO_CHAN_INFO_RAW:
766*4882a593Smuzhiyun ret = iio_device_claim_direct_mode(indio_dev);
767*4882a593Smuzhiyun if (ret)
768*4882a593Smuzhiyun return ret;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun ret = adxl372_read_axis(st, chan->address);
771*4882a593Smuzhiyun iio_device_release_direct_mode(indio_dev);
772*4882a593Smuzhiyun if (ret < 0)
773*4882a593Smuzhiyun return ret;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun *val = sign_extend32(ret >> chan->scan_type.shift,
776*4882a593Smuzhiyun chan->scan_type.realbits - 1);
777*4882a593Smuzhiyun return IIO_VAL_INT;
778*4882a593Smuzhiyun case IIO_CHAN_INFO_SCALE:
779*4882a593Smuzhiyun *val = 0;
780*4882a593Smuzhiyun *val2 = ADXL372_USCALE;
781*4882a593Smuzhiyun return IIO_VAL_INT_PLUS_MICRO;
782*4882a593Smuzhiyun case IIO_CHAN_INFO_SAMP_FREQ:
783*4882a593Smuzhiyun *val = adxl372_samp_freq_tbl[st->odr];
784*4882a593Smuzhiyun return IIO_VAL_INT;
785*4882a593Smuzhiyun case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
786*4882a593Smuzhiyun *val = adxl372_bw_freq_tbl[st->bw];
787*4882a593Smuzhiyun return IIO_VAL_INT;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun return -EINVAL;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
adxl372_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long info)793*4882a593Smuzhiyun static int adxl372_write_raw(struct iio_dev *indio_dev,
794*4882a593Smuzhiyun struct iio_chan_spec const *chan,
795*4882a593Smuzhiyun int val, int val2, long info)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
798*4882a593Smuzhiyun int odr_index, bw_index, ret;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun switch (info) {
801*4882a593Smuzhiyun case IIO_CHAN_INFO_SAMP_FREQ:
802*4882a593Smuzhiyun odr_index = adxl372_find_closest_match(adxl372_samp_freq_tbl,
803*4882a593Smuzhiyun ARRAY_SIZE(adxl372_samp_freq_tbl),
804*4882a593Smuzhiyun val);
805*4882a593Smuzhiyun ret = adxl372_set_odr(st, odr_index);
806*4882a593Smuzhiyun if (ret < 0)
807*4882a593Smuzhiyun return ret;
808*4882a593Smuzhiyun /*
809*4882a593Smuzhiyun * The timer period depends on the ODR selected.
810*4882a593Smuzhiyun * At 3200 Hz and below, it is 6.6 ms; at 6400 Hz, it is 3.3 ms
811*4882a593Smuzhiyun */
812*4882a593Smuzhiyun ret = adxl372_set_activity_time_ms(st, st->act_time_ms);
813*4882a593Smuzhiyun if (ret < 0)
814*4882a593Smuzhiyun return ret;
815*4882a593Smuzhiyun /*
816*4882a593Smuzhiyun * The timer period depends on the ODR selected.
817*4882a593Smuzhiyun * At 3200 Hz and below, it is 26 ms; at 6400 Hz, it is 13 ms
818*4882a593Smuzhiyun */
819*4882a593Smuzhiyun ret = adxl372_set_inactivity_time_ms(st, st->inact_time_ms);
820*4882a593Smuzhiyun if (ret < 0)
821*4882a593Smuzhiyun return ret;
822*4882a593Smuzhiyun /*
823*4882a593Smuzhiyun * The maximum bandwidth is constrained to at most half of
824*4882a593Smuzhiyun * the ODR to ensure that the Nyquist criteria is not violated
825*4882a593Smuzhiyun */
826*4882a593Smuzhiyun if (st->bw > odr_index)
827*4882a593Smuzhiyun ret = adxl372_set_bandwidth(st, odr_index);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun return ret;
830*4882a593Smuzhiyun case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
831*4882a593Smuzhiyun bw_index = adxl372_find_closest_match(adxl372_bw_freq_tbl,
832*4882a593Smuzhiyun ARRAY_SIZE(adxl372_bw_freq_tbl),
833*4882a593Smuzhiyun val);
834*4882a593Smuzhiyun return adxl372_set_bandwidth(st, bw_index);
835*4882a593Smuzhiyun default:
836*4882a593Smuzhiyun return -EINVAL;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
adxl372_read_event_value(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int * val,int * val2)840*4882a593Smuzhiyun static int adxl372_read_event_value(struct iio_dev *indio_dev, const struct iio_chan_spec *chan,
841*4882a593Smuzhiyun enum iio_event_type type, enum iio_event_direction dir,
842*4882a593Smuzhiyun enum iio_event_info info, int *val, int *val2)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
845*4882a593Smuzhiyun unsigned int addr;
846*4882a593Smuzhiyun u16 raw_value;
847*4882a593Smuzhiyun int ret;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun switch (info) {
850*4882a593Smuzhiyun case IIO_EV_INFO_VALUE:
851*4882a593Smuzhiyun switch (dir) {
852*4882a593Smuzhiyun case IIO_EV_DIR_RISING:
853*4882a593Smuzhiyun addr = ADXL372_X_THRESH_ACT_H + 2 * chan->scan_index;
854*4882a593Smuzhiyun ret = adxl372_read_threshold_value(indio_dev, addr, &raw_value);
855*4882a593Smuzhiyun if (ret < 0)
856*4882a593Smuzhiyun return ret;
857*4882a593Smuzhiyun *val = raw_value * ADXL372_USCALE;
858*4882a593Smuzhiyun *val2 = 1000000;
859*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL;
860*4882a593Smuzhiyun case IIO_EV_DIR_FALLING:
861*4882a593Smuzhiyun addr = ADXL372_X_THRESH_INACT_H + 2 * chan->scan_index;
862*4882a593Smuzhiyun ret = adxl372_read_threshold_value(indio_dev, addr, &raw_value);
863*4882a593Smuzhiyun if (ret < 0)
864*4882a593Smuzhiyun return ret;
865*4882a593Smuzhiyun *val = raw_value * ADXL372_USCALE;
866*4882a593Smuzhiyun *val2 = 1000000;
867*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL;
868*4882a593Smuzhiyun default:
869*4882a593Smuzhiyun return -EINVAL;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun case IIO_EV_INFO_PERIOD:
872*4882a593Smuzhiyun switch (dir) {
873*4882a593Smuzhiyun case IIO_EV_DIR_RISING:
874*4882a593Smuzhiyun *val = st->act_time_ms;
875*4882a593Smuzhiyun *val2 = 1000;
876*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL;
877*4882a593Smuzhiyun case IIO_EV_DIR_FALLING:
878*4882a593Smuzhiyun *val = st->inact_time_ms;
879*4882a593Smuzhiyun *val2 = 1000;
880*4882a593Smuzhiyun return IIO_VAL_FRACTIONAL;
881*4882a593Smuzhiyun default:
882*4882a593Smuzhiyun return -EINVAL;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun default:
885*4882a593Smuzhiyun return -EINVAL;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
adxl372_write_event_value(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,enum iio_event_info info,int val,int val2)889*4882a593Smuzhiyun static int adxl372_write_event_value(struct iio_dev *indio_dev, const struct iio_chan_spec *chan,
890*4882a593Smuzhiyun enum iio_event_type type, enum iio_event_direction dir,
891*4882a593Smuzhiyun enum iio_event_info info, int val, int val2)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
894*4882a593Smuzhiyun unsigned int val_ms;
895*4882a593Smuzhiyun unsigned int addr;
896*4882a593Smuzhiyun u16 raw_val;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun switch (info) {
899*4882a593Smuzhiyun case IIO_EV_INFO_VALUE:
900*4882a593Smuzhiyun raw_val = DIV_ROUND_UP(val * 1000000, ADXL372_USCALE);
901*4882a593Smuzhiyun switch (dir) {
902*4882a593Smuzhiyun case IIO_EV_DIR_RISING:
903*4882a593Smuzhiyun addr = ADXL372_X_THRESH_ACT_H + 2 * chan->scan_index;
904*4882a593Smuzhiyun return adxl372_write_threshold_value(indio_dev, addr, raw_val);
905*4882a593Smuzhiyun case IIO_EV_DIR_FALLING:
906*4882a593Smuzhiyun addr = ADXL372_X_THRESH_INACT_H + 2 * chan->scan_index;
907*4882a593Smuzhiyun return adxl372_write_threshold_value(indio_dev, addr, raw_val);
908*4882a593Smuzhiyun default:
909*4882a593Smuzhiyun return -EINVAL;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun case IIO_EV_INFO_PERIOD:
912*4882a593Smuzhiyun val_ms = val * 1000 + DIV_ROUND_UP(val2, 1000);
913*4882a593Smuzhiyun switch (dir) {
914*4882a593Smuzhiyun case IIO_EV_DIR_RISING:
915*4882a593Smuzhiyun return adxl372_set_activity_time_ms(st, val_ms);
916*4882a593Smuzhiyun case IIO_EV_DIR_FALLING:
917*4882a593Smuzhiyun return adxl372_set_inactivity_time_ms(st, val_ms);
918*4882a593Smuzhiyun default:
919*4882a593Smuzhiyun return -EINVAL;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun default:
922*4882a593Smuzhiyun return -EINVAL;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
adxl372_read_event_config(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir)926*4882a593Smuzhiyun static int adxl372_read_event_config(struct iio_dev *indio_dev, const struct iio_chan_spec *chan,
927*4882a593Smuzhiyun enum iio_event_type type, enum iio_event_direction dir)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun switch (dir) {
932*4882a593Smuzhiyun case IIO_EV_DIR_RISING:
933*4882a593Smuzhiyun return FIELD_GET(ADXL372_INT1_MAP_ACT_MSK, st->int1_bitmask);
934*4882a593Smuzhiyun case IIO_EV_DIR_FALLING:
935*4882a593Smuzhiyun return FIELD_GET(ADXL372_INT1_MAP_INACT_MSK, st->int1_bitmask);
936*4882a593Smuzhiyun default:
937*4882a593Smuzhiyun return -EINVAL;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
adxl372_write_event_config(struct iio_dev * indio_dev,const struct iio_chan_spec * chan,enum iio_event_type type,enum iio_event_direction dir,int state)941*4882a593Smuzhiyun static int adxl372_write_event_config(struct iio_dev *indio_dev, const struct iio_chan_spec *chan,
942*4882a593Smuzhiyun enum iio_event_type type, enum iio_event_direction dir,
943*4882a593Smuzhiyun int state)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun switch (dir) {
948*4882a593Smuzhiyun case IIO_EV_DIR_RISING:
949*4882a593Smuzhiyun set_mask_bits(&st->int1_bitmask, ADXL372_INT1_MAP_ACT_MSK,
950*4882a593Smuzhiyun ADXL372_INT1_MAP_ACT_MODE(state));
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun case IIO_EV_DIR_FALLING:
953*4882a593Smuzhiyun set_mask_bits(&st->int1_bitmask, ADXL372_INT1_MAP_INACT_MSK,
954*4882a593Smuzhiyun ADXL372_INT1_MAP_INACT_MODE(state));
955*4882a593Smuzhiyun break;
956*4882a593Smuzhiyun default:
957*4882a593Smuzhiyun return -EINVAL;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun return adxl372_set_interrupts(st, st->int1_bitmask, 0);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
adxl372_show_filter_freq_avail(struct device * dev,struct device_attribute * attr,char * buf)963*4882a593Smuzhiyun static ssize_t adxl372_show_filter_freq_avail(struct device *dev,
964*4882a593Smuzhiyun struct device_attribute *attr,
965*4882a593Smuzhiyun char *buf)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_to_iio_dev(dev);
968*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
969*4882a593Smuzhiyun int i;
970*4882a593Smuzhiyun size_t len = 0;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun for (i = 0; i <= st->odr; i++)
973*4882a593Smuzhiyun len += scnprintf(buf + len, PAGE_SIZE - len,
974*4882a593Smuzhiyun "%d ", adxl372_bw_freq_tbl[i]);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun buf[len - 1] = '\n';
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun return len;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
adxl372_get_fifo_enabled(struct device * dev,struct device_attribute * attr,char * buf)981*4882a593Smuzhiyun static ssize_t adxl372_get_fifo_enabled(struct device *dev,
982*4882a593Smuzhiyun struct device_attribute *attr,
983*4882a593Smuzhiyun char *buf)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_to_iio_dev(dev);
986*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun return sprintf(buf, "%d\n", st->fifo_mode);
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
adxl372_get_fifo_watermark(struct device * dev,struct device_attribute * attr,char * buf)991*4882a593Smuzhiyun static ssize_t adxl372_get_fifo_watermark(struct device *dev,
992*4882a593Smuzhiyun struct device_attribute *attr,
993*4882a593Smuzhiyun char *buf)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun struct iio_dev *indio_dev = dev_to_iio_dev(dev);
996*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun return sprintf(buf, "%d\n", st->watermark);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun static IIO_CONST_ATTR(hwfifo_watermark_min, "1");
1002*4882a593Smuzhiyun static IIO_CONST_ATTR(hwfifo_watermark_max,
1003*4882a593Smuzhiyun __stringify(ADXL372_FIFO_SIZE));
1004*4882a593Smuzhiyun static IIO_DEVICE_ATTR(hwfifo_watermark, 0444,
1005*4882a593Smuzhiyun adxl372_get_fifo_watermark, NULL, 0);
1006*4882a593Smuzhiyun static IIO_DEVICE_ATTR(hwfifo_enabled, 0444,
1007*4882a593Smuzhiyun adxl372_get_fifo_enabled, NULL, 0);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static const struct attribute *adxl372_fifo_attributes[] = {
1010*4882a593Smuzhiyun &iio_const_attr_hwfifo_watermark_min.dev_attr.attr,
1011*4882a593Smuzhiyun &iio_const_attr_hwfifo_watermark_max.dev_attr.attr,
1012*4882a593Smuzhiyun &iio_dev_attr_hwfifo_watermark.dev_attr.attr,
1013*4882a593Smuzhiyun &iio_dev_attr_hwfifo_enabled.dev_attr.attr,
1014*4882a593Smuzhiyun NULL,
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun
adxl372_set_watermark(struct iio_dev * indio_dev,unsigned int val)1017*4882a593Smuzhiyun static int adxl372_set_watermark(struct iio_dev *indio_dev, unsigned int val)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun if (val > ADXL372_FIFO_SIZE)
1022*4882a593Smuzhiyun val = ADXL372_FIFO_SIZE;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun st->watermark = val;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun return 0;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
adxl372_buffer_postenable(struct iio_dev * indio_dev)1029*4882a593Smuzhiyun static int adxl372_buffer_postenable(struct iio_dev *indio_dev)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
1032*4882a593Smuzhiyun unsigned int mask;
1033*4882a593Smuzhiyun int i, ret;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun st->int1_bitmask |= ADXL372_INT1_MAP_FIFO_FULL_MSK;
1036*4882a593Smuzhiyun ret = adxl372_set_interrupts(st, st->int1_bitmask, 0);
1037*4882a593Smuzhiyun if (ret < 0)
1038*4882a593Smuzhiyun return ret;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun mask = *indio_dev->active_scan_mask;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(adxl372_axis_lookup_table); i++) {
1043*4882a593Smuzhiyun if (mask == adxl372_axis_lookup_table[i].bits)
1044*4882a593Smuzhiyun break;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun if (i == ARRAY_SIZE(adxl372_axis_lookup_table))
1048*4882a593Smuzhiyun return -EINVAL;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun st->fifo_format = adxl372_axis_lookup_table[i].fifo_format;
1051*4882a593Smuzhiyun st->fifo_axis_mask = adxl372_axis_lookup_table[i].bits;
1052*4882a593Smuzhiyun st->fifo_set_size = bitmap_weight(indio_dev->active_scan_mask,
1053*4882a593Smuzhiyun indio_dev->masklength);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Configure the FIFO to store sets of impact event peak. */
1056*4882a593Smuzhiyun if (st->peak_fifo_mode_en) {
1057*4882a593Smuzhiyun st->fifo_set_size = 3;
1058*4882a593Smuzhiyun st->fifo_format = ADXL372_XYZ_PEAK_FIFO;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /*
1062*4882a593Smuzhiyun * The 512 FIFO samples can be allotted in several ways, such as:
1063*4882a593Smuzhiyun * 170 sample sets of concurrent 3-axis data
1064*4882a593Smuzhiyun * 256 sample sets of concurrent 2-axis data (user selectable)
1065*4882a593Smuzhiyun * 512 sample sets of single-axis data
1066*4882a593Smuzhiyun * 170 sets of impact event peak (x, y, z)
1067*4882a593Smuzhiyun */
1068*4882a593Smuzhiyun if ((st->watermark * st->fifo_set_size) > ADXL372_FIFO_SIZE)
1069*4882a593Smuzhiyun st->watermark = (ADXL372_FIFO_SIZE / st->fifo_set_size);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun st->fifo_mode = ADXL372_FIFO_STREAMED;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun ret = adxl372_configure_fifo(st);
1074*4882a593Smuzhiyun if (ret < 0) {
1075*4882a593Smuzhiyun st->fifo_mode = ADXL372_FIFO_BYPASSED;
1076*4882a593Smuzhiyun st->int1_bitmask &= ~ADXL372_INT1_MAP_FIFO_FULL_MSK;
1077*4882a593Smuzhiyun adxl372_set_interrupts(st, st->int1_bitmask, 0);
1078*4882a593Smuzhiyun return ret;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun return 0;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
adxl372_buffer_predisable(struct iio_dev * indio_dev)1084*4882a593Smuzhiyun static int adxl372_buffer_predisable(struct iio_dev *indio_dev)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun st->int1_bitmask &= ~ADXL372_INT1_MAP_FIFO_FULL_MSK;
1089*4882a593Smuzhiyun adxl372_set_interrupts(st, st->int1_bitmask, 0);
1090*4882a593Smuzhiyun st->fifo_mode = ADXL372_FIFO_BYPASSED;
1091*4882a593Smuzhiyun adxl372_configure_fifo(st);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun return 0;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun static const struct iio_buffer_setup_ops adxl372_buffer_ops = {
1097*4882a593Smuzhiyun .postenable = adxl372_buffer_postenable,
1098*4882a593Smuzhiyun .predisable = adxl372_buffer_predisable,
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun
adxl372_dready_trig_set_state(struct iio_trigger * trig,bool state)1101*4882a593Smuzhiyun static int adxl372_dready_trig_set_state(struct iio_trigger *trig,
1102*4882a593Smuzhiyun bool state)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun struct iio_dev *indio_dev = iio_trigger_get_drvdata(trig);
1105*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun if (state)
1108*4882a593Smuzhiyun st->int1_bitmask |= ADXL372_INT1_MAP_FIFO_FULL_MSK;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun return adxl372_set_interrupts(st, st->int1_bitmask, 0);
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
adxl372_validate_trigger(struct iio_dev * indio_dev,struct iio_trigger * trig)1113*4882a593Smuzhiyun static int adxl372_validate_trigger(struct iio_dev *indio_dev,
1114*4882a593Smuzhiyun struct iio_trigger *trig)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun if (st->dready_trig != trig && st->peak_datardy_trig != trig)
1119*4882a593Smuzhiyun return -EINVAL;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun return 0;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun static const struct iio_trigger_ops adxl372_trigger_ops = {
1125*4882a593Smuzhiyun .validate_device = &iio_trigger_validate_own_device,
1126*4882a593Smuzhiyun .set_trigger_state = adxl372_dready_trig_set_state,
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun
adxl372_peak_dready_trig_set_state(struct iio_trigger * trig,bool state)1129*4882a593Smuzhiyun static int adxl372_peak_dready_trig_set_state(struct iio_trigger *trig,
1130*4882a593Smuzhiyun bool state)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun struct iio_dev *indio_dev = iio_trigger_get_drvdata(trig);
1133*4882a593Smuzhiyun struct adxl372_state *st = iio_priv(indio_dev);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if (state)
1136*4882a593Smuzhiyun st->int1_bitmask |= ADXL372_INT1_MAP_FIFO_FULL_MSK;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun st->peak_fifo_mode_en = state;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun return adxl372_set_interrupts(st, st->int1_bitmask, 0);
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun static const struct iio_trigger_ops adxl372_peak_data_trigger_ops = {
1144*4882a593Smuzhiyun .validate_device = &iio_trigger_validate_own_device,
1145*4882a593Smuzhiyun .set_trigger_state = adxl372_peak_dready_trig_set_state,
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun static IIO_CONST_ATTR_SAMP_FREQ_AVAIL("400 800 1600 3200 6400");
1149*4882a593Smuzhiyun static IIO_DEVICE_ATTR(in_accel_filter_low_pass_3db_frequency_available,
1150*4882a593Smuzhiyun 0444, adxl372_show_filter_freq_avail, NULL, 0);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun static struct attribute *adxl372_attributes[] = {
1153*4882a593Smuzhiyun &iio_const_attr_sampling_frequency_available.dev_attr.attr,
1154*4882a593Smuzhiyun &iio_dev_attr_in_accel_filter_low_pass_3db_frequency_available.dev_attr.attr,
1155*4882a593Smuzhiyun NULL,
1156*4882a593Smuzhiyun };
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun static const struct attribute_group adxl372_attrs_group = {
1159*4882a593Smuzhiyun .attrs = adxl372_attributes,
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun static const struct iio_info adxl372_info = {
1163*4882a593Smuzhiyun .validate_trigger = &adxl372_validate_trigger,
1164*4882a593Smuzhiyun .attrs = &adxl372_attrs_group,
1165*4882a593Smuzhiyun .read_raw = adxl372_read_raw,
1166*4882a593Smuzhiyun .write_raw = adxl372_write_raw,
1167*4882a593Smuzhiyun .read_event_config = adxl372_read_event_config,
1168*4882a593Smuzhiyun .write_event_config = adxl372_write_event_config,
1169*4882a593Smuzhiyun .read_event_value = adxl372_read_event_value,
1170*4882a593Smuzhiyun .write_event_value = adxl372_write_event_value,
1171*4882a593Smuzhiyun .debugfs_reg_access = &adxl372_reg_access,
1172*4882a593Smuzhiyun .hwfifo_set_watermark = adxl372_set_watermark,
1173*4882a593Smuzhiyun };
1174*4882a593Smuzhiyun
adxl372_readable_noinc_reg(struct device * dev,unsigned int reg)1175*4882a593Smuzhiyun bool adxl372_readable_noinc_reg(struct device *dev, unsigned int reg)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun return (reg == ADXL372_FIFO_DATA);
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adxl372_readable_noinc_reg);
1180*4882a593Smuzhiyun
adxl372_probe(struct device * dev,struct regmap * regmap,int irq,const char * name)1181*4882a593Smuzhiyun int adxl372_probe(struct device *dev, struct regmap *regmap,
1182*4882a593Smuzhiyun int irq, const char *name)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun struct iio_dev *indio_dev;
1185*4882a593Smuzhiyun struct adxl372_state *st;
1186*4882a593Smuzhiyun int ret;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun indio_dev = devm_iio_device_alloc(dev, sizeof(*st));
1189*4882a593Smuzhiyun if (!indio_dev)
1190*4882a593Smuzhiyun return -ENOMEM;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun st = iio_priv(indio_dev);
1193*4882a593Smuzhiyun dev_set_drvdata(dev, indio_dev);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun st->dev = dev;
1196*4882a593Smuzhiyun st->regmap = regmap;
1197*4882a593Smuzhiyun st->irq = irq;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun mutex_init(&st->threshold_m);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun indio_dev->channels = adxl372_channels;
1202*4882a593Smuzhiyun indio_dev->num_channels = ARRAY_SIZE(adxl372_channels);
1203*4882a593Smuzhiyun indio_dev->available_scan_masks = adxl372_channel_masks;
1204*4882a593Smuzhiyun indio_dev->name = name;
1205*4882a593Smuzhiyun indio_dev->info = &adxl372_info;
1206*4882a593Smuzhiyun indio_dev->modes = INDIO_DIRECT_MODE | INDIO_BUFFER_SOFTWARE;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun ret = adxl372_setup(st);
1209*4882a593Smuzhiyun if (ret < 0) {
1210*4882a593Smuzhiyun dev_err(dev, "ADXL372 setup failed\n");
1211*4882a593Smuzhiyun return ret;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun ret = devm_iio_triggered_buffer_setup(dev,
1215*4882a593Smuzhiyun indio_dev, NULL,
1216*4882a593Smuzhiyun adxl372_trigger_handler,
1217*4882a593Smuzhiyun &adxl372_buffer_ops);
1218*4882a593Smuzhiyun if (ret < 0)
1219*4882a593Smuzhiyun return ret;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun iio_buffer_set_attrs(indio_dev->buffer, adxl372_fifo_attributes);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun if (st->irq) {
1224*4882a593Smuzhiyun st->dready_trig = devm_iio_trigger_alloc(dev,
1225*4882a593Smuzhiyun "%s-dev%d",
1226*4882a593Smuzhiyun indio_dev->name,
1227*4882a593Smuzhiyun indio_dev->id);
1228*4882a593Smuzhiyun if (st->dready_trig == NULL)
1229*4882a593Smuzhiyun return -ENOMEM;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun st->peak_datardy_trig = devm_iio_trigger_alloc(dev,
1232*4882a593Smuzhiyun "%s-dev%d-peak",
1233*4882a593Smuzhiyun indio_dev->name,
1234*4882a593Smuzhiyun indio_dev->id);
1235*4882a593Smuzhiyun if (!st->peak_datardy_trig)
1236*4882a593Smuzhiyun return -ENOMEM;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun st->dready_trig->ops = &adxl372_trigger_ops;
1239*4882a593Smuzhiyun st->peak_datardy_trig->ops = &adxl372_peak_data_trigger_ops;
1240*4882a593Smuzhiyun st->dready_trig->dev.parent = dev;
1241*4882a593Smuzhiyun st->peak_datardy_trig->dev.parent = dev;
1242*4882a593Smuzhiyun iio_trigger_set_drvdata(st->dready_trig, indio_dev);
1243*4882a593Smuzhiyun iio_trigger_set_drvdata(st->peak_datardy_trig, indio_dev);
1244*4882a593Smuzhiyun ret = devm_iio_trigger_register(dev, st->dready_trig);
1245*4882a593Smuzhiyun if (ret < 0)
1246*4882a593Smuzhiyun return ret;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun ret = devm_iio_trigger_register(dev, st->peak_datardy_trig);
1249*4882a593Smuzhiyun if (ret < 0)
1250*4882a593Smuzhiyun return ret;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun indio_dev->trig = iio_trigger_get(st->dready_trig);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, st->irq,
1255*4882a593Smuzhiyun iio_trigger_generic_data_rdy_poll,
1256*4882a593Smuzhiyun NULL,
1257*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_ONESHOT,
1258*4882a593Smuzhiyun indio_dev->name, st->dready_trig);
1259*4882a593Smuzhiyun if (ret < 0)
1260*4882a593Smuzhiyun return ret;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun return devm_iio_device_register(dev, indio_dev);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adxl372_probe);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun MODULE_AUTHOR("Stefan Popa <stefan.popa@analog.com>");
1268*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices ADXL372 3-axis accelerometer driver");
1269*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1270