xref: /OK3568_Linux_fs/kernel/drivers/ide/via82cxxx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * VIA IDE driver for Linux. Supported southbridges:
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *   vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
6*4882a593Smuzhiyun  *   vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
7*4882a593Smuzhiyun  *   vt8235, vt8237, vt8237a
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (c) 2000-2002 Vojtech Pavlik
10*4882a593Smuzhiyun  * Copyright (c) 2007-2010 Bartlomiej Zolnierkiewicz
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Based on the work of:
13*4882a593Smuzhiyun  *	Michel Aubry
14*4882a593Smuzhiyun  *	Jeff Garzik
15*4882a593Smuzhiyun  *	Andre Hedrick
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Documentation:
18*4882a593Smuzhiyun  *	Obsolete device documentation publicly available from via.com.tw
19*4882a593Smuzhiyun  *	Current device documentation available under NDA only
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/kernel.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/pci.h>
27*4882a593Smuzhiyun #include <linux/init.h>
28*4882a593Smuzhiyun #include <linux/ide.h>
29*4882a593Smuzhiyun #include <linux/dmi.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #ifdef CONFIG_PPC_CHRP
32*4882a593Smuzhiyun #include <asm/processor.h>
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define DRV_NAME "via82cxxx"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define VIA_IDE_ENABLE		0x40
38*4882a593Smuzhiyun #define VIA_IDE_CONFIG		0x41
39*4882a593Smuzhiyun #define VIA_FIFO_CONFIG		0x43
40*4882a593Smuzhiyun #define VIA_MISC_1		0x44
41*4882a593Smuzhiyun #define VIA_MISC_2		0x45
42*4882a593Smuzhiyun #define VIA_MISC_3		0x46
43*4882a593Smuzhiyun #define VIA_DRIVE_TIMING	0x48
44*4882a593Smuzhiyun #define VIA_8BIT_TIMING		0x4e
45*4882a593Smuzhiyun #define VIA_ADDRESS_SETUP	0x4c
46*4882a593Smuzhiyun #define VIA_UDMA_TIMING		0x50
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define VIA_BAD_PREQ		0x01 /* Crashes if PREQ# till DDACK# set */
49*4882a593Smuzhiyun #define VIA_BAD_CLK66		0x02 /* 66 MHz clock doesn't work correctly */
50*4882a593Smuzhiyun #define VIA_SET_FIFO		0x04 /* Needs to have FIFO split set */
51*4882a593Smuzhiyun #define VIA_NO_UNMASK		0x08 /* Doesn't work with IRQ unmasking on */
52*4882a593Smuzhiyun #define VIA_BAD_ID		0x10 /* Has wrong vendor ID (0x1107) */
53*4882a593Smuzhiyun #define VIA_BAD_AST		0x20 /* Don't touch Address Setup Timing */
54*4882a593Smuzhiyun #define VIA_SATA_PATA		0x80 /* SATA/PATA combined configuration */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun enum {
57*4882a593Smuzhiyun 	VIA_IDFLAG_SINGLE = (1 << 1), /* single channel controller */
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun  * VIA SouthBridge chips.
62*4882a593Smuzhiyun  */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static struct via_isa_bridge {
65*4882a593Smuzhiyun 	char *name;
66*4882a593Smuzhiyun 	u16 id;
67*4882a593Smuzhiyun 	u8 rev_min;
68*4882a593Smuzhiyun 	u8 rev_max;
69*4882a593Smuzhiyun 	u8 udma_mask;
70*4882a593Smuzhiyun 	u8 flags;
71*4882a593Smuzhiyun } via_isa_bridges[] = {
72*4882a593Smuzhiyun 	{ "vx855",	PCI_DEVICE_ID_VIA_VX855,    0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
73*4882a593Smuzhiyun 	{ "vx800",	PCI_DEVICE_ID_VIA_VX800,    0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
74*4882a593Smuzhiyun 	{ "cx700",	PCI_DEVICE_ID_VIA_CX700,    0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
75*4882a593Smuzhiyun 	{ "vt8261",	PCI_DEVICE_ID_VIA_8261,     0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
76*4882a593Smuzhiyun 	{ "vt8237s",	PCI_DEVICE_ID_VIA_8237S,    0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
77*4882a593Smuzhiyun 	{ "vt6410",	PCI_DEVICE_ID_VIA_6410,     0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
78*4882a593Smuzhiyun 	{ "vt6415",	PCI_DEVICE_ID_VIA_6415,     0x00, 0xff, ATA_UDMA6, VIA_BAD_AST },
79*4882a593Smuzhiyun 	{ "vt8251",	PCI_DEVICE_ID_VIA_8251,     0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
80*4882a593Smuzhiyun 	{ "vt8237",	PCI_DEVICE_ID_VIA_8237,     0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
81*4882a593Smuzhiyun 	{ "vt8237a",	PCI_DEVICE_ID_VIA_8237A,    0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
82*4882a593Smuzhiyun 	{ "vt8235",	PCI_DEVICE_ID_VIA_8235,     0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
83*4882a593Smuzhiyun 	{ "vt8233a",	PCI_DEVICE_ID_VIA_8233A,    0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
84*4882a593Smuzhiyun 	{ "vt8233c",	PCI_DEVICE_ID_VIA_8233C_0,  0x00, 0x2f, ATA_UDMA5, },
85*4882a593Smuzhiyun 	{ "vt8233",	PCI_DEVICE_ID_VIA_8233_0,   0x00, 0x2f, ATA_UDMA5, },
86*4882a593Smuzhiyun 	{ "vt8231",	PCI_DEVICE_ID_VIA_8231,     0x00, 0x2f, ATA_UDMA5, },
87*4882a593Smuzhiyun 	{ "vt82c686b",	PCI_DEVICE_ID_VIA_82C686,   0x40, 0x4f, ATA_UDMA5, },
88*4882a593Smuzhiyun 	{ "vt82c686a",	PCI_DEVICE_ID_VIA_82C686,   0x10, 0x2f, ATA_UDMA4, },
89*4882a593Smuzhiyun 	{ "vt82c686",	PCI_DEVICE_ID_VIA_82C686,   0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
90*4882a593Smuzhiyun 	{ "vt82c596b",	PCI_DEVICE_ID_VIA_82C596,   0x10, 0x2f, ATA_UDMA4, },
91*4882a593Smuzhiyun 	{ "vt82c596a",	PCI_DEVICE_ID_VIA_82C596,   0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
92*4882a593Smuzhiyun 	{ "vt82c586b",	PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, ATA_UDMA2, VIA_SET_FIFO },
93*4882a593Smuzhiyun 	{ "vt82c586b",	PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, ATA_UDMA2, VIA_SET_FIFO | VIA_BAD_PREQ },
94*4882a593Smuzhiyun 	{ "vt82c586b",	PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, ATA_UDMA2, VIA_SET_FIFO },
95*4882a593Smuzhiyun 	{ "vt82c586a",	PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, ATA_UDMA2, VIA_SET_FIFO },
96*4882a593Smuzhiyun 	{ "vt82c586",	PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f,      0x00, VIA_SET_FIFO },
97*4882a593Smuzhiyun 	{ "vt82c576",	PCI_DEVICE_ID_VIA_82C576,   0x00, 0x2f,      0x00, VIA_SET_FIFO | VIA_NO_UNMASK },
98*4882a593Smuzhiyun 	{ "vt82c576",	PCI_DEVICE_ID_VIA_82C576,   0x00, 0x2f,      0x00, VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
99*4882a593Smuzhiyun 	{ "vtxxxx",	PCI_DEVICE_ID_VIA_ANON,     0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
100*4882a593Smuzhiyun 	{ NULL }
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static unsigned int via_clock;
104*4882a593Smuzhiyun static char *via_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun struct via82cxxx_dev
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	struct via_isa_bridge *via_config;
109*4882a593Smuzhiyun 	unsigned int via_80w;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /**
113*4882a593Smuzhiyun  *	via_set_speed			-	write timing registers
114*4882a593Smuzhiyun  *	@dev: PCI device
115*4882a593Smuzhiyun  *	@dn: device
116*4882a593Smuzhiyun  *	@timing: IDE timing data to use
117*4882a593Smuzhiyun  *
118*4882a593Smuzhiyun  *	via_set_speed writes timing values to the chipset registers
119*4882a593Smuzhiyun  */
120*4882a593Smuzhiyun 
via_set_speed(ide_hwif_t * hwif,u8 dn,struct ide_timing * timing)121*4882a593Smuzhiyun static void via_set_speed(ide_hwif_t *hwif, u8 dn, struct ide_timing *timing)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct pci_dev *dev = to_pci_dev(hwif->dev);
124*4882a593Smuzhiyun 	struct ide_host *host = pci_get_drvdata(dev);
125*4882a593Smuzhiyun 	struct via82cxxx_dev *vdev = host->host_priv;
126*4882a593Smuzhiyun 	u8 t;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (~vdev->via_config->flags & VIA_BAD_AST) {
129*4882a593Smuzhiyun 		pci_read_config_byte(dev, VIA_ADDRESS_SETUP, &t);
130*4882a593Smuzhiyun 		t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
131*4882a593Smuzhiyun 		pci_write_config_byte(dev, VIA_ADDRESS_SETUP, t);
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	pci_write_config_byte(dev, VIA_8BIT_TIMING + (1 - (dn >> 1)),
135*4882a593Smuzhiyun 		((clamp_val(timing->act8b, 1, 16) - 1) << 4) | (clamp_val(timing->rec8b, 1, 16) - 1));
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	pci_write_config_byte(dev, VIA_DRIVE_TIMING + (3 - dn),
138*4882a593Smuzhiyun 		((clamp_val(timing->active, 1, 16) - 1) << 4) | (clamp_val(timing->recover, 1, 16) - 1));
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	switch (vdev->via_config->udma_mask) {
141*4882a593Smuzhiyun 	case ATA_UDMA2: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 5) - 2)) : 0x03; break;
142*4882a593Smuzhiyun 	case ATA_UDMA4: t = timing->udma ? (0xe8 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x0f; break;
143*4882a593Smuzhiyun 	case ATA_UDMA5: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x07; break;
144*4882a593Smuzhiyun 	case ATA_UDMA6: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x07; break;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* Set UDMA unless device is not UDMA capable */
148*4882a593Smuzhiyun 	if (vdev->via_config->udma_mask) {
149*4882a593Smuzhiyun 		u8 udma_etc;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 		pci_read_config_byte(dev, VIA_UDMA_TIMING + 3 - dn, &udma_etc);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 		/* clear transfer mode bit */
154*4882a593Smuzhiyun 		udma_etc &= ~0x20;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		if (timing->udma) {
157*4882a593Smuzhiyun 			/* preserve 80-wire cable detection bit */
158*4882a593Smuzhiyun 			udma_etc &= 0x10;
159*4882a593Smuzhiyun 			udma_etc |= t;
160*4882a593Smuzhiyun 		}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		pci_write_config_byte(dev, VIA_UDMA_TIMING + 3 - dn, udma_etc);
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /**
167*4882a593Smuzhiyun  *	via_set_drive		-	configure transfer mode
168*4882a593Smuzhiyun  *	@hwif: port
169*4882a593Smuzhiyun  *	@drive: Drive to set up
170*4882a593Smuzhiyun  *
171*4882a593Smuzhiyun  *	via_set_drive() computes timing values configures the chipset to
172*4882a593Smuzhiyun  *	a desired transfer mode.  It also can be called by upper layers.
173*4882a593Smuzhiyun  */
174*4882a593Smuzhiyun 
via_set_drive(ide_hwif_t * hwif,ide_drive_t * drive)175*4882a593Smuzhiyun static void via_set_drive(ide_hwif_t *hwif, ide_drive_t *drive)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	ide_drive_t *peer = ide_get_pair_dev(drive);
178*4882a593Smuzhiyun 	struct ide_host *host = dev_get_drvdata(hwif->dev);
179*4882a593Smuzhiyun 	struct via82cxxx_dev *vdev = host->host_priv;
180*4882a593Smuzhiyun 	struct ide_timing t, p;
181*4882a593Smuzhiyun 	unsigned int T, UT;
182*4882a593Smuzhiyun 	const u8 speed = drive->dma_mode;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	T = 1000000000 / via_clock;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	switch (vdev->via_config->udma_mask) {
187*4882a593Smuzhiyun 	case ATA_UDMA2: UT = T;   break;
188*4882a593Smuzhiyun 	case ATA_UDMA4: UT = T/2; break;
189*4882a593Smuzhiyun 	case ATA_UDMA5: UT = T/3; break;
190*4882a593Smuzhiyun 	case ATA_UDMA6: UT = T/4; break;
191*4882a593Smuzhiyun 	default:	UT = T;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	ide_timing_compute(drive, speed, &t, T, UT);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (peer) {
197*4882a593Smuzhiyun 		ide_timing_compute(peer, peer->pio_mode, &p, T, UT);
198*4882a593Smuzhiyun 		ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	via_set_speed(hwif, drive->dn, &t);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /**
205*4882a593Smuzhiyun  *	via_set_pio_mode	-	set host controller for PIO mode
206*4882a593Smuzhiyun  *	@hwif: port
207*4882a593Smuzhiyun  *	@drive: drive
208*4882a593Smuzhiyun  *
209*4882a593Smuzhiyun  *	A callback from the upper layers for PIO-only tuning.
210*4882a593Smuzhiyun  */
211*4882a593Smuzhiyun 
via_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)212*4882a593Smuzhiyun static void via_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	drive->dma_mode = drive->pio_mode;
215*4882a593Smuzhiyun 	via_set_drive(hwif, drive);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
via_config_find(struct pci_dev ** isa)218*4882a593Smuzhiyun static struct via_isa_bridge *via_config_find(struct pci_dev **isa)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct via_isa_bridge *via_config;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	for (via_config = via_isa_bridges;
223*4882a593Smuzhiyun 	     via_config->id != PCI_DEVICE_ID_VIA_ANON; via_config++)
224*4882a593Smuzhiyun 		if ((*isa = pci_get_device(PCI_VENDOR_ID_VIA +
225*4882a593Smuzhiyun 			!!(via_config->flags & VIA_BAD_ID),
226*4882a593Smuzhiyun 			via_config->id, NULL))) {
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 			if ((*isa)->revision >= via_config->rev_min &&
229*4882a593Smuzhiyun 			    (*isa)->revision <= via_config->rev_max)
230*4882a593Smuzhiyun 				break;
231*4882a593Smuzhiyun 			pci_dev_put(*isa);
232*4882a593Smuzhiyun 		}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return via_config;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun  * Check and handle 80-wire cable presence
239*4882a593Smuzhiyun  */
via_cable_detect(struct via82cxxx_dev * vdev,u32 u)240*4882a593Smuzhiyun static void via_cable_detect(struct via82cxxx_dev *vdev, u32 u)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	int i;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	switch (vdev->via_config->udma_mask) {
245*4882a593Smuzhiyun 		case ATA_UDMA4:
246*4882a593Smuzhiyun 			for (i = 24; i >= 0; i -= 8)
247*4882a593Smuzhiyun 				if (((u >> (i & 16)) & 8) &&
248*4882a593Smuzhiyun 				    ((u >> i) & 0x20) &&
249*4882a593Smuzhiyun 				     (((u >> i) & 7) < 2)) {
250*4882a593Smuzhiyun 					/*
251*4882a593Smuzhiyun 					 * 2x PCI clock and
252*4882a593Smuzhiyun 					 * UDMA w/ < 3T/cycle
253*4882a593Smuzhiyun 					 */
254*4882a593Smuzhiyun 					vdev->via_80w |= (1 << (1 - (i >> 4)));
255*4882a593Smuzhiyun 				}
256*4882a593Smuzhiyun 			break;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 		case ATA_UDMA5:
259*4882a593Smuzhiyun 			for (i = 24; i >= 0; i -= 8)
260*4882a593Smuzhiyun 				if (((u >> i) & 0x10) ||
261*4882a593Smuzhiyun 				    (((u >> i) & 0x20) &&
262*4882a593Smuzhiyun 				     (((u >> i) & 7) < 4))) {
263*4882a593Smuzhiyun 					/* BIOS 80-wire bit or
264*4882a593Smuzhiyun 					 * UDMA w/ < 60ns/cycle
265*4882a593Smuzhiyun 					 */
266*4882a593Smuzhiyun 					vdev->via_80w |= (1 << (1 - (i >> 4)));
267*4882a593Smuzhiyun 				}
268*4882a593Smuzhiyun 			break;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 		case ATA_UDMA6:
271*4882a593Smuzhiyun 			for (i = 24; i >= 0; i -= 8)
272*4882a593Smuzhiyun 				if (((u >> i) & 0x10) ||
273*4882a593Smuzhiyun 				    (((u >> i) & 0x20) &&
274*4882a593Smuzhiyun 				     (((u >> i) & 7) < 6))) {
275*4882a593Smuzhiyun 					/* BIOS 80-wire bit or
276*4882a593Smuzhiyun 					 * UDMA w/ < 60ns/cycle
277*4882a593Smuzhiyun 					 */
278*4882a593Smuzhiyun 					vdev->via_80w |= (1 << (1 - (i >> 4)));
279*4882a593Smuzhiyun 				}
280*4882a593Smuzhiyun 			break;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /**
285*4882a593Smuzhiyun  *	init_chipset_via82cxxx	-	initialization handler
286*4882a593Smuzhiyun  *	@dev: PCI device
287*4882a593Smuzhiyun  *
288*4882a593Smuzhiyun  *	The initialization callback. Here we determine the IDE chip type
289*4882a593Smuzhiyun  *	and initialize its drive independent registers.
290*4882a593Smuzhiyun  */
291*4882a593Smuzhiyun 
init_chipset_via82cxxx(struct pci_dev * dev)292*4882a593Smuzhiyun static int init_chipset_via82cxxx(struct pci_dev *dev)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	struct ide_host *host = pci_get_drvdata(dev);
295*4882a593Smuzhiyun 	struct via82cxxx_dev *vdev = host->host_priv;
296*4882a593Smuzhiyun 	struct via_isa_bridge *via_config = vdev->via_config;
297*4882a593Smuzhiyun 	u8 t, v;
298*4882a593Smuzhiyun 	u32 u;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/*
301*4882a593Smuzhiyun 	 * Detect cable and configure Clk66
302*4882a593Smuzhiyun 	 */
303*4882a593Smuzhiyun 	pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	via_cable_detect(vdev, u);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (via_config->udma_mask == ATA_UDMA4) {
308*4882a593Smuzhiyun 		/* Enable Clk66 */
309*4882a593Smuzhiyun 		pci_write_config_dword(dev, VIA_UDMA_TIMING, u|0x80008);
310*4882a593Smuzhiyun 	} else if (via_config->flags & VIA_BAD_CLK66) {
311*4882a593Smuzhiyun 		/* Would cause trouble on 596a and 686 */
312*4882a593Smuzhiyun 		pci_write_config_dword(dev, VIA_UDMA_TIMING, u & ~0x80008);
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/*
316*4882a593Smuzhiyun 	 * Check whether interfaces are enabled.
317*4882a593Smuzhiyun 	 */
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	pci_read_config_byte(dev, VIA_IDE_ENABLE, &v);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/*
322*4882a593Smuzhiyun 	 * Set up FIFO sizes and thresholds.
323*4882a593Smuzhiyun 	 */
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	pci_read_config_byte(dev, VIA_FIFO_CONFIG, &t);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* Disable PREQ# till DDACK# */
328*4882a593Smuzhiyun 	if (via_config->flags & VIA_BAD_PREQ) {
329*4882a593Smuzhiyun 		/* Would crash on 586b rev 41 */
330*4882a593Smuzhiyun 		t &= 0x7f;
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Fix FIFO split between channels */
334*4882a593Smuzhiyun 	if (via_config->flags & VIA_SET_FIFO) {
335*4882a593Smuzhiyun 		t &= (t & 0x9f);
336*4882a593Smuzhiyun 		switch (v & 3) {
337*4882a593Smuzhiyun 			case 2: t |= 0x00; break;	/* 16 on primary */
338*4882a593Smuzhiyun 			case 1: t |= 0x60; break;	/* 16 on secondary */
339*4882a593Smuzhiyun 			case 3: t |= 0x20; break;	/* 8 pri 8 sec */
340*4882a593Smuzhiyun 		}
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	pci_write_config_byte(dev, VIA_FIFO_CONFIG, t);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun  *	Cable special cases
350*4882a593Smuzhiyun  */
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static const struct dmi_system_id cable_dmi_table[] = {
353*4882a593Smuzhiyun 	{
354*4882a593Smuzhiyun 		.ident = "Acer Ferrari 3400",
355*4882a593Smuzhiyun 		.matches = {
356*4882a593Smuzhiyun 			DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."),
357*4882a593Smuzhiyun 			DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"),
358*4882a593Smuzhiyun 		},
359*4882a593Smuzhiyun 	},
360*4882a593Smuzhiyun 	{ }
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
via_cable_override(struct pci_dev * pdev)363*4882a593Smuzhiyun static int via_cable_override(struct pci_dev *pdev)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	/* Systems by DMI */
366*4882a593Smuzhiyun 	if (dmi_check_system(cable_dmi_table))
367*4882a593Smuzhiyun 		return 1;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Arima W730-K8/Targa Visionary 811/... */
370*4882a593Smuzhiyun 	if (pdev->subsystem_vendor == 0x161F &&
371*4882a593Smuzhiyun 	    pdev->subsystem_device == 0x2032)
372*4882a593Smuzhiyun 		return 1;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
via82cxxx_cable_detect(ide_hwif_t * hwif)377*4882a593Smuzhiyun static u8 via82cxxx_cable_detect(ide_hwif_t *hwif)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(hwif->dev);
380*4882a593Smuzhiyun 	struct ide_host *host = pci_get_drvdata(pdev);
381*4882a593Smuzhiyun 	struct via82cxxx_dev *vdev = host->host_priv;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (via_cable_override(pdev))
384*4882a593Smuzhiyun 		return ATA_CBL_PATA40_SHORT;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if ((vdev->via_config->flags & VIA_SATA_PATA) && hwif->channel == 0)
387*4882a593Smuzhiyun 		return ATA_CBL_SATA;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if ((vdev->via_80w >> hwif->channel) & 1)
390*4882a593Smuzhiyun 		return ATA_CBL_PATA80;
391*4882a593Smuzhiyun 	else
392*4882a593Smuzhiyun 		return ATA_CBL_PATA40;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun static const struct ide_port_ops via_port_ops = {
396*4882a593Smuzhiyun 	.set_pio_mode		= via_set_pio_mode,
397*4882a593Smuzhiyun 	.set_dma_mode		= via_set_drive,
398*4882a593Smuzhiyun 	.cable_detect		= via82cxxx_cable_detect,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static const struct ide_port_info via82cxxx_chipset = {
402*4882a593Smuzhiyun 	.name		= DRV_NAME,
403*4882a593Smuzhiyun 	.init_chipset	= init_chipset_via82cxxx,
404*4882a593Smuzhiyun 	.enablebits	= { { 0x40, 0x02, 0x02 }, { 0x40, 0x01, 0x01 } },
405*4882a593Smuzhiyun 	.port_ops	= &via_port_ops,
406*4882a593Smuzhiyun 	.host_flags	= IDE_HFLAG_PIO_NO_BLACKLIST |
407*4882a593Smuzhiyun 			  IDE_HFLAG_POST_SET_MODE |
408*4882a593Smuzhiyun 			  IDE_HFLAG_IO_32BIT,
409*4882a593Smuzhiyun 	.pio_mask	= ATA_PIO5,
410*4882a593Smuzhiyun 	.swdma_mask	= ATA_SWDMA2,
411*4882a593Smuzhiyun 	.mwdma_mask	= ATA_MWDMA2,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
via_init_one(struct pci_dev * dev,const struct pci_device_id * id)414*4882a593Smuzhiyun static int via_init_one(struct pci_dev *dev, const struct pci_device_id *id)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	struct pci_dev *isa = NULL;
417*4882a593Smuzhiyun 	struct via_isa_bridge *via_config;
418*4882a593Smuzhiyun 	struct via82cxxx_dev *vdev;
419*4882a593Smuzhiyun 	int rc;
420*4882a593Smuzhiyun 	u8 idx = id->driver_data;
421*4882a593Smuzhiyun 	struct ide_port_info d;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	d = via82cxxx_chipset;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/*
426*4882a593Smuzhiyun 	 * Find the ISA bridge and check we know what it is.
427*4882a593Smuzhiyun 	 */
428*4882a593Smuzhiyun 	via_config = via_config_find(&isa);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/*
431*4882a593Smuzhiyun 	 * Print the boot message.
432*4882a593Smuzhiyun 	 */
433*4882a593Smuzhiyun 	printk(KERN_INFO DRV_NAME " %s: VIA %s (rev %02x) IDE %sDMA%s\n",
434*4882a593Smuzhiyun 		pci_name(dev), via_config->name, isa->revision,
435*4882a593Smuzhiyun 		via_config->udma_mask ? "U" : "MW",
436*4882a593Smuzhiyun 		via_dma[via_config->udma_mask ?
437*4882a593Smuzhiyun 			(fls(via_config->udma_mask) - 1) : 0]);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	pci_dev_put(isa);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/*
442*4882a593Smuzhiyun 	 * Determine system bus clock.
443*4882a593Smuzhiyun 	 */
444*4882a593Smuzhiyun 	via_clock = (ide_pci_clk ? ide_pci_clk : 33) * 1000;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	switch (via_clock) {
447*4882a593Smuzhiyun 	case 33000: via_clock = 33333; break;
448*4882a593Smuzhiyun 	case 37000: via_clock = 37500; break;
449*4882a593Smuzhiyun 	case 41000: via_clock = 41666; break;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	if (via_clock < 20000 || via_clock > 50000) {
453*4882a593Smuzhiyun 		printk(KERN_WARNING DRV_NAME ": User given PCI clock speed "
454*4882a593Smuzhiyun 			"impossible (%d), using 33 MHz instead.\n", via_clock);
455*4882a593Smuzhiyun 		via_clock = 33333;
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (idx == 1)
459*4882a593Smuzhiyun 		d.enablebits[1].reg = d.enablebits[0].reg = 0;
460*4882a593Smuzhiyun 	else
461*4882a593Smuzhiyun 		d.host_flags |= IDE_HFLAG_NO_AUTODMA;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (idx == VIA_IDFLAG_SINGLE)
464*4882a593Smuzhiyun 		d.host_flags |= IDE_HFLAG_SINGLE;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if ((via_config->flags & VIA_NO_UNMASK) == 0)
467*4882a593Smuzhiyun 		d.host_flags |= IDE_HFLAG_UNMASK_IRQS;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	d.udma_mask = via_config->udma_mask;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	vdev = kzalloc(sizeof(*vdev), GFP_KERNEL);
472*4882a593Smuzhiyun 	if (!vdev) {
473*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME " %s: out of memory :(\n",
474*4882a593Smuzhiyun 			pci_name(dev));
475*4882a593Smuzhiyun 		return -ENOMEM;
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	vdev->via_config = via_config;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	rc = ide_pci_init_one(dev, &d, vdev);
481*4882a593Smuzhiyun 	if (rc)
482*4882a593Smuzhiyun 		kfree(vdev);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	return rc;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
via_remove(struct pci_dev * dev)487*4882a593Smuzhiyun static void via_remove(struct pci_dev *dev)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct ide_host *host = pci_get_drvdata(dev);
490*4882a593Smuzhiyun 	struct via82cxxx_dev *vdev = host->host_priv;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	ide_pci_remove(dev);
493*4882a593Smuzhiyun 	kfree(vdev);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun static const struct pci_device_id via_pci_tbl[] = {
497*4882a593Smuzhiyun 	{ PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C576_1),  0 },
498*4882a593Smuzhiyun 	{ PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C586_1),  0 },
499*4882a593Smuzhiyun 	{ PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_CX700_IDE), 0 },
500*4882a593Smuzhiyun 	{ PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_VX855_IDE), VIA_IDFLAG_SINGLE },
501*4882a593Smuzhiyun 	{ PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_6410),      1 },
502*4882a593Smuzhiyun 	{ PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_6415),      1 },
503*4882a593Smuzhiyun 	{ PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_SATA_EIDE), 1 },
504*4882a593Smuzhiyun 	{ 0, },
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, via_pci_tbl);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static struct pci_driver via_pci_driver = {
509*4882a593Smuzhiyun 	.name 		= "VIA_IDE",
510*4882a593Smuzhiyun 	.id_table 	= via_pci_tbl,
511*4882a593Smuzhiyun 	.probe 		= via_init_one,
512*4882a593Smuzhiyun 	.remove		= via_remove,
513*4882a593Smuzhiyun 	.suspend	= ide_pci_suspend,
514*4882a593Smuzhiyun 	.resume		= ide_pci_resume,
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun 
via_ide_init(void)517*4882a593Smuzhiyun static int __init via_ide_init(void)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	return ide_pci_register_driver(&via_pci_driver);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
via_ide_exit(void)522*4882a593Smuzhiyun static void __exit via_ide_exit(void)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	pci_unregister_driver(&via_pci_driver);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun module_init(via_ide_init);
528*4882a593Smuzhiyun module_exit(via_ide_exit);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun MODULE_AUTHOR("Vojtech Pavlik, Bartlomiej Zolnierkiewicz, Michel Aubry, Jeff Garzik, Andre Hedrick");
531*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for VIA IDE");
532*4882a593Smuzhiyun MODULE_LICENSE("GPL");
533