xref: /OK3568_Linux_fs/kernel/drivers/ide/tx4939ide.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * TX4939 internal IDE driver
3*4882a593Smuzhiyun  * Based on RBTX49xx patch from CELF patch archive.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
6*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
7*4882a593Smuzhiyun  * for more details.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * (C) Copyright TOSHIBA CORPORATION 2005-2007
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun #include <linux/ide.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/scatterlist.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <asm/ide.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define MODNAME	"tx4939ide"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* ATA Shadow Registers (8-bit except for Data which is 16-bit) */
26*4882a593Smuzhiyun #define TX4939IDE_Data			0x000
27*4882a593Smuzhiyun #define TX4939IDE_Error_Feature		0x001
28*4882a593Smuzhiyun #define TX4939IDE_Sec			0x002
29*4882a593Smuzhiyun #define TX4939IDE_LBA0			0x003
30*4882a593Smuzhiyun #define TX4939IDE_LBA1			0x004
31*4882a593Smuzhiyun #define TX4939IDE_LBA2			0x005
32*4882a593Smuzhiyun #define TX4939IDE_DevHead		0x006
33*4882a593Smuzhiyun #define TX4939IDE_Stat_Cmd		0x007
34*4882a593Smuzhiyun #define TX4939IDE_AltStat_DevCtl	0x402
35*4882a593Smuzhiyun /* H/W DMA Registers  */
36*4882a593Smuzhiyun #define TX4939IDE_DMA_Cmd	0x800	/* 8-bit */
37*4882a593Smuzhiyun #define TX4939IDE_DMA_Stat	0x802	/* 8-bit */
38*4882a593Smuzhiyun #define TX4939IDE_PRD_Ptr	0x804	/* 32-bit */
39*4882a593Smuzhiyun /* ATA100 CORE Registers (16-bit) */
40*4882a593Smuzhiyun #define TX4939IDE_Sys_Ctl	0xc00
41*4882a593Smuzhiyun #define TX4939IDE_Xfer_Cnt_1	0xc08
42*4882a593Smuzhiyun #define TX4939IDE_Xfer_Cnt_2	0xc0a
43*4882a593Smuzhiyun #define TX4939IDE_Sec_Cnt	0xc10
44*4882a593Smuzhiyun #define TX4939IDE_Start_Lo_Addr	0xc18
45*4882a593Smuzhiyun #define TX4939IDE_Start_Up_Addr	0xc20
46*4882a593Smuzhiyun #define TX4939IDE_Add_Ctl	0xc28
47*4882a593Smuzhiyun #define TX4939IDE_Lo_Burst_Cnt	0xc30
48*4882a593Smuzhiyun #define TX4939IDE_Up_Burst_Cnt	0xc38
49*4882a593Smuzhiyun #define TX4939IDE_PIO_Addr	0xc88
50*4882a593Smuzhiyun #define TX4939IDE_H_Rst_Tim	0xc90
51*4882a593Smuzhiyun #define TX4939IDE_Int_Ctl	0xc98
52*4882a593Smuzhiyun #define TX4939IDE_Pkt_Cmd	0xcb8
53*4882a593Smuzhiyun #define TX4939IDE_Bxfer_Cnt_Hi	0xcc0
54*4882a593Smuzhiyun #define TX4939IDE_Bxfer_Cnt_Lo	0xcc8
55*4882a593Smuzhiyun #define TX4939IDE_Dev_TErr	0xcd0
56*4882a593Smuzhiyun #define TX4939IDE_Pkt_Xfer_Ctl	0xcd8
57*4882a593Smuzhiyun #define TX4939IDE_Start_TAddr	0xce0
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* bits for Int_Ctl */
60*4882a593Smuzhiyun #define TX4939IDE_INT_ADDRERR	0x80
61*4882a593Smuzhiyun #define TX4939IDE_INT_REACHMUL	0x40
62*4882a593Smuzhiyun #define TX4939IDE_INT_DEVTIMING	0x20
63*4882a593Smuzhiyun #define TX4939IDE_INT_UDMATERM	0x10
64*4882a593Smuzhiyun #define TX4939IDE_INT_TIMER	0x08
65*4882a593Smuzhiyun #define TX4939IDE_INT_BUSERR	0x04
66*4882a593Smuzhiyun #define TX4939IDE_INT_XFEREND	0x02
67*4882a593Smuzhiyun #define TX4939IDE_INT_HOST	0x01
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define TX4939IDE_IGNORE_INTS	\
70*4882a593Smuzhiyun 	(TX4939IDE_INT_ADDRERR | TX4939IDE_INT_REACHMUL | \
71*4882a593Smuzhiyun 	 TX4939IDE_INT_DEVTIMING | TX4939IDE_INT_UDMATERM | \
72*4882a593Smuzhiyun 	 TX4939IDE_INT_TIMER | TX4939IDE_INT_XFEREND)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
75*4882a593Smuzhiyun #define tx4939ide_swizzlel(a)	((a) ^ 4)
76*4882a593Smuzhiyun #define tx4939ide_swizzlew(a)	((a) ^ 6)
77*4882a593Smuzhiyun #define tx4939ide_swizzleb(a)	((a) ^ 7)
78*4882a593Smuzhiyun #else
79*4882a593Smuzhiyun #define tx4939ide_swizzlel(a)	(a)
80*4882a593Smuzhiyun #define tx4939ide_swizzlew(a)	(a)
81*4882a593Smuzhiyun #define tx4939ide_swizzleb(a)	(a)
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun 
tx4939ide_readw(void __iomem * base,u32 reg)84*4882a593Smuzhiyun static u16 tx4939ide_readw(void __iomem *base, u32 reg)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	return __raw_readw(base + tx4939ide_swizzlew(reg));
87*4882a593Smuzhiyun }
tx4939ide_readb(void __iomem * base,u32 reg)88*4882a593Smuzhiyun static u8 tx4939ide_readb(void __iomem *base, u32 reg)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	return __raw_readb(base + tx4939ide_swizzleb(reg));
91*4882a593Smuzhiyun }
tx4939ide_writel(u32 val,void __iomem * base,u32 reg)92*4882a593Smuzhiyun static void tx4939ide_writel(u32 val, void __iomem *base, u32 reg)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	__raw_writel(val, base + tx4939ide_swizzlel(reg));
95*4882a593Smuzhiyun }
tx4939ide_writew(u16 val,void __iomem * base,u32 reg)96*4882a593Smuzhiyun static void tx4939ide_writew(u16 val, void __iomem *base, u32 reg)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	__raw_writew(val, base + tx4939ide_swizzlew(reg));
99*4882a593Smuzhiyun }
tx4939ide_writeb(u8 val,void __iomem * base,u32 reg)100*4882a593Smuzhiyun static void tx4939ide_writeb(u8 val, void __iomem *base, u32 reg)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	__raw_writeb(val, base + tx4939ide_swizzleb(reg));
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define TX4939IDE_BASE(hwif)	((void __iomem *)(hwif)->extra_base)
106*4882a593Smuzhiyun 
tx4939ide_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)107*4882a593Smuzhiyun static void tx4939ide_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	int is_slave = drive->dn;
110*4882a593Smuzhiyun 	u32 mask, val;
111*4882a593Smuzhiyun 	const u8 pio = drive->pio_mode - XFER_PIO_0;
112*4882a593Smuzhiyun 	u8 safe = pio;
113*4882a593Smuzhiyun 	ide_drive_t *pair;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	pair = ide_get_pair_dev(drive);
116*4882a593Smuzhiyun 	if (pair)
117*4882a593Smuzhiyun 		safe = min_t(u8, safe, pair->pio_mode - XFER_PIO_0);
118*4882a593Smuzhiyun 	/*
119*4882a593Smuzhiyun 	 * Update Command Transfer Mode for master/slave and Data
120*4882a593Smuzhiyun 	 * Transfer Mode for this drive.
121*4882a593Smuzhiyun 	 */
122*4882a593Smuzhiyun 	mask = is_slave ? 0x07f00000 : 0x000007f0;
123*4882a593Smuzhiyun 	val = ((safe << 8) | (pio << 4)) << (is_slave ? 16 : 0);
124*4882a593Smuzhiyun 	hwif->select_data = (hwif->select_data & ~mask) | val;
125*4882a593Smuzhiyun 	/* tx4939ide_tf_load_fixup() will set the Sys_Ctl register */
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
tx4939ide_set_dma_mode(ide_hwif_t * hwif,ide_drive_t * drive)128*4882a593Smuzhiyun static void tx4939ide_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	u32 mask, val;
131*4882a593Smuzhiyun 	const u8 mode = drive->dma_mode;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Update Data Transfer Mode for this drive. */
134*4882a593Smuzhiyun 	if (mode >= XFER_UDMA_0)
135*4882a593Smuzhiyun 		val = mode - XFER_UDMA_0 + 8;
136*4882a593Smuzhiyun 	else
137*4882a593Smuzhiyun 		val = mode - XFER_MW_DMA_0 + 5;
138*4882a593Smuzhiyun 	if (drive->dn) {
139*4882a593Smuzhiyun 		mask = 0x00f00000;
140*4882a593Smuzhiyun 		val <<= 20;
141*4882a593Smuzhiyun 	} else {
142*4882a593Smuzhiyun 		mask = 0x000000f0;
143*4882a593Smuzhiyun 		val <<= 4;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 	hwif->select_data = (hwif->select_data & ~mask) | val;
146*4882a593Smuzhiyun 	/* tx4939ide_tf_load_fixup() will set the Sys_Ctl register */
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
tx4939ide_check_error_ints(ide_hwif_t * hwif)149*4882a593Smuzhiyun static u16 tx4939ide_check_error_ints(ide_hwif_t *hwif)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	void __iomem *base = TX4939IDE_BASE(hwif);
152*4882a593Smuzhiyun 	u16 ctl = tx4939ide_readw(base, TX4939IDE_Int_Ctl);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (ctl & TX4939IDE_INT_BUSERR) {
155*4882a593Smuzhiyun 		/* reset FIFO */
156*4882a593Smuzhiyun 		u16 sysctl = tx4939ide_readw(base, TX4939IDE_Sys_Ctl);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		tx4939ide_writew(sysctl | 0x4000, base, TX4939IDE_Sys_Ctl);
159*4882a593Smuzhiyun 		/* wait 12GBUSCLK (typ. 60ns @ GBUS200MHz, max 270ns) */
160*4882a593Smuzhiyun 		ndelay(270);
161*4882a593Smuzhiyun 		tx4939ide_writew(sysctl, base, TX4939IDE_Sys_Ctl);
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 	if (ctl & (TX4939IDE_INT_ADDRERR |
164*4882a593Smuzhiyun 		   TX4939IDE_INT_DEVTIMING | TX4939IDE_INT_BUSERR))
165*4882a593Smuzhiyun 		pr_err("%s: Error interrupt %#x (%s%s%s )\n",
166*4882a593Smuzhiyun 		       hwif->name, ctl,
167*4882a593Smuzhiyun 		       ctl & TX4939IDE_INT_ADDRERR ? " Address-Error" : "",
168*4882a593Smuzhiyun 		       ctl & TX4939IDE_INT_DEVTIMING ? " DEV-Timing" : "",
169*4882a593Smuzhiyun 		       ctl & TX4939IDE_INT_BUSERR ? " Bus-Error" : "");
170*4882a593Smuzhiyun 	return ctl;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
tx4939ide_clear_irq(ide_drive_t * drive)173*4882a593Smuzhiyun static void tx4939ide_clear_irq(ide_drive_t *drive)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	ide_hwif_t *hwif;
176*4882a593Smuzhiyun 	void __iomem *base;
177*4882a593Smuzhiyun 	u16 ctl;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/*
180*4882a593Smuzhiyun 	 * tx4939ide_dma_test_irq() and tx4939ide_dma_end() do all job
181*4882a593Smuzhiyun 	 * for DMA case.
182*4882a593Smuzhiyun 	 */
183*4882a593Smuzhiyun 	if (drive->waiting_for_dma)
184*4882a593Smuzhiyun 		return;
185*4882a593Smuzhiyun 	hwif = drive->hwif;
186*4882a593Smuzhiyun 	base = TX4939IDE_BASE(hwif);
187*4882a593Smuzhiyun 	ctl = tx4939ide_check_error_ints(hwif);
188*4882a593Smuzhiyun 	tx4939ide_writew(ctl, base, TX4939IDE_Int_Ctl);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
tx4939ide_cable_detect(ide_hwif_t * hwif)191*4882a593Smuzhiyun static u8 tx4939ide_cable_detect(ide_hwif_t *hwif)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	void __iomem *base = TX4939IDE_BASE(hwif);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return tx4939ide_readw(base, TX4939IDE_Sys_Ctl) & 0x2000 ?
196*4882a593Smuzhiyun 		ATA_CBL_PATA40 : ATA_CBL_PATA80;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
tx4939ide_dma_host_set(ide_drive_t * drive,int on)200*4882a593Smuzhiyun static void tx4939ide_dma_host_set(ide_drive_t *drive, int on)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
203*4882a593Smuzhiyun 	u8 unit = drive->dn;
204*4882a593Smuzhiyun 	void __iomem *base = TX4939IDE_BASE(hwif);
205*4882a593Smuzhiyun 	u8 dma_stat = tx4939ide_readb(base, TX4939IDE_DMA_Stat);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (on)
208*4882a593Smuzhiyun 		dma_stat |= (1 << (5 + unit));
209*4882a593Smuzhiyun 	else
210*4882a593Smuzhiyun 		dma_stat &= ~(1 << (5 + unit));
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	tx4939ide_writeb(dma_stat, base, TX4939IDE_DMA_Stat);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun #else
215*4882a593Smuzhiyun #define tx4939ide_dma_host_set	ide_dma_host_set
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun 
tx4939ide_clear_dma_status(void __iomem * base)218*4882a593Smuzhiyun static u8 tx4939ide_clear_dma_status(void __iomem *base)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	u8 dma_stat;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* read DMA status for INTR & ERROR flags */
223*4882a593Smuzhiyun 	dma_stat = tx4939ide_readb(base, TX4939IDE_DMA_Stat);
224*4882a593Smuzhiyun 	/* clear INTR & ERROR flags */
225*4882a593Smuzhiyun 	tx4939ide_writeb(dma_stat | ATA_DMA_INTR | ATA_DMA_ERR, base,
226*4882a593Smuzhiyun 			 TX4939IDE_DMA_Stat);
227*4882a593Smuzhiyun 	/* recover intmask cleared by writing to bit2 of DMA_Stat */
228*4882a593Smuzhiyun 	tx4939ide_writew(TX4939IDE_IGNORE_INTS << 8, base, TX4939IDE_Int_Ctl);
229*4882a593Smuzhiyun 	return dma_stat;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
233*4882a593Smuzhiyun /* custom ide_build_dmatable to handle swapped layout */
tx4939ide_build_dmatable(ide_drive_t * drive,struct ide_cmd * cmd)234*4882a593Smuzhiyun static int tx4939ide_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
237*4882a593Smuzhiyun 	u32 *table = (u32 *)hwif->dmatable_cpu;
238*4882a593Smuzhiyun 	unsigned int count = 0;
239*4882a593Smuzhiyun 	int i;
240*4882a593Smuzhiyun 	struct scatterlist *sg;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	for_each_sg(hwif->sg_table, sg, cmd->sg_nents, i) {
243*4882a593Smuzhiyun 		u32 cur_addr, cur_len, bcount;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		cur_addr = sg_dma_address(sg);
246*4882a593Smuzhiyun 		cur_len = sg_dma_len(sg);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 		/*
249*4882a593Smuzhiyun 		 * Fill in the DMA table, without crossing any 64kB boundaries.
250*4882a593Smuzhiyun 		 */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		while (cur_len) {
253*4882a593Smuzhiyun 			if (count++ >= PRD_ENTRIES)
254*4882a593Smuzhiyun 				goto use_pio_instead;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 			bcount = 0x10000 - (cur_addr & 0xffff);
257*4882a593Smuzhiyun 			if (bcount > cur_len)
258*4882a593Smuzhiyun 				bcount = cur_len;
259*4882a593Smuzhiyun 			/*
260*4882a593Smuzhiyun 			 * This workaround for zero count seems required.
261*4882a593Smuzhiyun 			 * (standard ide_build_dmatable does it too)
262*4882a593Smuzhiyun 			 */
263*4882a593Smuzhiyun 			if (bcount == 0x10000)
264*4882a593Smuzhiyun 				bcount = 0x8000;
265*4882a593Smuzhiyun 			*table++ = bcount & 0xffff;
266*4882a593Smuzhiyun 			*table++ = cur_addr;
267*4882a593Smuzhiyun 			cur_addr += bcount;
268*4882a593Smuzhiyun 			cur_len -= bcount;
269*4882a593Smuzhiyun 		}
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (count) {
273*4882a593Smuzhiyun 		*(table - 2) |= 0x80000000;
274*4882a593Smuzhiyun 		return count;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun use_pio_instead:
278*4882a593Smuzhiyun 	printk(KERN_ERR "%s: %s\n", drive->name,
279*4882a593Smuzhiyun 		count ? "DMA table too small" : "empty DMA table?");
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	return 0; /* revert to PIO for this request */
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun #else
284*4882a593Smuzhiyun #define tx4939ide_build_dmatable	ide_build_dmatable
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun 
tx4939ide_dma_setup(ide_drive_t * drive,struct ide_cmd * cmd)287*4882a593Smuzhiyun static int tx4939ide_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
290*4882a593Smuzhiyun 	void __iomem *base = TX4939IDE_BASE(hwif);
291*4882a593Smuzhiyun 	u8 rw = (cmd->tf_flags & IDE_TFLAG_WRITE) ? 0 : ATA_DMA_WR;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* fall back to PIO! */
294*4882a593Smuzhiyun 	if (tx4939ide_build_dmatable(drive, cmd) == 0)
295*4882a593Smuzhiyun 		return 1;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* PRD table */
298*4882a593Smuzhiyun 	tx4939ide_writel(hwif->dmatable_dma, base, TX4939IDE_PRD_Ptr);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* specify r/w */
301*4882a593Smuzhiyun 	tx4939ide_writeb(rw, base, TX4939IDE_DMA_Cmd);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* clear INTR & ERROR flags */
304*4882a593Smuzhiyun 	tx4939ide_clear_dma_status(base);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	tx4939ide_writew(SECTOR_SIZE / 2, base, drive->dn ?
307*4882a593Smuzhiyun 			 TX4939IDE_Xfer_Cnt_2 : TX4939IDE_Xfer_Cnt_1);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	tx4939ide_writew(blk_rq_sectors(cmd->rq), base, TX4939IDE_Sec_Cnt);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
tx4939ide_dma_end(ide_drive_t * drive)314*4882a593Smuzhiyun static int tx4939ide_dma_end(ide_drive_t *drive)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
317*4882a593Smuzhiyun 	u8 dma_stat, dma_cmd;
318*4882a593Smuzhiyun 	void __iomem *base = TX4939IDE_BASE(hwif);
319*4882a593Smuzhiyun 	u16 ctl = tx4939ide_readw(base, TX4939IDE_Int_Ctl);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/* get DMA command mode */
322*4882a593Smuzhiyun 	dma_cmd = tx4939ide_readb(base, TX4939IDE_DMA_Cmd);
323*4882a593Smuzhiyun 	/* stop DMA */
324*4882a593Smuzhiyun 	tx4939ide_writeb(dma_cmd & ~ATA_DMA_START, base, TX4939IDE_DMA_Cmd);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* read and clear the INTR & ERROR bits */
327*4882a593Smuzhiyun 	dma_stat = tx4939ide_clear_dma_status(base);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #define CHECK_DMA_MASK (ATA_DMA_ACTIVE | ATA_DMA_ERR | ATA_DMA_INTR)
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* verify good DMA status */
332*4882a593Smuzhiyun 	if ((dma_stat & CHECK_DMA_MASK) == 0 &&
333*4882a593Smuzhiyun 	    (ctl & (TX4939IDE_INT_XFEREND | TX4939IDE_INT_HOST)) ==
334*4882a593Smuzhiyun 	    (TX4939IDE_INT_XFEREND | TX4939IDE_INT_HOST))
335*4882a593Smuzhiyun 		/* INT_IDE lost... bug? */
336*4882a593Smuzhiyun 		return 0;
337*4882a593Smuzhiyun 	return ((dma_stat & CHECK_DMA_MASK) !=
338*4882a593Smuzhiyun 		ATA_DMA_INTR) ? 0x10 | dma_stat : 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* returns 1 if DMA IRQ issued, 0 otherwise */
tx4939ide_dma_test_irq(ide_drive_t * drive)342*4882a593Smuzhiyun static int tx4939ide_dma_test_irq(ide_drive_t *drive)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
345*4882a593Smuzhiyun 	void __iomem *base = TX4939IDE_BASE(hwif);
346*4882a593Smuzhiyun 	u16 ctl, ide_int;
347*4882a593Smuzhiyun 	u8 dma_stat, stat;
348*4882a593Smuzhiyun 	int found = 0;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	ctl = tx4939ide_check_error_ints(hwif);
351*4882a593Smuzhiyun 	ide_int = ctl & (TX4939IDE_INT_XFEREND | TX4939IDE_INT_HOST);
352*4882a593Smuzhiyun 	switch (ide_int) {
353*4882a593Smuzhiyun 	case TX4939IDE_INT_HOST:
354*4882a593Smuzhiyun 		/* On error, XFEREND might not be asserted. */
355*4882a593Smuzhiyun 		stat = tx4939ide_readb(base, TX4939IDE_AltStat_DevCtl);
356*4882a593Smuzhiyun 		if ((stat & (ATA_BUSY | ATA_DRQ | ATA_ERR)) == ATA_ERR)
357*4882a593Smuzhiyun 			found = 1;
358*4882a593Smuzhiyun 		else
359*4882a593Smuzhiyun 			/* Wait for XFEREND (Mask HOST and unmask XFEREND) */
360*4882a593Smuzhiyun 			ctl &= ~TX4939IDE_INT_XFEREND << 8;
361*4882a593Smuzhiyun 		ctl |= ide_int << 8;
362*4882a593Smuzhiyun 		break;
363*4882a593Smuzhiyun 	case TX4939IDE_INT_HOST | TX4939IDE_INT_XFEREND:
364*4882a593Smuzhiyun 		dma_stat = tx4939ide_readb(base, TX4939IDE_DMA_Stat);
365*4882a593Smuzhiyun 		if (!(dma_stat & ATA_DMA_INTR))
366*4882a593Smuzhiyun 			pr_warn("%s: weird interrupt status. "
367*4882a593Smuzhiyun 				"DMA_Stat %#02x int_ctl %#04x\n",
368*4882a593Smuzhiyun 				hwif->name, dma_stat, ctl);
369*4882a593Smuzhiyun 		found = 1;
370*4882a593Smuzhiyun 		break;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 	/*
373*4882a593Smuzhiyun 	 * Do not clear XFEREND, HOST now.  They will be cleared by
374*4882a593Smuzhiyun 	 * clearing bit2 of DMA_Stat.
375*4882a593Smuzhiyun 	 */
376*4882a593Smuzhiyun 	ctl &= ~ide_int;
377*4882a593Smuzhiyun 	tx4939ide_writew(ctl, base, TX4939IDE_Int_Ctl);
378*4882a593Smuzhiyun 	return found;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
tx4939ide_dma_sff_read_status(ide_hwif_t * hwif)382*4882a593Smuzhiyun static u8 tx4939ide_dma_sff_read_status(ide_hwif_t *hwif)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	void __iomem *base = TX4939IDE_BASE(hwif);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return tx4939ide_readb(base, TX4939IDE_DMA_Stat);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun #else
389*4882a593Smuzhiyun #define tx4939ide_dma_sff_read_status ide_dma_sff_read_status
390*4882a593Smuzhiyun #endif
391*4882a593Smuzhiyun 
tx4939ide_init_hwif(ide_hwif_t * hwif)392*4882a593Smuzhiyun static void tx4939ide_init_hwif(ide_hwif_t *hwif)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	void __iomem *base = TX4939IDE_BASE(hwif);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* Soft Reset */
397*4882a593Smuzhiyun 	tx4939ide_writew(0x8000, base, TX4939IDE_Sys_Ctl);
398*4882a593Smuzhiyun 	/* at least 20 GBUSCLK (typ. 100ns @ GBUS200MHz, max 450ns) */
399*4882a593Smuzhiyun 	ndelay(450);
400*4882a593Smuzhiyun 	tx4939ide_writew(0x0000, base, TX4939IDE_Sys_Ctl);
401*4882a593Smuzhiyun 	/* mask some interrupts and clear all interrupts */
402*4882a593Smuzhiyun 	tx4939ide_writew((TX4939IDE_IGNORE_INTS << 8) | 0xff, base,
403*4882a593Smuzhiyun 			 TX4939IDE_Int_Ctl);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	tx4939ide_writew(0x0008, base, TX4939IDE_Lo_Burst_Cnt);
406*4882a593Smuzhiyun 	tx4939ide_writew(0, base, TX4939IDE_Up_Burst_Cnt);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
tx4939ide_init_dma(ide_hwif_t * hwif,const struct ide_port_info * d)409*4882a593Smuzhiyun static int tx4939ide_init_dma(ide_hwif_t *hwif, const struct ide_port_info *d)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	hwif->dma_base =
412*4882a593Smuzhiyun 		hwif->extra_base + tx4939ide_swizzleb(TX4939IDE_DMA_Cmd);
413*4882a593Smuzhiyun 	/*
414*4882a593Smuzhiyun 	 * Note that we cannot use ATA_DMA_TABLE_OFS, ATA_DMA_STATUS
415*4882a593Smuzhiyun 	 * for big endian.
416*4882a593Smuzhiyun 	 */
417*4882a593Smuzhiyun 	return ide_allocate_dma_engine(hwif);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
tx4939ide_tf_load_fixup(ide_drive_t * drive)420*4882a593Smuzhiyun static void tx4939ide_tf_load_fixup(ide_drive_t *drive)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
423*4882a593Smuzhiyun 	void __iomem *base = TX4939IDE_BASE(hwif);
424*4882a593Smuzhiyun 	u16 sysctl = hwif->select_data >> (drive->dn ? 16 : 0);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/*
427*4882a593Smuzhiyun 	 * Fix ATA100 CORE System Control Register. (The write to the
428*4882a593Smuzhiyun 	 * Device/Head register may write wrong data to the System
429*4882a593Smuzhiyun 	 * Control Register)
430*4882a593Smuzhiyun 	 * While Sys_Ctl is written here, dev_select() is not needed.
431*4882a593Smuzhiyun 	 */
432*4882a593Smuzhiyun 	tx4939ide_writew(sysctl, base, TX4939IDE_Sys_Ctl);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
tx4939ide_tf_load(ide_drive_t * drive,struct ide_taskfile * tf,u8 valid)435*4882a593Smuzhiyun static void tx4939ide_tf_load(ide_drive_t *drive, struct ide_taskfile *tf,
436*4882a593Smuzhiyun 			      u8 valid)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	ide_tf_load(drive, tf, valid);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (valid & IDE_VALID_DEVICE)
441*4882a593Smuzhiyun 		tx4939ide_tf_load_fixup(drive);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun /* custom iops (independent from SWAP_IO_SPACE) */
tx4939ide_input_data_swap(ide_drive_t * drive,struct ide_cmd * cmd,void * buf,unsigned int len)447*4882a593Smuzhiyun static void tx4939ide_input_data_swap(ide_drive_t *drive, struct ide_cmd *cmd,
448*4882a593Smuzhiyun 				void *buf, unsigned int len)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	unsigned long port = drive->hwif->io_ports.data_addr;
451*4882a593Smuzhiyun 	unsigned short *ptr = buf;
452*4882a593Smuzhiyun 	unsigned int count = (len + 1) / 2;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	while (count--)
455*4882a593Smuzhiyun 		*ptr++ = cpu_to_le16(__raw_readw((void __iomem *)port));
456*4882a593Smuzhiyun 	__ide_flush_dcache_range((unsigned long)buf, roundup(len, 2));
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
tx4939ide_output_data_swap(ide_drive_t * drive,struct ide_cmd * cmd,void * buf,unsigned int len)459*4882a593Smuzhiyun static void tx4939ide_output_data_swap(ide_drive_t *drive, struct ide_cmd *cmd,
460*4882a593Smuzhiyun 				void *buf, unsigned int len)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	unsigned long port = drive->hwif->io_ports.data_addr;
463*4882a593Smuzhiyun 	unsigned short *ptr = buf;
464*4882a593Smuzhiyun 	unsigned int count = (len + 1) / 2;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	while (count--) {
467*4882a593Smuzhiyun 		__raw_writew(le16_to_cpu(*ptr), (void __iomem *)port);
468*4882a593Smuzhiyun 		ptr++;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 	__ide_flush_dcache_range((unsigned long)buf, roundup(len, 2));
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun static const struct ide_tp_ops tx4939ide_tp_ops = {
474*4882a593Smuzhiyun 	.exec_command		= ide_exec_command,
475*4882a593Smuzhiyun 	.read_status		= ide_read_status,
476*4882a593Smuzhiyun 	.read_altstatus		= ide_read_altstatus,
477*4882a593Smuzhiyun 	.write_devctl		= ide_write_devctl,
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	.dev_select		= ide_dev_select,
480*4882a593Smuzhiyun 	.tf_load		= tx4939ide_tf_load,
481*4882a593Smuzhiyun 	.tf_read		= ide_tf_read,
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	.input_data		= tx4939ide_input_data_swap,
484*4882a593Smuzhiyun 	.output_data		= tx4939ide_output_data_swap,
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun #else	/* __LITTLE_ENDIAN */
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun static const struct ide_tp_ops tx4939ide_tp_ops = {
490*4882a593Smuzhiyun 	.exec_command		= ide_exec_command,
491*4882a593Smuzhiyun 	.read_status		= ide_read_status,
492*4882a593Smuzhiyun 	.read_altstatus		= ide_read_altstatus,
493*4882a593Smuzhiyun 	.write_devctl		= ide_write_devctl,
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	.dev_select		= ide_dev_select,
496*4882a593Smuzhiyun 	.tf_load		= tx4939ide_tf_load,
497*4882a593Smuzhiyun 	.tf_read		= ide_tf_read,
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	.input_data		= ide_input_data,
500*4882a593Smuzhiyun 	.output_data		= ide_output_data,
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun #endif	/* __LITTLE_ENDIAN */
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static const struct ide_port_ops tx4939ide_port_ops = {
506*4882a593Smuzhiyun 	.set_pio_mode		= tx4939ide_set_pio_mode,
507*4882a593Smuzhiyun 	.set_dma_mode		= tx4939ide_set_dma_mode,
508*4882a593Smuzhiyun 	.clear_irq		= tx4939ide_clear_irq,
509*4882a593Smuzhiyun 	.cable_detect		= tx4939ide_cable_detect,
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun static const struct ide_dma_ops tx4939ide_dma_ops = {
513*4882a593Smuzhiyun 	.dma_host_set		= tx4939ide_dma_host_set,
514*4882a593Smuzhiyun 	.dma_setup		= tx4939ide_dma_setup,
515*4882a593Smuzhiyun 	.dma_start		= ide_dma_start,
516*4882a593Smuzhiyun 	.dma_end		= tx4939ide_dma_end,
517*4882a593Smuzhiyun 	.dma_test_irq		= tx4939ide_dma_test_irq,
518*4882a593Smuzhiyun 	.dma_lost_irq		= ide_dma_lost_irq,
519*4882a593Smuzhiyun 	.dma_timer_expiry	= ide_dma_sff_timer_expiry,
520*4882a593Smuzhiyun 	.dma_sff_read_status	= tx4939ide_dma_sff_read_status,
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun static const struct ide_port_info tx4939ide_port_info __initconst = {
524*4882a593Smuzhiyun 	.init_hwif		= tx4939ide_init_hwif,
525*4882a593Smuzhiyun 	.init_dma		= tx4939ide_init_dma,
526*4882a593Smuzhiyun 	.port_ops		= &tx4939ide_port_ops,
527*4882a593Smuzhiyun 	.dma_ops		= &tx4939ide_dma_ops,
528*4882a593Smuzhiyun 	.tp_ops			= &tx4939ide_tp_ops,
529*4882a593Smuzhiyun 	.host_flags		= IDE_HFLAG_MMIO,
530*4882a593Smuzhiyun 	.pio_mask		= ATA_PIO4,
531*4882a593Smuzhiyun 	.mwdma_mask		= ATA_MWDMA2,
532*4882a593Smuzhiyun 	.udma_mask		= ATA_UDMA5,
533*4882a593Smuzhiyun 	.chipset		= ide_generic,
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
tx4939ide_probe(struct platform_device * pdev)536*4882a593Smuzhiyun static int __init tx4939ide_probe(struct platform_device *pdev)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	struct ide_hw hw, *hws[] = { &hw };
539*4882a593Smuzhiyun 	struct ide_host *host;
540*4882a593Smuzhiyun 	struct resource *res;
541*4882a593Smuzhiyun 	int irq, ret;
542*4882a593Smuzhiyun 	unsigned long mapbase;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
545*4882a593Smuzhiyun 	if (irq < 0)
546*4882a593Smuzhiyun 		return -ENODEV;
547*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
548*4882a593Smuzhiyun 	if (!res)
549*4882a593Smuzhiyun 		return -ENODEV;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (!devm_request_mem_region(&pdev->dev, res->start,
552*4882a593Smuzhiyun 				     resource_size(res), MODNAME))
553*4882a593Smuzhiyun 		return -EBUSY;
554*4882a593Smuzhiyun 	mapbase = (unsigned long)devm_ioremap(&pdev->dev, res->start,
555*4882a593Smuzhiyun 					      resource_size(res));
556*4882a593Smuzhiyun 	if (!mapbase)
557*4882a593Smuzhiyun 		return -EBUSY;
558*4882a593Smuzhiyun 	memset(&hw, 0, sizeof(hw));
559*4882a593Smuzhiyun 	hw.io_ports.data_addr =
560*4882a593Smuzhiyun 		mapbase + tx4939ide_swizzlew(TX4939IDE_Data);
561*4882a593Smuzhiyun 	hw.io_ports.error_addr =
562*4882a593Smuzhiyun 		mapbase + tx4939ide_swizzleb(TX4939IDE_Error_Feature);
563*4882a593Smuzhiyun 	hw.io_ports.nsect_addr =
564*4882a593Smuzhiyun 		mapbase + tx4939ide_swizzleb(TX4939IDE_Sec);
565*4882a593Smuzhiyun 	hw.io_ports.lbal_addr =
566*4882a593Smuzhiyun 		mapbase + tx4939ide_swizzleb(TX4939IDE_LBA0);
567*4882a593Smuzhiyun 	hw.io_ports.lbam_addr =
568*4882a593Smuzhiyun 		mapbase + tx4939ide_swizzleb(TX4939IDE_LBA1);
569*4882a593Smuzhiyun 	hw.io_ports.lbah_addr =
570*4882a593Smuzhiyun 		mapbase + tx4939ide_swizzleb(TX4939IDE_LBA2);
571*4882a593Smuzhiyun 	hw.io_ports.device_addr =
572*4882a593Smuzhiyun 		mapbase + tx4939ide_swizzleb(TX4939IDE_DevHead);
573*4882a593Smuzhiyun 	hw.io_ports.command_addr =
574*4882a593Smuzhiyun 		mapbase + tx4939ide_swizzleb(TX4939IDE_Stat_Cmd);
575*4882a593Smuzhiyun 	hw.io_ports.ctl_addr =
576*4882a593Smuzhiyun 		mapbase + tx4939ide_swizzleb(TX4939IDE_AltStat_DevCtl);
577*4882a593Smuzhiyun 	hw.irq = irq;
578*4882a593Smuzhiyun 	hw.dev = &pdev->dev;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	pr_info("TX4939 IDE interface (base %#lx, irq %d)\n", mapbase, irq);
581*4882a593Smuzhiyun 	host = ide_host_alloc(&tx4939ide_port_info, hws, 1);
582*4882a593Smuzhiyun 	if (!host)
583*4882a593Smuzhiyun 		return -ENOMEM;
584*4882a593Smuzhiyun 	/* use extra_base for base address of the all registers */
585*4882a593Smuzhiyun 	host->ports[0]->extra_base = mapbase;
586*4882a593Smuzhiyun 	ret = ide_host_register(host, &tx4939ide_port_info, hws);
587*4882a593Smuzhiyun 	if (ret) {
588*4882a593Smuzhiyun 		ide_host_free(host);
589*4882a593Smuzhiyun 		return ret;
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 	platform_set_drvdata(pdev, host);
592*4882a593Smuzhiyun 	return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
tx4939ide_remove(struct platform_device * pdev)595*4882a593Smuzhiyun static int __exit tx4939ide_remove(struct platform_device *pdev)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct ide_host *host = platform_get_drvdata(pdev);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	ide_host_remove(host);
600*4882a593Smuzhiyun 	return 0;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun #ifdef CONFIG_PM
tx4939ide_resume(struct platform_device * dev)604*4882a593Smuzhiyun static int tx4939ide_resume(struct platform_device *dev)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	struct ide_host *host = platform_get_drvdata(dev);
607*4882a593Smuzhiyun 	ide_hwif_t *hwif = host->ports[0];
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	tx4939ide_init_hwif(hwif);
610*4882a593Smuzhiyun 	return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun #else
613*4882a593Smuzhiyun #define tx4939ide_resume	NULL
614*4882a593Smuzhiyun #endif
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun static struct platform_driver tx4939ide_driver = {
617*4882a593Smuzhiyun 	.driver = {
618*4882a593Smuzhiyun 		.name = MODNAME,
619*4882a593Smuzhiyun 	},
620*4882a593Smuzhiyun 	.remove = __exit_p(tx4939ide_remove),
621*4882a593Smuzhiyun 	.resume = tx4939ide_resume,
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun module_platform_driver_probe(tx4939ide_driver, tx4939ide_probe);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun MODULE_DESCRIPTION("TX4939 internal IDE driver");
627*4882a593Smuzhiyun MODULE_LICENSE("GPL");
628*4882a593Smuzhiyun MODULE_ALIAS("platform:tx4939ide");
629