xref: /OK3568_Linux_fs/kernel/drivers/ide/slc90e66.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2000-2002 Andre Hedrick <andre@linux-ide.org>
4*4882a593Smuzhiyun  *  Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This is a look-alike variation of the ICH0 PIIX4 Ultra-66,
7*4882a593Smuzhiyun  * but this keeps the ISA-Bridge and slots alive.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/ide.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DRV_NAME "slc90e66"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static DEFINE_SPINLOCK(slc90e66_lock);
21*4882a593Smuzhiyun 
slc90e66_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)22*4882a593Smuzhiyun static void slc90e66_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	struct pci_dev *dev	= to_pci_dev(hwif->dev);
25*4882a593Smuzhiyun 	int is_slave		= drive->dn & 1;
26*4882a593Smuzhiyun 	int master_port		= hwif->channel ? 0x42 : 0x40;
27*4882a593Smuzhiyun 	int slave_port		= 0x44;
28*4882a593Smuzhiyun 	unsigned long flags;
29*4882a593Smuzhiyun 	u16 master_data;
30*4882a593Smuzhiyun 	u8 slave_data;
31*4882a593Smuzhiyun 	int control = 0;
32*4882a593Smuzhiyun 	const u8 pio = drive->pio_mode - XFER_PIO_0;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 				     /* ISP  RTC */
35*4882a593Smuzhiyun 	static const u8 timings[][2] = {
36*4882a593Smuzhiyun 					{ 0, 0 },
37*4882a593Smuzhiyun 					{ 0, 0 },
38*4882a593Smuzhiyun 					{ 1, 0 },
39*4882a593Smuzhiyun 					{ 2, 1 },
40*4882a593Smuzhiyun 					{ 2, 3 }, };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	spin_lock_irqsave(&slc90e66_lock, flags);
43*4882a593Smuzhiyun 	pci_read_config_word(dev, master_port, &master_data);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	if (pio > 1)
46*4882a593Smuzhiyun 		control |= 1;	/* Programmable timing on */
47*4882a593Smuzhiyun 	if (drive->media == ide_disk)
48*4882a593Smuzhiyun 		control |= 4;	/* Prefetch, post write */
49*4882a593Smuzhiyun 	if (ide_pio_need_iordy(drive, pio))
50*4882a593Smuzhiyun 		control |= 2;	/* IORDY */
51*4882a593Smuzhiyun 	if (is_slave) {
52*4882a593Smuzhiyun 		master_data |=  0x4000;
53*4882a593Smuzhiyun 		master_data &= ~0x0070;
54*4882a593Smuzhiyun 		if (pio > 1) {
55*4882a593Smuzhiyun 			/* Set PPE, IE and TIME */
56*4882a593Smuzhiyun 			master_data |= control << 4;
57*4882a593Smuzhiyun 		}
58*4882a593Smuzhiyun 		pci_read_config_byte(dev, slave_port, &slave_data);
59*4882a593Smuzhiyun 		slave_data &= hwif->channel ? 0x0f : 0xf0;
60*4882a593Smuzhiyun 		slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) <<
61*4882a593Smuzhiyun 			       (hwif->channel ? 4 : 0);
62*4882a593Smuzhiyun 	} else {
63*4882a593Smuzhiyun 		master_data &= ~0x3307;
64*4882a593Smuzhiyun 		if (pio > 1) {
65*4882a593Smuzhiyun 			/* enable PPE, IE and TIME */
66*4882a593Smuzhiyun 			master_data |= control;
67*4882a593Smuzhiyun 		}
68*4882a593Smuzhiyun 		master_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 	pci_write_config_word(dev, master_port, master_data);
71*4882a593Smuzhiyun 	if (is_slave)
72*4882a593Smuzhiyun 		pci_write_config_byte(dev, slave_port, slave_data);
73*4882a593Smuzhiyun 	spin_unlock_irqrestore(&slc90e66_lock, flags);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
slc90e66_set_dma_mode(ide_hwif_t * hwif,ide_drive_t * drive)76*4882a593Smuzhiyun static void slc90e66_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct pci_dev *dev	= to_pci_dev(hwif->dev);
79*4882a593Smuzhiyun 	u8 maslave		= hwif->channel ? 0x42 : 0x40;
80*4882a593Smuzhiyun 	int sitre = 0, a_speed	= 7 << (drive->dn * 4);
81*4882a593Smuzhiyun 	int u_speed = 0, u_flag = 1 << drive->dn;
82*4882a593Smuzhiyun 	u16			reg4042, reg44, reg48, reg4a;
83*4882a593Smuzhiyun 	const u8 speed		= drive->dma_mode;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	pci_read_config_word(dev, maslave, &reg4042);
86*4882a593Smuzhiyun 	sitre = (reg4042 & 0x4000) ? 1 : 0;
87*4882a593Smuzhiyun 	pci_read_config_word(dev, 0x44, &reg44);
88*4882a593Smuzhiyun 	pci_read_config_word(dev, 0x48, &reg48);
89*4882a593Smuzhiyun 	pci_read_config_word(dev, 0x4a, &reg4a);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (speed >= XFER_UDMA_0) {
92*4882a593Smuzhiyun 		u_speed = (speed - XFER_UDMA_0) << (drive->dn * 4);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 		if (!(reg48 & u_flag))
95*4882a593Smuzhiyun 			pci_write_config_word(dev, 0x48, reg48|u_flag);
96*4882a593Smuzhiyun 		if ((reg4a & a_speed) != u_speed) {
97*4882a593Smuzhiyun 			pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
98*4882a593Smuzhiyun 			pci_read_config_word(dev, 0x4a, &reg4a);
99*4882a593Smuzhiyun 			pci_write_config_word(dev, 0x4a, reg4a|u_speed);
100*4882a593Smuzhiyun 		}
101*4882a593Smuzhiyun 	} else {
102*4882a593Smuzhiyun 		const u8 mwdma_to_pio[] = { 0, 3, 4 };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		if (reg48 & u_flag)
105*4882a593Smuzhiyun 			pci_write_config_word(dev, 0x48, reg48 & ~u_flag);
106*4882a593Smuzhiyun 		if (reg4a & a_speed)
107*4882a593Smuzhiyun 			pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 		if (speed >= XFER_MW_DMA_0)
110*4882a593Smuzhiyun 			drive->pio_mode =
111*4882a593Smuzhiyun 				mwdma_to_pio[speed - XFER_MW_DMA_0] + XFER_PIO_0;
112*4882a593Smuzhiyun 		else
113*4882a593Smuzhiyun 			drive->pio_mode = XFER_PIO_2; /* for SWDMA2 */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		slc90e66_set_pio_mode(hwif, drive);
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
slc90e66_cable_detect(ide_hwif_t * hwif)119*4882a593Smuzhiyun static u8 slc90e66_cable_detect(ide_hwif_t *hwif)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct pci_dev *dev = to_pci_dev(hwif->dev);
122*4882a593Smuzhiyun 	u8 reg47 = 0, mask = hwif->channel ? 0x01 : 0x02;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	pci_read_config_byte(dev, 0x47, &reg47);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* bit[0(1)]: 0:80, 1:40 */
127*4882a593Smuzhiyun 	return (reg47 & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static const struct ide_port_ops slc90e66_port_ops = {
131*4882a593Smuzhiyun 	.set_pio_mode		= slc90e66_set_pio_mode,
132*4882a593Smuzhiyun 	.set_dma_mode		= slc90e66_set_dma_mode,
133*4882a593Smuzhiyun 	.cable_detect		= slc90e66_cable_detect,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static const struct ide_port_info slc90e66_chipset = {
137*4882a593Smuzhiyun 	.name		= DRV_NAME,
138*4882a593Smuzhiyun 	.enablebits	= { {0x41, 0x80, 0x80}, {0x43, 0x80, 0x80} },
139*4882a593Smuzhiyun 	.port_ops	= &slc90e66_port_ops,
140*4882a593Smuzhiyun 	.pio_mask	= ATA_PIO4,
141*4882a593Smuzhiyun 	.swdma_mask	= ATA_SWDMA2_ONLY,
142*4882a593Smuzhiyun 	.mwdma_mask	= ATA_MWDMA12_ONLY,
143*4882a593Smuzhiyun 	.udma_mask	= ATA_UDMA4,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
slc90e66_init_one(struct pci_dev * dev,const struct pci_device_id * id)146*4882a593Smuzhiyun static int slc90e66_init_one(struct pci_dev *dev,
147*4882a593Smuzhiyun 			     const struct pci_device_id *id)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	return ide_pci_init_one(dev, &slc90e66_chipset, NULL);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static const struct pci_device_id slc90e66_pci_tbl[] = {
153*4882a593Smuzhiyun 	{ PCI_VDEVICE(EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_1), 0 },
154*4882a593Smuzhiyun 	{ 0, },
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, slc90e66_pci_tbl);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static struct pci_driver slc90e66_pci_driver = {
159*4882a593Smuzhiyun 	.name		= "SLC90e66_IDE",
160*4882a593Smuzhiyun 	.id_table	= slc90e66_pci_tbl,
161*4882a593Smuzhiyun 	.probe		= slc90e66_init_one,
162*4882a593Smuzhiyun 	.remove		= ide_pci_remove,
163*4882a593Smuzhiyun 	.suspend	= ide_pci_suspend,
164*4882a593Smuzhiyun 	.resume		= ide_pci_resume,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
slc90e66_ide_init(void)167*4882a593Smuzhiyun static int __init slc90e66_ide_init(void)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	return ide_pci_register_driver(&slc90e66_pci_driver);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
slc90e66_ide_exit(void)172*4882a593Smuzhiyun static void __exit slc90e66_ide_exit(void)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	pci_unregister_driver(&slc90e66_pci_driver);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun module_init(slc90e66_ide_init);
178*4882a593Smuzhiyun module_exit(slc90e66_ide_exit);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun MODULE_AUTHOR("Andre Hedrick");
181*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for SLC90E66 IDE");
182*4882a593Smuzhiyun MODULE_LICENSE("GPL");
183