1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
3*4882a593Smuzhiyun * Copyright (C) 2002 Lionel Bouton <Lionel.Bouton@inet6.fr>, Maintainer
4*4882a593Smuzhiyun * Copyright (C) 2003 Vojtech Pavlik <vojtech@suse.cz>
5*4882a593Smuzhiyun * Copyright (C) 2007-2009 Bartlomiej Zolnierkiewicz
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * May be copied or modified under the terms of the GNU General Public License
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Thanks :
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * SiS Taiwan : for direct support and hardware.
13*4882a593Smuzhiyun * Daniela Engert : for initial ATA100 advices and numerous others.
14*4882a593Smuzhiyun * John Fremlin, Manfred Spraul, Dave Morgan, Peter Kjellerstedt :
15*4882a593Smuzhiyun * for checking code correctness, providing patches.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Original tests and design on the SiS620 chipset.
19*4882a593Smuzhiyun * ATA100 tests and design on the SiS735 chipset.
20*4882a593Smuzhiyun * ATA16/33 support from specs
21*4882a593Smuzhiyun * ATA133 support for SiS961/962 by L.C. Chang <lcchang@sis.com.tw>
22*4882a593Smuzhiyun * ATA133 961/962/963 fixes by Vojtech Pavlik <vojtech@suse.cz>
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Documentation:
25*4882a593Smuzhiyun * SiS chipset documentation available under NDA to companies only
26*4882a593Smuzhiyun * (not to individuals).
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * The original SiS5513 comes from a SiS5511/55112/5513 chipset. The original
31*4882a593Smuzhiyun * SiS5513 was also used in the SiS5596/5513 chipset. Thus if we see a SiS5511
32*4882a593Smuzhiyun * or SiS5596, we can assume we see the first MWDMA-16 capable SiS5513 chip.
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * Later SiS chipsets integrated the 5513 functionality into the NorthBridge,
35*4882a593Smuzhiyun * starting with SiS5571 and up to SiS745. The PCI ID didn't change, though. We
36*4882a593Smuzhiyun * can figure out that we have a more modern and more capable 5513 by looking
37*4882a593Smuzhiyun * for the respective NorthBridge IDs.
38*4882a593Smuzhiyun *
39*4882a593Smuzhiyun * Even later (96x family) SiS chipsets use the MuTIOL link and place the 5513
40*4882a593Smuzhiyun * into the SouthBrige. Here we cannot rely on looking up the NorthBridge PCI
41*4882a593Smuzhiyun * ID, while the now ATA-133 capable 5513 still has the same PCI ID.
42*4882a593Smuzhiyun * Fortunately the 5513 can be 'unmasked' by fiddling with some config space
43*4882a593Smuzhiyun * bits, changing its device id to the true one - 5517 for 961 and 5518 for
44*4882a593Smuzhiyun * 962/963.
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include <linux/types.h>
48*4882a593Smuzhiyun #include <linux/module.h>
49*4882a593Smuzhiyun #include <linux/kernel.h>
50*4882a593Smuzhiyun #include <linux/pci.h>
51*4882a593Smuzhiyun #include <linux/init.h>
52*4882a593Smuzhiyun #include <linux/ide.h>
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define DRV_NAME "sis5513"
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* registers layout and init values are chipset family dependent */
57*4882a593Smuzhiyun #undef ATA_16
58*4882a593Smuzhiyun #define ATA_16 0x01
59*4882a593Smuzhiyun #define ATA_33 0x02
60*4882a593Smuzhiyun #define ATA_66 0x03
61*4882a593Smuzhiyun #define ATA_100a 0x04 /* SiS730/SiS550 is ATA100 with ATA66 layout */
62*4882a593Smuzhiyun #define ATA_100 0x05
63*4882a593Smuzhiyun #define ATA_133a 0x06 /* SiS961b with 133 support */
64*4882a593Smuzhiyun #define ATA_133 0x07 /* SiS962/963 */
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static u8 chipset_family;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * Devices supported
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun static const struct {
72*4882a593Smuzhiyun const char *name;
73*4882a593Smuzhiyun u16 host_id;
74*4882a593Smuzhiyun u8 chipset_family;
75*4882a593Smuzhiyun u8 flags;
76*4882a593Smuzhiyun } SiSHostChipInfo[] = {
77*4882a593Smuzhiyun { "SiS968", PCI_DEVICE_ID_SI_968, ATA_133 },
78*4882a593Smuzhiyun { "SiS966", PCI_DEVICE_ID_SI_966, ATA_133 },
79*4882a593Smuzhiyun { "SiS965", PCI_DEVICE_ID_SI_965, ATA_133 },
80*4882a593Smuzhiyun { "SiS745", PCI_DEVICE_ID_SI_745, ATA_100 },
81*4882a593Smuzhiyun { "SiS735", PCI_DEVICE_ID_SI_735, ATA_100 },
82*4882a593Smuzhiyun { "SiS733", PCI_DEVICE_ID_SI_733, ATA_100 },
83*4882a593Smuzhiyun { "SiS635", PCI_DEVICE_ID_SI_635, ATA_100 },
84*4882a593Smuzhiyun { "SiS633", PCI_DEVICE_ID_SI_633, ATA_100 },
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun { "SiS730", PCI_DEVICE_ID_SI_730, ATA_100a },
87*4882a593Smuzhiyun { "SiS550", PCI_DEVICE_ID_SI_550, ATA_100a },
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun { "SiS640", PCI_DEVICE_ID_SI_640, ATA_66 },
90*4882a593Smuzhiyun { "SiS630", PCI_DEVICE_ID_SI_630, ATA_66 },
91*4882a593Smuzhiyun { "SiS620", PCI_DEVICE_ID_SI_620, ATA_66 },
92*4882a593Smuzhiyun { "SiS540", PCI_DEVICE_ID_SI_540, ATA_66 },
93*4882a593Smuzhiyun { "SiS530", PCI_DEVICE_ID_SI_530, ATA_66 },
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun { "SiS5600", PCI_DEVICE_ID_SI_5600, ATA_33 },
96*4882a593Smuzhiyun { "SiS5598", PCI_DEVICE_ID_SI_5598, ATA_33 },
97*4882a593Smuzhiyun { "SiS5597", PCI_DEVICE_ID_SI_5597, ATA_33 },
98*4882a593Smuzhiyun { "SiS5591/2", PCI_DEVICE_ID_SI_5591, ATA_33 },
99*4882a593Smuzhiyun { "SiS5582", PCI_DEVICE_ID_SI_5582, ATA_33 },
100*4882a593Smuzhiyun { "SiS5581", PCI_DEVICE_ID_SI_5581, ATA_33 },
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun { "SiS5596", PCI_DEVICE_ID_SI_5596, ATA_16 },
103*4882a593Smuzhiyun { "SiS5571", PCI_DEVICE_ID_SI_5571, ATA_16 },
104*4882a593Smuzhiyun { "SiS5517", PCI_DEVICE_ID_SI_5517, ATA_16 },
105*4882a593Smuzhiyun { "SiS551x", PCI_DEVICE_ID_SI_5511, ATA_16 },
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Cycle time bits and values vary across chip dma capabilities
109*4882a593Smuzhiyun These three arrays hold the register layout and the values to set.
110*4882a593Smuzhiyun Indexed by chipset_family and (dma_mode - XFER_UDMA_0) */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* {0, ATA_16, ATA_33, ATA_66, ATA_100a, ATA_100, ATA_133} */
113*4882a593Smuzhiyun static u8 cycle_time_offset[] = { 0, 0, 5, 4, 4, 0, 0 };
114*4882a593Smuzhiyun static u8 cycle_time_range[] = { 0, 0, 2, 3, 3, 4, 4 };
115*4882a593Smuzhiyun static u8 cycle_time_value[][XFER_UDMA_6 - XFER_UDMA_0 + 1] = {
116*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0 }, /* no UDMA */
117*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0 }, /* no UDMA */
118*4882a593Smuzhiyun { 3, 2, 1, 0, 0, 0, 0 }, /* ATA_33 */
119*4882a593Smuzhiyun { 7, 5, 3, 2, 1, 0, 0 }, /* ATA_66 */
120*4882a593Smuzhiyun { 7, 5, 3, 2, 1, 0, 0 }, /* ATA_100a (730 specific),
121*4882a593Smuzhiyun different cycle_time range and offset */
122*4882a593Smuzhiyun { 11, 7, 5, 4, 2, 1, 0 }, /* ATA_100 */
123*4882a593Smuzhiyun { 15, 10, 7, 5, 3, 2, 1 }, /* ATA_133a (earliest 691 southbridges) */
124*4882a593Smuzhiyun { 15, 10, 7, 5, 3, 2, 1 }, /* ATA_133 */
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun /* CRC Valid Setup Time vary across IDE clock setting 33/66/100/133
127*4882a593Smuzhiyun See SiS962 data sheet for more detail */
128*4882a593Smuzhiyun static u8 cvs_time_value[][XFER_UDMA_6 - XFER_UDMA_0 + 1] = {
129*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0 }, /* no UDMA */
130*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0 }, /* no UDMA */
131*4882a593Smuzhiyun { 2, 1, 1, 0, 0, 0, 0 },
132*4882a593Smuzhiyun { 4, 3, 2, 1, 0, 0, 0 },
133*4882a593Smuzhiyun { 4, 3, 2, 1, 0, 0, 0 },
134*4882a593Smuzhiyun { 6, 4, 3, 1, 1, 1, 0 },
135*4882a593Smuzhiyun { 9, 6, 4, 2, 2, 2, 2 },
136*4882a593Smuzhiyun { 9, 6, 4, 2, 2, 2, 2 },
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun /* Initialize time, Active time, Recovery time vary across
139*4882a593Smuzhiyun IDE clock settings. These 3 arrays hold the register value
140*4882a593Smuzhiyun for PIO0/1/2/3/4 and DMA0/1/2 mode in order */
141*4882a593Smuzhiyun static u8 ini_time_value[][8] = {
142*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0, 0 },
143*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0, 0 },
144*4882a593Smuzhiyun { 2, 1, 0, 0, 0, 1, 0, 0 },
145*4882a593Smuzhiyun { 4, 3, 1, 1, 1, 3, 1, 1 },
146*4882a593Smuzhiyun { 4, 3, 1, 1, 1, 3, 1, 1 },
147*4882a593Smuzhiyun { 6, 4, 2, 2, 2, 4, 2, 2 },
148*4882a593Smuzhiyun { 9, 6, 3, 3, 3, 6, 3, 3 },
149*4882a593Smuzhiyun { 9, 6, 3, 3, 3, 6, 3, 3 },
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun static u8 act_time_value[][8] = {
152*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0, 0 },
153*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0, 0 },
154*4882a593Smuzhiyun { 9, 9, 9, 2, 2, 7, 2, 2 },
155*4882a593Smuzhiyun { 19, 19, 19, 5, 4, 14, 5, 4 },
156*4882a593Smuzhiyun { 19, 19, 19, 5, 4, 14, 5, 4 },
157*4882a593Smuzhiyun { 28, 28, 28, 7, 6, 21, 7, 6 },
158*4882a593Smuzhiyun { 38, 38, 38, 10, 9, 28, 10, 9 },
159*4882a593Smuzhiyun { 38, 38, 38, 10, 9, 28, 10, 9 },
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun static u8 rco_time_value[][8] = {
162*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0, 0 },
163*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0, 0 },
164*4882a593Smuzhiyun { 9, 2, 0, 2, 0, 7, 1, 1 },
165*4882a593Smuzhiyun { 19, 5, 1, 5, 2, 16, 3, 2 },
166*4882a593Smuzhiyun { 19, 5, 1, 5, 2, 16, 3, 2 },
167*4882a593Smuzhiyun { 30, 9, 3, 9, 4, 25, 6, 4 },
168*4882a593Smuzhiyun { 40, 12, 4, 12, 5, 34, 12, 5 },
169*4882a593Smuzhiyun { 40, 12, 4, 12, 5, 34, 12, 5 },
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * Printing configuration
174*4882a593Smuzhiyun */
175*4882a593Smuzhiyun /* Used for chipset type printing at boot time */
176*4882a593Smuzhiyun static char *chipset_capability[] = {
177*4882a593Smuzhiyun "ATA", "ATA 16",
178*4882a593Smuzhiyun "ATA 33", "ATA 66",
179*4882a593Smuzhiyun "ATA 100 (1st gen)", "ATA 100 (2nd gen)",
180*4882a593Smuzhiyun "ATA 133 (1st gen)", "ATA 133 (2nd gen)"
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * Configuration functions
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun
sis_ata133_get_base(ide_drive_t * drive)187*4882a593Smuzhiyun static u8 sis_ata133_get_base(ide_drive_t *drive)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
190*4882a593Smuzhiyun u32 reg54 = 0;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun pci_read_config_dword(dev, 0x54, ®54);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return ((reg54 & 0x40000000) ? 0x70 : 0x40) + drive->dn * 4;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
sis_ata16_program_timings(ide_drive_t * drive,const u8 mode)197*4882a593Smuzhiyun static void sis_ata16_program_timings(ide_drive_t *drive, const u8 mode)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
200*4882a593Smuzhiyun u16 t1 = 0;
201*4882a593Smuzhiyun u8 drive_pci = 0x40 + drive->dn * 2;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun const u16 pio_timings[] = { 0x000, 0x607, 0x404, 0x303, 0x301 };
204*4882a593Smuzhiyun const u16 mwdma_timings[] = { 0x008, 0x302, 0x301 };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun pci_read_config_word(dev, drive_pci, &t1);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* clear active/recovery timings */
209*4882a593Smuzhiyun t1 &= ~0x070f;
210*4882a593Smuzhiyun if (mode >= XFER_MW_DMA_0) {
211*4882a593Smuzhiyun if (chipset_family > ATA_16)
212*4882a593Smuzhiyun t1 &= ~0x8000; /* disable UDMA */
213*4882a593Smuzhiyun t1 |= mwdma_timings[mode - XFER_MW_DMA_0];
214*4882a593Smuzhiyun } else
215*4882a593Smuzhiyun t1 |= pio_timings[mode - XFER_PIO_0];
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun pci_write_config_word(dev, drive_pci, t1);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
sis_ata100_program_timings(ide_drive_t * drive,const u8 mode)220*4882a593Smuzhiyun static void sis_ata100_program_timings(ide_drive_t *drive, const u8 mode)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
223*4882a593Smuzhiyun u8 t1, drive_pci = 0x40 + drive->dn * 2;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* timing bits: 7:4 active 3:0 recovery */
226*4882a593Smuzhiyun const u8 pio_timings[] = { 0x00, 0x67, 0x44, 0x33, 0x31 };
227*4882a593Smuzhiyun const u8 mwdma_timings[] = { 0x08, 0x32, 0x31 };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (mode >= XFER_MW_DMA_0) {
230*4882a593Smuzhiyun u8 t2 = 0;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun pci_read_config_byte(dev, drive_pci, &t2);
233*4882a593Smuzhiyun t2 &= ~0x80; /* disable UDMA */
234*4882a593Smuzhiyun pci_write_config_byte(dev, drive_pci, t2);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun t1 = mwdma_timings[mode - XFER_MW_DMA_0];
237*4882a593Smuzhiyun } else
238*4882a593Smuzhiyun t1 = pio_timings[mode - XFER_PIO_0];
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun pci_write_config_byte(dev, drive_pci + 1, t1);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
sis_ata133_program_timings(ide_drive_t * drive,const u8 mode)243*4882a593Smuzhiyun static void sis_ata133_program_timings(ide_drive_t *drive, const u8 mode)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
246*4882a593Smuzhiyun u32 t1 = 0;
247*4882a593Smuzhiyun u8 drive_pci = sis_ata133_get_base(drive), clk, idx;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun pci_read_config_dword(dev, drive_pci, &t1);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun t1 &= 0xc0c00fff;
252*4882a593Smuzhiyun clk = (t1 & 0x08) ? ATA_133 : ATA_100;
253*4882a593Smuzhiyun if (mode >= XFER_MW_DMA_0) {
254*4882a593Smuzhiyun t1 &= ~0x04; /* disable UDMA */
255*4882a593Smuzhiyun idx = mode - XFER_MW_DMA_0 + 5;
256*4882a593Smuzhiyun } else
257*4882a593Smuzhiyun idx = mode - XFER_PIO_0;
258*4882a593Smuzhiyun t1 |= ini_time_value[clk][idx] << 12;
259*4882a593Smuzhiyun t1 |= act_time_value[clk][idx] << 16;
260*4882a593Smuzhiyun t1 |= rco_time_value[clk][idx] << 24;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun pci_write_config_dword(dev, drive_pci, t1);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
sis_program_timings(ide_drive_t * drive,const u8 mode)265*4882a593Smuzhiyun static void sis_program_timings(ide_drive_t *drive, const u8 mode)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun if (chipset_family < ATA_100) /* ATA_16/33/66/100a */
268*4882a593Smuzhiyun sis_ata16_program_timings(drive, mode);
269*4882a593Smuzhiyun else if (chipset_family < ATA_133) /* ATA_100/133a */
270*4882a593Smuzhiyun sis_ata100_program_timings(drive, mode);
271*4882a593Smuzhiyun else /* ATA_133 */
272*4882a593Smuzhiyun sis_ata133_program_timings(drive, mode);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
config_drive_art_rwp(ide_drive_t * drive)275*4882a593Smuzhiyun static void config_drive_art_rwp(ide_drive_t *drive)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun ide_hwif_t *hwif = drive->hwif;
278*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
279*4882a593Smuzhiyun u8 reg4bh = 0;
280*4882a593Smuzhiyun u8 rw_prefetch = 0;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun pci_read_config_byte(dev, 0x4b, ®4bh);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun rw_prefetch = reg4bh & ~(0x11 << drive->dn);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (drive->media == ide_disk)
287*4882a593Smuzhiyun rw_prefetch |= 0x11 << drive->dn;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (reg4bh != rw_prefetch)
290*4882a593Smuzhiyun pci_write_config_byte(dev, 0x4b, rw_prefetch);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
sis_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)293*4882a593Smuzhiyun static void sis_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun config_drive_art_rwp(drive);
296*4882a593Smuzhiyun sis_program_timings(drive, drive->pio_mode);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
sis_ata133_program_udma_timings(ide_drive_t * drive,const u8 mode)299*4882a593Smuzhiyun static void sis_ata133_program_udma_timings(ide_drive_t *drive, const u8 mode)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
302*4882a593Smuzhiyun u32 regdw = 0;
303*4882a593Smuzhiyun u8 drive_pci = sis_ata133_get_base(drive), clk, idx;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun pci_read_config_dword(dev, drive_pci, ®dw);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun regdw |= 0x04;
308*4882a593Smuzhiyun regdw &= 0xfffff00f;
309*4882a593Smuzhiyun /* check if ATA133 enable */
310*4882a593Smuzhiyun clk = (regdw & 0x08) ? ATA_133 : ATA_100;
311*4882a593Smuzhiyun idx = mode - XFER_UDMA_0;
312*4882a593Smuzhiyun regdw |= cycle_time_value[clk][idx] << 4;
313*4882a593Smuzhiyun regdw |= cvs_time_value[clk][idx] << 8;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun pci_write_config_dword(dev, drive_pci, regdw);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
sis_ata33_program_udma_timings(ide_drive_t * drive,const u8 mode)318*4882a593Smuzhiyun static void sis_ata33_program_udma_timings(ide_drive_t *drive, const u8 mode)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
321*4882a593Smuzhiyun u8 drive_pci = 0x40 + drive->dn * 2, reg = 0, i = chipset_family;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun pci_read_config_byte(dev, drive_pci + 1, ®);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* force the UDMA bit on if we want to use UDMA */
326*4882a593Smuzhiyun reg |= 0x80;
327*4882a593Smuzhiyun /* clean reg cycle time bits */
328*4882a593Smuzhiyun reg &= ~((0xff >> (8 - cycle_time_range[i])) << cycle_time_offset[i]);
329*4882a593Smuzhiyun /* set reg cycle time bits */
330*4882a593Smuzhiyun reg |= cycle_time_value[i][mode - XFER_UDMA_0] << cycle_time_offset[i];
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun pci_write_config_byte(dev, drive_pci + 1, reg);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
sis_program_udma_timings(ide_drive_t * drive,const u8 mode)335*4882a593Smuzhiyun static void sis_program_udma_timings(ide_drive_t *drive, const u8 mode)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun if (chipset_family >= ATA_133) /* ATA_133 */
338*4882a593Smuzhiyun sis_ata133_program_udma_timings(drive, mode);
339*4882a593Smuzhiyun else /* ATA_33/66/100a/100/133a */
340*4882a593Smuzhiyun sis_ata33_program_udma_timings(drive, mode);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
sis_set_dma_mode(ide_hwif_t * hwif,ide_drive_t * drive)343*4882a593Smuzhiyun static void sis_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun const u8 speed = drive->dma_mode;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (speed >= XFER_UDMA_0)
348*4882a593Smuzhiyun sis_program_udma_timings(drive, speed);
349*4882a593Smuzhiyun else
350*4882a593Smuzhiyun sis_program_timings(drive, speed);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
sis_ata133_udma_filter(ide_drive_t * drive)353*4882a593Smuzhiyun static u8 sis_ata133_udma_filter(ide_drive_t *drive)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
356*4882a593Smuzhiyun u32 regdw = 0;
357*4882a593Smuzhiyun u8 drive_pci = sis_ata133_get_base(drive);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun pci_read_config_dword(dev, drive_pci, ®dw);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* if ATA133 disable, we should not set speed above UDMA5 */
362*4882a593Smuzhiyun return (regdw & 0x08) ? ATA_UDMA6 : ATA_UDMA5;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
sis_find_family(struct pci_dev * dev)365*4882a593Smuzhiyun static int sis_find_family(struct pci_dev *dev)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct pci_dev *host;
368*4882a593Smuzhiyun int i = 0;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun chipset_family = 0;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(SiSHostChipInfo) && !chipset_family; i++) {
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun host = pci_get_device(PCI_VENDOR_ID_SI, SiSHostChipInfo[i].host_id, NULL);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (!host)
377*4882a593Smuzhiyun continue;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun chipset_family = SiSHostChipInfo[i].chipset_family;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Special case for SiS630 : 630S/ET is ATA_100a */
382*4882a593Smuzhiyun if (SiSHostChipInfo[i].host_id == PCI_DEVICE_ID_SI_630) {
383*4882a593Smuzhiyun if (host->revision >= 0x30)
384*4882a593Smuzhiyun chipset_family = ATA_100a;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun pci_dev_put(host);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun printk(KERN_INFO DRV_NAME " %s: %s %s controller\n",
389*4882a593Smuzhiyun pci_name(dev), SiSHostChipInfo[i].name,
390*4882a593Smuzhiyun chipset_capability[chipset_family]);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (!chipset_family) { /* Belongs to pci-quirks */
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun u32 idemisc;
396*4882a593Smuzhiyun u16 trueid;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Disable ID masking and register remapping */
399*4882a593Smuzhiyun pci_read_config_dword(dev, 0x54, &idemisc);
400*4882a593Smuzhiyun pci_write_config_dword(dev, 0x54, (idemisc & 0x7fffffff));
401*4882a593Smuzhiyun pci_read_config_word(dev, PCI_DEVICE_ID, &trueid);
402*4882a593Smuzhiyun pci_write_config_dword(dev, 0x54, idemisc);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (trueid == 0x5518) {
405*4882a593Smuzhiyun printk(KERN_INFO DRV_NAME " %s: SiS 962/963 MuTIOL IDE UDMA133 controller\n",
406*4882a593Smuzhiyun pci_name(dev));
407*4882a593Smuzhiyun chipset_family = ATA_133;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Check for 5513 compatibility mapping
410*4882a593Smuzhiyun * We must use this, else the port enabled code will fail,
411*4882a593Smuzhiyun * as it expects the enablebits at 0x4a.
412*4882a593Smuzhiyun */
413*4882a593Smuzhiyun if ((idemisc & 0x40000000) == 0) {
414*4882a593Smuzhiyun pci_write_config_dword(dev, 0x54, idemisc | 0x40000000);
415*4882a593Smuzhiyun printk(KERN_INFO DRV_NAME " %s: Switching to 5513 register mapping\n",
416*4882a593Smuzhiyun pci_name(dev));
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (!chipset_family) { /* Belongs to pci-quirks */
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun struct pci_dev *lpc_bridge;
424*4882a593Smuzhiyun u16 trueid;
425*4882a593Smuzhiyun u8 prefctl;
426*4882a593Smuzhiyun u8 idecfg;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun pci_read_config_byte(dev, 0x4a, &idecfg);
429*4882a593Smuzhiyun pci_write_config_byte(dev, 0x4a, idecfg | 0x10);
430*4882a593Smuzhiyun pci_read_config_word(dev, PCI_DEVICE_ID, &trueid);
431*4882a593Smuzhiyun pci_write_config_byte(dev, 0x4a, idecfg);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (trueid == 0x5517) { /* SiS 961/961B */
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun lpc_bridge = pci_get_slot(dev->bus, 0x10); /* Bus 0, Dev 2, Fn 0 */
436*4882a593Smuzhiyun pci_read_config_byte(dev, 0x49, &prefctl);
437*4882a593Smuzhiyun pci_dev_put(lpc_bridge);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (lpc_bridge->revision == 0x10 && (prefctl & 0x80)) {
440*4882a593Smuzhiyun printk(KERN_INFO DRV_NAME " %s: SiS 961B MuTIOL IDE UDMA133 controller\n",
441*4882a593Smuzhiyun pci_name(dev));
442*4882a593Smuzhiyun chipset_family = ATA_133a;
443*4882a593Smuzhiyun } else {
444*4882a593Smuzhiyun printk(KERN_INFO DRV_NAME " %s: SiS 961 MuTIOL IDE UDMA100 controller\n",
445*4882a593Smuzhiyun pci_name(dev));
446*4882a593Smuzhiyun chipset_family = ATA_100;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return chipset_family;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
init_chipset_sis5513(struct pci_dev * dev)454*4882a593Smuzhiyun static int init_chipset_sis5513(struct pci_dev *dev)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun /* Make general config ops here
457*4882a593Smuzhiyun 1/ tell IDE channels to operate in Compatibility mode only
458*4882a593Smuzhiyun 2/ tell old chips to allow per drive IDE timings */
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun u8 reg;
461*4882a593Smuzhiyun u16 regw;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun switch (chipset_family) {
464*4882a593Smuzhiyun case ATA_133:
465*4882a593Smuzhiyun /* SiS962 operation mode */
466*4882a593Smuzhiyun pci_read_config_word(dev, 0x50, ®w);
467*4882a593Smuzhiyun if (regw & 0x08)
468*4882a593Smuzhiyun pci_write_config_word(dev, 0x50, regw&0xfff7);
469*4882a593Smuzhiyun pci_read_config_word(dev, 0x52, ®w);
470*4882a593Smuzhiyun if (regw & 0x08)
471*4882a593Smuzhiyun pci_write_config_word(dev, 0x52, regw&0xfff7);
472*4882a593Smuzhiyun break;
473*4882a593Smuzhiyun case ATA_133a:
474*4882a593Smuzhiyun case ATA_100:
475*4882a593Smuzhiyun /* Fixup latency */
476*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x80);
477*4882a593Smuzhiyun /* Set compatibility bit */
478*4882a593Smuzhiyun pci_read_config_byte(dev, 0x49, ®);
479*4882a593Smuzhiyun if (!(reg & 0x01))
480*4882a593Smuzhiyun pci_write_config_byte(dev, 0x49, reg|0x01);
481*4882a593Smuzhiyun break;
482*4882a593Smuzhiyun case ATA_100a:
483*4882a593Smuzhiyun case ATA_66:
484*4882a593Smuzhiyun /* Fixup latency */
485*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x10);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* On ATA_66 chips the bit was elsewhere */
488*4882a593Smuzhiyun pci_read_config_byte(dev, 0x52, ®);
489*4882a593Smuzhiyun if (!(reg & 0x04))
490*4882a593Smuzhiyun pci_write_config_byte(dev, 0x52, reg|0x04);
491*4882a593Smuzhiyun break;
492*4882a593Smuzhiyun case ATA_33:
493*4882a593Smuzhiyun /* On ATA_33 we didn't have a single bit to set */
494*4882a593Smuzhiyun pci_read_config_byte(dev, 0x09, ®);
495*4882a593Smuzhiyun if ((reg & 0x0f) != 0x00)
496*4882a593Smuzhiyun pci_write_config_byte(dev, 0x09, reg&0xf0);
497*4882a593Smuzhiyun fallthrough;
498*4882a593Smuzhiyun case ATA_16:
499*4882a593Smuzhiyun /* force per drive recovery and active timings
500*4882a593Smuzhiyun needed on ATA_33 and below chips */
501*4882a593Smuzhiyun pci_read_config_byte(dev, 0x52, ®);
502*4882a593Smuzhiyun if (!(reg & 0x08))
503*4882a593Smuzhiyun pci_write_config_byte(dev, 0x52, reg|0x08);
504*4882a593Smuzhiyun break;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun struct sis_laptop {
511*4882a593Smuzhiyun u16 device;
512*4882a593Smuzhiyun u16 subvendor;
513*4882a593Smuzhiyun u16 subdevice;
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static const struct sis_laptop sis_laptop[] = {
517*4882a593Smuzhiyun /* devid, subvendor, subdev */
518*4882a593Smuzhiyun { 0x5513, 0x1043, 0x1107 }, /* ASUS A6K */
519*4882a593Smuzhiyun { 0x5513, 0x1734, 0x105f }, /* FSC Amilo A1630 */
520*4882a593Smuzhiyun { 0x5513, 0x1071, 0x8640 }, /* EasyNote K5305 */
521*4882a593Smuzhiyun /* end marker */
522*4882a593Smuzhiyun { 0, }
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun
sis_cable_detect(ide_hwif_t * hwif)525*4882a593Smuzhiyun static u8 sis_cable_detect(ide_hwif_t *hwif)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(hwif->dev);
528*4882a593Smuzhiyun const struct sis_laptop *lap = &sis_laptop[0];
529*4882a593Smuzhiyun u8 ata66 = 0;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun while (lap->device) {
532*4882a593Smuzhiyun if (lap->device == pdev->device &&
533*4882a593Smuzhiyun lap->subvendor == pdev->subsystem_vendor &&
534*4882a593Smuzhiyun lap->subdevice == pdev->subsystem_device)
535*4882a593Smuzhiyun return ATA_CBL_PATA40_SHORT;
536*4882a593Smuzhiyun lap++;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun if (chipset_family >= ATA_133) {
540*4882a593Smuzhiyun u16 regw = 0;
541*4882a593Smuzhiyun u16 reg_addr = hwif->channel ? 0x52: 0x50;
542*4882a593Smuzhiyun pci_read_config_word(pdev, reg_addr, ®w);
543*4882a593Smuzhiyun ata66 = (regw & 0x8000) ? 0 : 1;
544*4882a593Smuzhiyun } else if (chipset_family >= ATA_66) {
545*4882a593Smuzhiyun u8 reg48h = 0;
546*4882a593Smuzhiyun u8 mask = hwif->channel ? 0x20 : 0x10;
547*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x48, ®48h);
548*4882a593Smuzhiyun ata66 = (reg48h & mask) ? 0 : 1;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun return ata66 ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun static const struct ide_port_ops sis_port_ops = {
555*4882a593Smuzhiyun .set_pio_mode = sis_set_pio_mode,
556*4882a593Smuzhiyun .set_dma_mode = sis_set_dma_mode,
557*4882a593Smuzhiyun .cable_detect = sis_cable_detect,
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun static const struct ide_port_ops sis_ata133_port_ops = {
561*4882a593Smuzhiyun .set_pio_mode = sis_set_pio_mode,
562*4882a593Smuzhiyun .set_dma_mode = sis_set_dma_mode,
563*4882a593Smuzhiyun .udma_filter = sis_ata133_udma_filter,
564*4882a593Smuzhiyun .cable_detect = sis_cable_detect,
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun static const struct ide_port_info sis5513_chipset = {
568*4882a593Smuzhiyun .name = DRV_NAME,
569*4882a593Smuzhiyun .init_chipset = init_chipset_sis5513,
570*4882a593Smuzhiyun .enablebits = { {0x4a, 0x02, 0x02}, {0x4a, 0x04, 0x04} },
571*4882a593Smuzhiyun .host_flags = IDE_HFLAG_NO_AUTODMA,
572*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
573*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
sis5513_init_one(struct pci_dev * dev,const struct pci_device_id * id)576*4882a593Smuzhiyun static int sis5513_init_one(struct pci_dev *dev, const struct pci_device_id *id)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun struct ide_port_info d = sis5513_chipset;
579*4882a593Smuzhiyun u8 udma_rates[] = { 0x00, 0x00, 0x07, 0x1f, 0x3f, 0x3f, 0x7f, 0x7f };
580*4882a593Smuzhiyun int rc;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun rc = pci_enable_device(dev);
583*4882a593Smuzhiyun if (rc)
584*4882a593Smuzhiyun return rc;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (sis_find_family(dev) == 0)
587*4882a593Smuzhiyun return -ENOTSUPP;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (chipset_family >= ATA_133)
590*4882a593Smuzhiyun d.port_ops = &sis_ata133_port_ops;
591*4882a593Smuzhiyun else
592*4882a593Smuzhiyun d.port_ops = &sis_port_ops;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun d.udma_mask = udma_rates[chipset_family];
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun return ide_pci_init_one(dev, &d, NULL);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
sis5513_remove(struct pci_dev * dev)599*4882a593Smuzhiyun static void sis5513_remove(struct pci_dev *dev)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun ide_pci_remove(dev);
602*4882a593Smuzhiyun pci_disable_device(dev);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun static const struct pci_device_id sis5513_pci_tbl[] = {
606*4882a593Smuzhiyun { PCI_VDEVICE(SI, PCI_DEVICE_ID_SI_5513), 0 },
607*4882a593Smuzhiyun { PCI_VDEVICE(SI, PCI_DEVICE_ID_SI_5518), 0 },
608*4882a593Smuzhiyun { PCI_VDEVICE(SI, PCI_DEVICE_ID_SI_1180), 0 },
609*4882a593Smuzhiyun { 0, },
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sis5513_pci_tbl);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static struct pci_driver sis5513_pci_driver = {
614*4882a593Smuzhiyun .name = "SIS_IDE",
615*4882a593Smuzhiyun .id_table = sis5513_pci_tbl,
616*4882a593Smuzhiyun .probe = sis5513_init_one,
617*4882a593Smuzhiyun .remove = sis5513_remove,
618*4882a593Smuzhiyun .suspend = ide_pci_suspend,
619*4882a593Smuzhiyun .resume = ide_pci_resume,
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun
sis5513_ide_init(void)622*4882a593Smuzhiyun static int __init sis5513_ide_init(void)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun return ide_pci_register_driver(&sis5513_pci_driver);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
sis5513_ide_exit(void)627*4882a593Smuzhiyun static void __exit sis5513_ide_exit(void)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun pci_unregister_driver(&sis5513_pci_driver);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun module_init(sis5513_ide_init);
633*4882a593Smuzhiyun module_exit(sis5513_ide_exit);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun MODULE_AUTHOR("Lionel Bouton, L C Chang, Andre Hedrick, Vojtech Pavlik");
636*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for SIS IDE");
637*4882a593Smuzhiyun MODULE_LICENSE("GPL");
638