xref: /OK3568_Linux_fs/kernel/drivers/ide/serverworks.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 1998-2000 Michel Aubry
4*4882a593Smuzhiyun  * Copyright (C) 1998-2000 Andrzej Krzysztofowicz
5*4882a593Smuzhiyun  * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
6*4882a593Smuzhiyun  * Copyright (C) 2007-2010 Bartlomiej Zolnierkiewicz
7*4882a593Smuzhiyun  * Portions copyright (c) 2001 Sun Microsystems
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * RCC/ServerWorks IDE driver for Linux
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *   OSB4: `Open South Bridge' IDE Interface (fn 1)
13*4882a593Smuzhiyun  *         supports UDMA mode 2 (33 MB/s)
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *   CSB5: `Champion South Bridge' IDE Interface (fn 1)
16*4882a593Smuzhiyun  *         all revisions support UDMA mode 4 (66 MB/s)
17*4882a593Smuzhiyun  *         revision A2.0 and up support UDMA mode 5 (100 MB/s)
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  *         *** The CSB5 does not provide ANY register ***
20*4882a593Smuzhiyun  *         *** to detect 80-conductor cable presence. ***
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  *   CSB6: `Champion South Bridge' IDE Interface (optional: third channel)
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *   HT1000: AKA BCM5785 - Hypertransport Southbridge for Opteron systems. IDE
25*4882a593Smuzhiyun  *   controller same as the CSB6. Single channel ATA100 only.
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * Documentation:
28*4882a593Smuzhiyun  *	Available under NDA only. Errata info very hard to get.
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <linux/types.h>
33*4882a593Smuzhiyun #include <linux/module.h>
34*4882a593Smuzhiyun #include <linux/kernel.h>
35*4882a593Smuzhiyun #include <linux/pci.h>
36*4882a593Smuzhiyun #include <linux/ide.h>
37*4882a593Smuzhiyun #include <linux/init.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include <asm/io.h>
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define DRV_NAME "serverworks"
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define SVWKS_CSB5_REVISION_NEW	0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */
44*4882a593Smuzhiyun #define SVWKS_CSB6_REVISION	0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Seagate Barracuda ATA IV Family drives in UDMA mode 5
47*4882a593Smuzhiyun  * can overrun their FIFOs when used with the CSB5 */
48*4882a593Smuzhiyun static const char *svwks_bad_ata100[] = {
49*4882a593Smuzhiyun 	"ST320011A",
50*4882a593Smuzhiyun 	"ST340016A",
51*4882a593Smuzhiyun 	"ST360021A",
52*4882a593Smuzhiyun 	"ST380021A",
53*4882a593Smuzhiyun 	NULL
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
check_in_drive_lists(ide_drive_t * drive,const char ** list)56*4882a593Smuzhiyun static int check_in_drive_lists (ide_drive_t *drive, const char **list)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	char *m = (char *)&drive->id[ATA_ID_PROD];
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	while (*list)
61*4882a593Smuzhiyun 		if (!strcmp(*list++, m))
62*4882a593Smuzhiyun 			return 1;
63*4882a593Smuzhiyun 	return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
svwks_udma_filter(ide_drive_t * drive)66*4882a593Smuzhiyun static u8 svwks_udma_filter(ide_drive_t *drive)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	if (dev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE) {
71*4882a593Smuzhiyun 		return 0x1f;
72*4882a593Smuzhiyun 	} else if (dev->revision < SVWKS_CSB5_REVISION_NEW) {
73*4882a593Smuzhiyun 		return 0x07;
74*4882a593Smuzhiyun 	} else {
75*4882a593Smuzhiyun 		u8 btr = 0, mode, mask;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 		pci_read_config_byte(dev, 0x5A, &btr);
78*4882a593Smuzhiyun 		mode = btr & 0x3;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 		/* If someone decides to do UDMA133 on CSB5 the same
81*4882a593Smuzhiyun 		   issue will bite so be inclusive */
82*4882a593Smuzhiyun 		if (mode > 2 && check_in_drive_lists(drive, svwks_bad_ata100))
83*4882a593Smuzhiyun 			mode = 2;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 		switch(mode) {
86*4882a593Smuzhiyun 		case 3:	 mask = 0x3f; break;
87*4882a593Smuzhiyun 		case 2:	 mask = 0x1f; break;
88*4882a593Smuzhiyun 		case 1:	 mask = 0x07; break;
89*4882a593Smuzhiyun 		default: mask = 0x00; break;
90*4882a593Smuzhiyun 		}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 		return mask;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
svwks_csb_check(struct pci_dev * dev)96*4882a593Smuzhiyun static u8 svwks_csb_check (struct pci_dev *dev)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	switch (dev->device) {
99*4882a593Smuzhiyun 		case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
100*4882a593Smuzhiyun 		case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
101*4882a593Smuzhiyun 		case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
102*4882a593Smuzhiyun 		case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
103*4882a593Smuzhiyun 			return 1;
104*4882a593Smuzhiyun 		default:
105*4882a593Smuzhiyun 			break;
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
svwks_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)110*4882a593Smuzhiyun static void svwks_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	static const u8 pio_modes[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 };
113*4882a593Smuzhiyun 	static const u8 drive_pci[] = { 0x41, 0x40, 0x43, 0x42 };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	struct pci_dev *dev = to_pci_dev(hwif->dev);
116*4882a593Smuzhiyun 	const u8 pio = drive->pio_mode - XFER_PIO_0;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (drive->dn >= ARRAY_SIZE(drive_pci))
119*4882a593Smuzhiyun 		return;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	pci_write_config_byte(dev, drive_pci[drive->dn], pio_modes[pio]);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (svwks_csb_check(dev)) {
124*4882a593Smuzhiyun 		u16 csb_pio = 0;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		pci_read_config_word(dev, 0x4a, &csb_pio);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 		csb_pio &= ~(0x0f << (4 * drive->dn));
129*4882a593Smuzhiyun 		csb_pio |= (pio << (4 * drive->dn));
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		pci_write_config_word(dev, 0x4a, csb_pio);
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
svwks_set_dma_mode(ide_hwif_t * hwif,ide_drive_t * drive)135*4882a593Smuzhiyun static void svwks_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	static const u8 udma_modes[]		= { 0x00, 0x01, 0x02, 0x03, 0x04, 0x05 };
138*4882a593Smuzhiyun 	static const u8 dma_modes[]		= { 0x77, 0x21, 0x20 };
139*4882a593Smuzhiyun 	static const u8 drive_pci2[]		= { 0x45, 0x44, 0x47, 0x46 };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	struct pci_dev *dev	= to_pci_dev(hwif->dev);
142*4882a593Smuzhiyun 	const u8 speed		= drive->dma_mode;
143*4882a593Smuzhiyun 	u8 unit			= drive->dn & 1;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	u8 ultra_enable	 = 0, ultra_timing = 0, dma_timing = 0;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	if (drive->dn >= ARRAY_SIZE(drive_pci2))
148*4882a593Smuzhiyun 		return;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	pci_read_config_byte(dev, (0x56|hwif->channel), &ultra_timing);
151*4882a593Smuzhiyun 	pci_read_config_byte(dev, 0x54, &ultra_enable);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	ultra_timing	&= ~(0x0F << (4*unit));
154*4882a593Smuzhiyun 	ultra_enable	&= ~(0x01 << drive->dn);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (speed >= XFER_UDMA_0) {
157*4882a593Smuzhiyun 		dma_timing   |= dma_modes[2];
158*4882a593Smuzhiyun 		ultra_timing |= (udma_modes[speed - XFER_UDMA_0] << (4 * unit));
159*4882a593Smuzhiyun 		ultra_enable |= (0x01 << drive->dn);
160*4882a593Smuzhiyun 	} else if (speed >= XFER_MW_DMA_0)
161*4882a593Smuzhiyun 		dma_timing   |= dma_modes[speed - XFER_MW_DMA_0];
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	pci_write_config_byte(dev, drive_pci2[drive->dn], dma_timing);
164*4882a593Smuzhiyun 	pci_write_config_byte(dev, (0x56|hwif->channel), ultra_timing);
165*4882a593Smuzhiyun 	pci_write_config_byte(dev, 0x54, ultra_enable);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
init_chipset_svwks(struct pci_dev * dev)168*4882a593Smuzhiyun static int init_chipset_svwks(struct pci_dev *dev)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	unsigned int reg;
171*4882a593Smuzhiyun 	u8 btr;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* force Master Latency Timer value to 64 PCICLKs */
174*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x40);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* OSB4 : South Bridge and IDE */
177*4882a593Smuzhiyun 	if (dev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) {
178*4882a593Smuzhiyun 		struct pci_dev *isa_dev =
179*4882a593Smuzhiyun 			pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
180*4882a593Smuzhiyun 					PCI_DEVICE_ID_SERVERWORKS_OSB4, NULL);
181*4882a593Smuzhiyun 		if (isa_dev) {
182*4882a593Smuzhiyun 			pci_read_config_dword(isa_dev, 0x64, &reg);
183*4882a593Smuzhiyun 			reg &= ~0x00002000; /* disable 600ns interrupt mask */
184*4882a593Smuzhiyun 			if(!(reg & 0x00004000))
185*4882a593Smuzhiyun 				printk(KERN_DEBUG DRV_NAME " %s: UDMA not BIOS "
186*4882a593Smuzhiyun 					"enabled.\n", pci_name(dev));
187*4882a593Smuzhiyun 			reg |=  0x00004000; /* enable UDMA/33 support */
188*4882a593Smuzhiyun 			pci_write_config_dword(isa_dev, 0x64, reg);
189*4882a593Smuzhiyun 			pci_dev_put(isa_dev);
190*4882a593Smuzhiyun 		}
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* setup CSB5/CSB6 : South Bridge and IDE option RAID */
194*4882a593Smuzhiyun 	else if ((dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) ||
195*4882a593Smuzhiyun 		 (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
196*4882a593Smuzhiyun 		 (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) {
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		/* Third Channel Test */
199*4882a593Smuzhiyun 		if (!(PCI_FUNC(dev->devfn) & 1)) {
200*4882a593Smuzhiyun 			struct pci_dev * findev = NULL;
201*4882a593Smuzhiyun 			u32 reg4c = 0;
202*4882a593Smuzhiyun 			findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
203*4882a593Smuzhiyun 				PCI_DEVICE_ID_SERVERWORKS_CSB5, NULL);
204*4882a593Smuzhiyun 			if (findev) {
205*4882a593Smuzhiyun 				pci_read_config_dword(findev, 0x4C, &reg4c);
206*4882a593Smuzhiyun 				reg4c &= ~0x000007FF;
207*4882a593Smuzhiyun 				reg4c |=  0x00000040;
208*4882a593Smuzhiyun 				reg4c |=  0x00000020;
209*4882a593Smuzhiyun 				pci_write_config_dword(findev, 0x4C, reg4c);
210*4882a593Smuzhiyun 				pci_dev_put(findev);
211*4882a593Smuzhiyun 			}
212*4882a593Smuzhiyun 			outb_p(0x06, 0x0c00);
213*4882a593Smuzhiyun 			dev->irq = inb_p(0x0c01);
214*4882a593Smuzhiyun 		} else {
215*4882a593Smuzhiyun 			struct pci_dev * findev = NULL;
216*4882a593Smuzhiyun 			u8 reg41 = 0;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 			findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
219*4882a593Smuzhiyun 					PCI_DEVICE_ID_SERVERWORKS_CSB6, NULL);
220*4882a593Smuzhiyun 			if (findev) {
221*4882a593Smuzhiyun 				pci_read_config_byte(findev, 0x41, &reg41);
222*4882a593Smuzhiyun 				reg41 &= ~0x40;
223*4882a593Smuzhiyun 				pci_write_config_byte(findev, 0x41, reg41);
224*4882a593Smuzhiyun 				pci_dev_put(findev);
225*4882a593Smuzhiyun 			}
226*4882a593Smuzhiyun 			/*
227*4882a593Smuzhiyun 			 * This is a device pin issue on CSB6.
228*4882a593Smuzhiyun 			 * Since there will be a future raid mode,
229*4882a593Smuzhiyun 			 * early versions of the chipset require the
230*4882a593Smuzhiyun 			 * interrupt pin to be set, and it is a compatibility
231*4882a593Smuzhiyun 			 * mode issue.
232*4882a593Smuzhiyun 			 */
233*4882a593Smuzhiyun 			if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE)
234*4882a593Smuzhiyun 				dev->irq = 0;
235*4882a593Smuzhiyun 		}
236*4882a593Smuzhiyun //		pci_read_config_dword(dev, 0x40, &pioreg)
237*4882a593Smuzhiyun //		pci_write_config_dword(dev, 0x40, 0x99999999);
238*4882a593Smuzhiyun //		pci_read_config_dword(dev, 0x44, &dmareg);
239*4882a593Smuzhiyun //		pci_write_config_dword(dev, 0x44, 0xFFFFFFFF);
240*4882a593Smuzhiyun 		/* setup the UDMA Control register
241*4882a593Smuzhiyun 		 *
242*4882a593Smuzhiyun 		 * 1. clear bit 6 to enable DMA
243*4882a593Smuzhiyun 		 * 2. enable DMA modes with bits 0-1
244*4882a593Smuzhiyun 		 * 	00 : legacy
245*4882a593Smuzhiyun 		 * 	01 : udma2
246*4882a593Smuzhiyun 		 * 	10 : udma2/udma4
247*4882a593Smuzhiyun 		 * 	11 : udma2/udma4/udma5
248*4882a593Smuzhiyun 		 */
249*4882a593Smuzhiyun 		pci_read_config_byte(dev, 0x5A, &btr);
250*4882a593Smuzhiyun 		btr &= ~0x40;
251*4882a593Smuzhiyun 		if (!(PCI_FUNC(dev->devfn) & 1))
252*4882a593Smuzhiyun 			btr |= 0x2;
253*4882a593Smuzhiyun 		else
254*4882a593Smuzhiyun 			btr |= (dev->revision >= SVWKS_CSB5_REVISION_NEW) ? 0x3 : 0x2;
255*4882a593Smuzhiyun 		pci_write_config_byte(dev, 0x5A, btr);
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 	/* Setup HT1000 SouthBridge Controller - Single Channel Only */
258*4882a593Smuzhiyun 	else if (dev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE) {
259*4882a593Smuzhiyun 		pci_read_config_byte(dev, 0x5A, &btr);
260*4882a593Smuzhiyun 		btr &= ~0x40;
261*4882a593Smuzhiyun 		btr |= 0x3;
262*4882a593Smuzhiyun 		pci_write_config_byte(dev, 0x5A, btr);
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
ata66_svwks_svwks(ide_hwif_t * hwif)268*4882a593Smuzhiyun static u8 ata66_svwks_svwks(ide_hwif_t *hwif)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	return ATA_CBL_PATA80;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /* On Dell PowerEdge servers with a CSB5/CSB6, the top two bits
274*4882a593Smuzhiyun  * of the subsystem device ID indicate presence of an 80-pin cable.
275*4882a593Smuzhiyun  * Bit 15 clear = secondary IDE channel does not have 80-pin cable.
276*4882a593Smuzhiyun  * Bit 15 set   = secondary IDE channel has 80-pin cable.
277*4882a593Smuzhiyun  * Bit 14 clear = primary IDE channel does not have 80-pin cable.
278*4882a593Smuzhiyun  * Bit 14 set   = primary IDE channel has 80-pin cable.
279*4882a593Smuzhiyun  */
ata66_svwks_dell(ide_hwif_t * hwif)280*4882a593Smuzhiyun static u8 ata66_svwks_dell(ide_hwif_t *hwif)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct pci_dev *dev = to_pci_dev(hwif->dev);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (dev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
285*4882a593Smuzhiyun 	    dev->vendor	== PCI_VENDOR_ID_SERVERWORKS &&
286*4882a593Smuzhiyun 	    (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE ||
287*4882a593Smuzhiyun 	     dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE))
288*4882a593Smuzhiyun 		return ((1 << (hwif->channel + 14)) &
289*4882a593Smuzhiyun 			dev->subsystem_device) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
290*4882a593Smuzhiyun 	return ATA_CBL_PATA40;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun /* Sun Cobalt Alpine hardware avoids the 80-pin cable
294*4882a593Smuzhiyun  * detect issue by attaching the drives directly to the board.
295*4882a593Smuzhiyun  * This check follows the Dell precedent (how scary is that?!)
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * WARNING: this only works on Alpine hardware!
298*4882a593Smuzhiyun  */
ata66_svwks_cobalt(ide_hwif_t * hwif)299*4882a593Smuzhiyun static u8 ata66_svwks_cobalt(ide_hwif_t *hwif)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct pci_dev *dev = to_pci_dev(hwif->dev);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	if (dev->subsystem_vendor == PCI_VENDOR_ID_SUN &&
304*4882a593Smuzhiyun 	    dev->vendor	== PCI_VENDOR_ID_SERVERWORKS &&
305*4882a593Smuzhiyun 	    dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE)
306*4882a593Smuzhiyun 		return ((1 << (hwif->channel + 14)) &
307*4882a593Smuzhiyun 			dev->subsystem_device) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
308*4882a593Smuzhiyun 	return ATA_CBL_PATA40;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
svwks_cable_detect(ide_hwif_t * hwif)311*4882a593Smuzhiyun static u8 svwks_cable_detect(ide_hwif_t *hwif)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	struct pci_dev *dev = to_pci_dev(hwif->dev);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* Server Works */
316*4882a593Smuzhiyun 	if (dev->subsystem_vendor == PCI_VENDOR_ID_SERVERWORKS)
317*4882a593Smuzhiyun 		return ata66_svwks_svwks (hwif);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* Dell PowerEdge */
320*4882a593Smuzhiyun 	if (dev->subsystem_vendor == PCI_VENDOR_ID_DELL)
321*4882a593Smuzhiyun 		return ata66_svwks_dell (hwif);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	/* Cobalt Alpine */
324*4882a593Smuzhiyun 	if (dev->subsystem_vendor == PCI_VENDOR_ID_SUN)
325*4882a593Smuzhiyun 		return ata66_svwks_cobalt (hwif);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* Per Specified Design by OEM, and ASIC Architect */
328*4882a593Smuzhiyun 	if ((dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
329*4882a593Smuzhiyun 	    (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2))
330*4882a593Smuzhiyun 		return ATA_CBL_PATA80;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return ATA_CBL_PATA40;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static const struct ide_port_ops osb4_port_ops = {
336*4882a593Smuzhiyun 	.set_pio_mode		= svwks_set_pio_mode,
337*4882a593Smuzhiyun 	.set_dma_mode		= svwks_set_dma_mode,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const struct ide_port_ops svwks_port_ops = {
341*4882a593Smuzhiyun 	.set_pio_mode		= svwks_set_pio_mode,
342*4882a593Smuzhiyun 	.set_dma_mode		= svwks_set_dma_mode,
343*4882a593Smuzhiyun 	.udma_filter		= svwks_udma_filter,
344*4882a593Smuzhiyun 	.cable_detect		= svwks_cable_detect,
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static const struct ide_port_info serverworks_chipsets[] = {
348*4882a593Smuzhiyun 	{	/* 0: OSB4 */
349*4882a593Smuzhiyun 		.name		= DRV_NAME,
350*4882a593Smuzhiyun 		.init_chipset	= init_chipset_svwks,
351*4882a593Smuzhiyun 		.port_ops	= &osb4_port_ops,
352*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
353*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
354*4882a593Smuzhiyun 		.udma_mask	= 0x00, /* UDMA is problematic on OSB4 */
355*4882a593Smuzhiyun 	},
356*4882a593Smuzhiyun 	{	/* 1: CSB5 */
357*4882a593Smuzhiyun 		.name		= DRV_NAME,
358*4882a593Smuzhiyun 		.init_chipset	= init_chipset_svwks,
359*4882a593Smuzhiyun 		.port_ops	= &svwks_port_ops,
360*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
361*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
362*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA5,
363*4882a593Smuzhiyun 	},
364*4882a593Smuzhiyun 	{	/* 2: CSB6 */
365*4882a593Smuzhiyun 		.name		= DRV_NAME,
366*4882a593Smuzhiyun 		.init_chipset	= init_chipset_svwks,
367*4882a593Smuzhiyun 		.port_ops	= &svwks_port_ops,
368*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
369*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
370*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA5,
371*4882a593Smuzhiyun 	},
372*4882a593Smuzhiyun 	{	/* 3: CSB6-2 */
373*4882a593Smuzhiyun 		.name		= DRV_NAME,
374*4882a593Smuzhiyun 		.init_chipset	= init_chipset_svwks,
375*4882a593Smuzhiyun 		.port_ops	= &svwks_port_ops,
376*4882a593Smuzhiyun 		.host_flags	= IDE_HFLAG_SINGLE,
377*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
378*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
379*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA5,
380*4882a593Smuzhiyun 	},
381*4882a593Smuzhiyun 	{	/* 4: HT1000 */
382*4882a593Smuzhiyun 		.name		= DRV_NAME,
383*4882a593Smuzhiyun 		.init_chipset	= init_chipset_svwks,
384*4882a593Smuzhiyun 		.port_ops	= &svwks_port_ops,
385*4882a593Smuzhiyun 		.host_flags	= IDE_HFLAG_SINGLE,
386*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
387*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
388*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA5,
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /**
393*4882a593Smuzhiyun  *	svwks_init_one	-	called when a OSB/CSB is found
394*4882a593Smuzhiyun  *	@dev: the svwks device
395*4882a593Smuzhiyun  *	@id: the matching pci id
396*4882a593Smuzhiyun  *
397*4882a593Smuzhiyun  *	Called when the PCI registration layer (or the IDE initialization)
398*4882a593Smuzhiyun  *	finds a device matching our IDE device tables.
399*4882a593Smuzhiyun  */
400*4882a593Smuzhiyun 
svwks_init_one(struct pci_dev * dev,const struct pci_device_id * id)401*4882a593Smuzhiyun static int svwks_init_one(struct pci_dev *dev, const struct pci_device_id *id)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct ide_port_info d;
404*4882a593Smuzhiyun 	u8 idx = id->driver_data;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	d = serverworks_chipsets[idx];
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (idx == 1)
409*4882a593Smuzhiyun 		d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
410*4882a593Smuzhiyun 	else if (idx == 2 || idx == 3) {
411*4882a593Smuzhiyun 		if ((PCI_FUNC(dev->devfn) & 1) == 0) {
412*4882a593Smuzhiyun 			if (pci_resource_start(dev, 0) != 0x01f1)
413*4882a593Smuzhiyun 				d.host_flags |= IDE_HFLAG_NON_BOOTABLE;
414*4882a593Smuzhiyun 			d.host_flags |= IDE_HFLAG_SINGLE;
415*4882a593Smuzhiyun 		} else
416*4882a593Smuzhiyun 			d.host_flags &= ~IDE_HFLAG_SINGLE;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return ide_pci_init_one(dev, &d, NULL);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static const struct pci_device_id svwks_pci_tbl[] = {
423*4882a593Smuzhiyun 	{ PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE),   0 },
424*4882a593Smuzhiyun 	{ PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE),   1 },
425*4882a593Smuzhiyun 	{ PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE),   2 },
426*4882a593Smuzhiyun 	{ PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2),  3 },
427*4882a593Smuzhiyun 	{ PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE), 4 },
428*4882a593Smuzhiyun 	{ 0, },
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, svwks_pci_tbl);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static struct pci_driver svwks_pci_driver = {
433*4882a593Smuzhiyun 	.name		= "Serverworks_IDE",
434*4882a593Smuzhiyun 	.id_table	= svwks_pci_tbl,
435*4882a593Smuzhiyun 	.probe		= svwks_init_one,
436*4882a593Smuzhiyun 	.remove		= ide_pci_remove,
437*4882a593Smuzhiyun 	.suspend	= ide_pci_suspend,
438*4882a593Smuzhiyun 	.resume		= ide_pci_resume,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
svwks_ide_init(void)441*4882a593Smuzhiyun static int __init svwks_ide_init(void)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	return ide_pci_register_driver(&svwks_pci_driver);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
svwks_ide_exit(void)446*4882a593Smuzhiyun static void __exit svwks_ide_exit(void)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	pci_unregister_driver(&svwks_pci_driver);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun module_init(svwks_ide_init);
452*4882a593Smuzhiyun module_exit(svwks_ide_exit);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun MODULE_AUTHOR("Michael Aubry. Andrzej Krzysztofowicz, Andre Hedrick, Bartlomiej Zolnierkiewicz");
455*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for Serverworks OSB4/CSB5/CSB6 IDE");
456*4882a593Smuzhiyun MODULE_LICENSE("GPL");
457