1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2000-2002 Mark Lord <mlord@pobox.com>
3*4882a593Smuzhiyun * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * May be copied or modified under the terms of the GNU General Public License
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Development of this chipset driver was funded
8*4882a593Smuzhiyun * by the nice folks at National Semiconductor.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Documentation:
11*4882a593Smuzhiyun * Available from National Semiconductor
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/ide.h>
21*4882a593Smuzhiyun #include <linux/pm.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <asm/io.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define DRV_NAME "sc1200"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define SC1200_REV_A 0x00
28*4882a593Smuzhiyun #define SC1200_REV_B1 0x01
29*4882a593Smuzhiyun #define SC1200_REV_B3 0x02
30*4882a593Smuzhiyun #define SC1200_REV_C1 0x03
31*4882a593Smuzhiyun #define SC1200_REV_D1 0x04
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define PCI_CLK_33 0x00
34*4882a593Smuzhiyun #define PCI_CLK_48 0x01
35*4882a593Smuzhiyun #define PCI_CLK_66 0x02
36*4882a593Smuzhiyun #define PCI_CLK_33A 0x03
37*4882a593Smuzhiyun
sc1200_get_pci_clock(void)38*4882a593Smuzhiyun static unsigned short sc1200_get_pci_clock (void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun unsigned char chip_id, silicon_revision;
41*4882a593Smuzhiyun unsigned int pci_clock;
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * Check the silicon revision, as not all versions of the chip
44*4882a593Smuzhiyun * have the register with the fast PCI bus timings.
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun chip_id = inb (0x903c);
47*4882a593Smuzhiyun silicon_revision = inb (0x903d);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun // Read the fast pci clock frequency
50*4882a593Smuzhiyun if (chip_id == 0x04 && silicon_revision < SC1200_REV_B1) {
51*4882a593Smuzhiyun pci_clock = PCI_CLK_33;
52*4882a593Smuzhiyun } else {
53*4882a593Smuzhiyun // check clock generator configuration (cfcc)
54*4882a593Smuzhiyun // the clock is in bits 8 and 9 of this word
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun pci_clock = inw (0x901e);
57*4882a593Smuzhiyun pci_clock >>= 8;
58*4882a593Smuzhiyun pci_clock &= 0x03;
59*4882a593Smuzhiyun if (pci_clock == PCI_CLK_33A)
60*4882a593Smuzhiyun pci_clock = PCI_CLK_33;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun return pci_clock;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * Here are the standard PIO mode 0-4 timings for each "format".
67*4882a593Smuzhiyun * Format-0 uses fast data reg timings, with slower command reg timings.
68*4882a593Smuzhiyun * Format-1 uses fast timings for all registers, but won't work with all drives.
69*4882a593Smuzhiyun */
70*4882a593Smuzhiyun static const unsigned int sc1200_pio_timings[4][5] =
71*4882a593Smuzhiyun {{0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010}, // format0 33Mhz
72*4882a593Smuzhiyun {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}, // format1, 33Mhz
73*4882a593Smuzhiyun {0xfaa3f4f3, 0xc23232b2, 0x513101c1, 0x31213121, 0x10211021}, // format1, 48Mhz
74*4882a593Smuzhiyun {0xfff4fff4, 0xf35353d3, 0x814102f1, 0x42314231, 0x11311131}}; // format1, 66Mhz
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * After chip reset, the PIO timings are set to 0x00009172, which is not valid.
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun //#define SC1200_BAD_PIO(timings) (((timings)&~0x80000000)==0x00009172)
80*4882a593Smuzhiyun
sc1200_tunepio(ide_drive_t * drive,u8 pio)81*4882a593Smuzhiyun static void sc1200_tunepio(ide_drive_t *drive, u8 pio)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun ide_hwif_t *hwif = drive->hwif;
84*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(hwif->dev);
85*4882a593Smuzhiyun unsigned int basereg = hwif->channel ? 0x50 : 0x40, format = 0;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun pci_read_config_dword(pdev, basereg + 4, &format);
88*4882a593Smuzhiyun format = (format >> 31) & 1;
89*4882a593Smuzhiyun if (format)
90*4882a593Smuzhiyun format += sc1200_get_pci_clock();
91*4882a593Smuzhiyun pci_write_config_dword(pdev, basereg + ((drive->dn & 1) << 3),
92*4882a593Smuzhiyun sc1200_pio_timings[format][pio]);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * The SC1200 specifies that two drives sharing a cable cannot mix
97*4882a593Smuzhiyun * UDMA/MDMA. It has to be one or the other, for the pair, though
98*4882a593Smuzhiyun * different timings can still be chosen for each drive. We could
99*4882a593Smuzhiyun * set the appropriate timing bits on the fly, but that might be
100*4882a593Smuzhiyun * a bit confusing. So, for now we statically handle this requirement
101*4882a593Smuzhiyun * by looking at our mate drive to see what it is capable of, before
102*4882a593Smuzhiyun * choosing a mode for our own drive.
103*4882a593Smuzhiyun */
sc1200_udma_filter(ide_drive_t * drive)104*4882a593Smuzhiyun static u8 sc1200_udma_filter(ide_drive_t *drive)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun ide_hwif_t *hwif = drive->hwif;
107*4882a593Smuzhiyun ide_drive_t *mate = ide_get_pair_dev(drive);
108*4882a593Smuzhiyun u16 *mateid;
109*4882a593Smuzhiyun u8 mask = hwif->ultra_mask;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (mate == NULL)
112*4882a593Smuzhiyun goto out;
113*4882a593Smuzhiyun mateid = mate->id;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (ata_id_has_dma(mateid) && __ide_dma_bad_drive(mate) == 0) {
116*4882a593Smuzhiyun if ((mateid[ATA_ID_FIELD_VALID] & 4) &&
117*4882a593Smuzhiyun (mateid[ATA_ID_UDMA_MODES] & 7))
118*4882a593Smuzhiyun goto out;
119*4882a593Smuzhiyun if (mateid[ATA_ID_MWDMA_MODES] & 7)
120*4882a593Smuzhiyun mask = 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun out:
123*4882a593Smuzhiyun return mask;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
sc1200_set_dma_mode(ide_hwif_t * hwif,ide_drive_t * drive)126*4882a593Smuzhiyun static void sc1200_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
129*4882a593Smuzhiyun unsigned int reg, timings;
130*4882a593Smuzhiyun unsigned short pci_clock;
131*4882a593Smuzhiyun unsigned int basereg = hwif->channel ? 0x50 : 0x40;
132*4882a593Smuzhiyun const u8 mode = drive->dma_mode;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const u32 udma_timing[3][3] = {
135*4882a593Smuzhiyun { 0x00921250, 0x00911140, 0x00911030 },
136*4882a593Smuzhiyun { 0x00932470, 0x00922260, 0x00922140 },
137*4882a593Smuzhiyun { 0x009436a1, 0x00933481, 0x00923261 },
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const u32 mwdma_timing[3][3] = {
141*4882a593Smuzhiyun { 0x00077771, 0x00012121, 0x00002020 },
142*4882a593Smuzhiyun { 0x000bbbb2, 0x00024241, 0x00013131 },
143*4882a593Smuzhiyun { 0x000ffff3, 0x00035352, 0x00015151 },
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun pci_clock = sc1200_get_pci_clock();
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * Note that each DMA mode has several timings associated with it.
150*4882a593Smuzhiyun * The correct timing depends on the fast PCI clock freq.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (mode >= XFER_UDMA_0)
154*4882a593Smuzhiyun timings = udma_timing[pci_clock][mode - XFER_UDMA_0];
155*4882a593Smuzhiyun else
156*4882a593Smuzhiyun timings = mwdma_timing[pci_clock][mode - XFER_MW_DMA_0];
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if ((drive->dn & 1) == 0) {
159*4882a593Smuzhiyun pci_read_config_dword(dev, basereg + 4, ®);
160*4882a593Smuzhiyun timings |= reg & 0x80000000; /* preserve PIO format bit */
161*4882a593Smuzhiyun pci_write_config_dword(dev, basereg + 4, timings);
162*4882a593Smuzhiyun } else
163*4882a593Smuzhiyun pci_write_config_dword(dev, basereg + 12, timings);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Replacement for the standard ide_dma_end action in
167*4882a593Smuzhiyun * dma_proc.
168*4882a593Smuzhiyun *
169*4882a593Smuzhiyun * returns 1 on error, 0 otherwise
170*4882a593Smuzhiyun */
sc1200_dma_end(ide_drive_t * drive)171*4882a593Smuzhiyun static int sc1200_dma_end(ide_drive_t *drive)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun ide_hwif_t *hwif = drive->hwif;
174*4882a593Smuzhiyun unsigned long dma_base = hwif->dma_base;
175*4882a593Smuzhiyun u8 dma_stat;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun dma_stat = inb(dma_base+2); /* get DMA status */
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (!(dma_stat & 4))
180*4882a593Smuzhiyun printk(" ide_dma_end dma_stat=%0x err=%x newerr=%x\n",
181*4882a593Smuzhiyun dma_stat, ((dma_stat&7)!=4), ((dma_stat&2)==2));
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun outb(dma_stat|0x1b, dma_base+2); /* clear the INTR & ERROR bits */
184*4882a593Smuzhiyun outb(inb(dma_base)&~1, dma_base); /* !! DO THIS HERE !! stop DMA */
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return (dma_stat & 7) != 4; /* verify good DMA status */
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * sc1200_set_pio_mode() handles setting of PIO modes
191*4882a593Smuzhiyun * for both the chipset and drive.
192*4882a593Smuzhiyun *
193*4882a593Smuzhiyun * All existing BIOSs for this chipset guarantee that all drives
194*4882a593Smuzhiyun * will have valid default PIO timings set up before we get here.
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun
sc1200_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)197*4882a593Smuzhiyun static void sc1200_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun int mode = -1;
200*4882a593Smuzhiyun const u8 pio = drive->pio_mode - XFER_PIO_0;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * bad abuse of ->set_pio_mode interface
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun switch (pio) {
206*4882a593Smuzhiyun case 200: mode = XFER_UDMA_0; break;
207*4882a593Smuzhiyun case 201: mode = XFER_UDMA_1; break;
208*4882a593Smuzhiyun case 202: mode = XFER_UDMA_2; break;
209*4882a593Smuzhiyun case 100: mode = XFER_MW_DMA_0; break;
210*4882a593Smuzhiyun case 101: mode = XFER_MW_DMA_1; break;
211*4882a593Smuzhiyun case 102: mode = XFER_MW_DMA_2; break;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun if (mode != -1) {
214*4882a593Smuzhiyun printk("SC1200: %s: changing (U)DMA mode\n", drive->name);
215*4882a593Smuzhiyun ide_dma_off_quietly(drive);
216*4882a593Smuzhiyun if (ide_set_dma_mode(drive, mode) == 0 &&
217*4882a593Smuzhiyun (drive->dev_flags & IDE_DFLAG_USING_DMA))
218*4882a593Smuzhiyun hwif->dma_ops->dma_host_set(drive, 1);
219*4882a593Smuzhiyun return;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun sc1200_tunepio(drive, pio);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #ifdef CONFIG_PM
226*4882a593Smuzhiyun struct sc1200_saved_state {
227*4882a593Smuzhiyun u32 regs[8];
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
sc1200_suspend(struct pci_dev * dev,pm_message_t state)230*4882a593Smuzhiyun static int sc1200_suspend (struct pci_dev *dev, pm_message_t state)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun printk("SC1200: suspend(%u)\n", state.event);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun * we only save state when going from full power to less
236*4882a593Smuzhiyun */
237*4882a593Smuzhiyun if (state.event == PM_EVENT_ON) {
238*4882a593Smuzhiyun struct ide_host *host = pci_get_drvdata(dev);
239*4882a593Smuzhiyun struct sc1200_saved_state *ss = host->host_priv;
240*4882a593Smuzhiyun unsigned int r;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun * save timing registers
244*4882a593Smuzhiyun * (this may be unnecessary if BIOS also does it)
245*4882a593Smuzhiyun */
246*4882a593Smuzhiyun for (r = 0; r < 8; r++)
247*4882a593Smuzhiyun pci_read_config_dword(dev, 0x40 + r * 4, &ss->regs[r]);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun pci_disable_device(dev);
251*4882a593Smuzhiyun pci_set_power_state(dev, pci_choose_state(dev, state));
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
sc1200_resume(struct pci_dev * dev)255*4882a593Smuzhiyun static int sc1200_resume (struct pci_dev *dev)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun struct ide_host *host = pci_get_drvdata(dev);
258*4882a593Smuzhiyun struct sc1200_saved_state *ss = host->host_priv;
259*4882a593Smuzhiyun unsigned int r;
260*4882a593Smuzhiyun int i;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun i = pci_enable_device(dev);
263*4882a593Smuzhiyun if (i)
264*4882a593Smuzhiyun return i;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun * restore timing registers
268*4882a593Smuzhiyun * (this may be unnecessary if BIOS also does it)
269*4882a593Smuzhiyun */
270*4882a593Smuzhiyun for (r = 0; r < 8; r++)
271*4882a593Smuzhiyun pci_write_config_dword(dev, 0x40 + r * 4, ss->regs[r]);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun #endif
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static const struct ide_port_ops sc1200_port_ops = {
278*4882a593Smuzhiyun .set_pio_mode = sc1200_set_pio_mode,
279*4882a593Smuzhiyun .set_dma_mode = sc1200_set_dma_mode,
280*4882a593Smuzhiyun .udma_filter = sc1200_udma_filter,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const struct ide_dma_ops sc1200_dma_ops = {
284*4882a593Smuzhiyun .dma_host_set = ide_dma_host_set,
285*4882a593Smuzhiyun .dma_setup = ide_dma_setup,
286*4882a593Smuzhiyun .dma_start = ide_dma_start,
287*4882a593Smuzhiyun .dma_end = sc1200_dma_end,
288*4882a593Smuzhiyun .dma_test_irq = ide_dma_test_irq,
289*4882a593Smuzhiyun .dma_lost_irq = ide_dma_lost_irq,
290*4882a593Smuzhiyun .dma_timer_expiry = ide_dma_sff_timer_expiry,
291*4882a593Smuzhiyun .dma_sff_read_status = ide_dma_sff_read_status,
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static const struct ide_port_info sc1200_chipset = {
295*4882a593Smuzhiyun .name = DRV_NAME,
296*4882a593Smuzhiyun .port_ops = &sc1200_port_ops,
297*4882a593Smuzhiyun .dma_ops = &sc1200_dma_ops,
298*4882a593Smuzhiyun .host_flags = IDE_HFLAG_SERIALIZE |
299*4882a593Smuzhiyun IDE_HFLAG_POST_SET_MODE |
300*4882a593Smuzhiyun IDE_HFLAG_ABUSE_DMA_MODES,
301*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
302*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
303*4882a593Smuzhiyun .udma_mask = ATA_UDMA2,
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
sc1200_init_one(struct pci_dev * dev,const struct pci_device_id * id)306*4882a593Smuzhiyun static int sc1200_init_one(struct pci_dev *dev, const struct pci_device_id *id)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct sc1200_saved_state *ss = NULL;
309*4882a593Smuzhiyun int rc;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #ifdef CONFIG_PM
312*4882a593Smuzhiyun ss = kmalloc(sizeof(*ss), GFP_KERNEL);
313*4882a593Smuzhiyun if (ss == NULL)
314*4882a593Smuzhiyun return -ENOMEM;
315*4882a593Smuzhiyun #endif
316*4882a593Smuzhiyun rc = ide_pci_init_one(dev, &sc1200_chipset, ss);
317*4882a593Smuzhiyun if (rc)
318*4882a593Smuzhiyun kfree(ss);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return rc;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static const struct pci_device_id sc1200_pci_tbl[] = {
324*4882a593Smuzhiyun { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_SCx200_IDE), 0},
325*4882a593Smuzhiyun { 0, },
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sc1200_pci_tbl);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static struct pci_driver sc1200_pci_driver = {
330*4882a593Smuzhiyun .name = "SC1200_IDE",
331*4882a593Smuzhiyun .id_table = sc1200_pci_tbl,
332*4882a593Smuzhiyun .probe = sc1200_init_one,
333*4882a593Smuzhiyun .remove = ide_pci_remove,
334*4882a593Smuzhiyun #ifdef CONFIG_PM
335*4882a593Smuzhiyun .suspend = sc1200_suspend,
336*4882a593Smuzhiyun .resume = sc1200_resume,
337*4882a593Smuzhiyun #endif
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
sc1200_ide_init(void)340*4882a593Smuzhiyun static int __init sc1200_ide_init(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun return ide_pci_register_driver(&sc1200_pci_driver);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
sc1200_ide_exit(void)345*4882a593Smuzhiyun static void __exit sc1200_ide_exit(void)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun pci_unregister_driver(&sc1200_pci_driver);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun module_init(sc1200_ide_init);
351*4882a593Smuzhiyun module_exit(sc1200_ide_exit);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun MODULE_AUTHOR("Mark Lord");
354*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for NS SC1200 IDE");
355*4882a593Smuzhiyun MODULE_LICENSE("GPL");
356