1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Q40 I/O port IDE Driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (c) Richard Zidlicky
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
7*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive for
8*4882a593Smuzhiyun * more details.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun #include <linux/mm.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/blkdev.h>
17*4882a593Smuzhiyun #include <linux/ide.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <asm/ide.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun * Bases of the IDE interfaces
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define Q40IDE_NUM_HWIFS 2
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define PCIDE_BASE1 0x1f0
29*4882a593Smuzhiyun #define PCIDE_BASE2 0x170
30*4882a593Smuzhiyun #define PCIDE_BASE3 0x1e8
31*4882a593Smuzhiyun #define PCIDE_BASE4 0x168
32*4882a593Smuzhiyun #define PCIDE_BASE5 0x1e0
33*4882a593Smuzhiyun #define PCIDE_BASE6 0x160
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const unsigned long pcide_bases[Q40IDE_NUM_HWIFS] = {
36*4882a593Smuzhiyun PCIDE_BASE1, PCIDE_BASE2, /* PCIDE_BASE3, PCIDE_BASE4 , PCIDE_BASE5,
37*4882a593Smuzhiyun PCIDE_BASE6 */
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
q40ide_default_irq(unsigned long base)40*4882a593Smuzhiyun static int q40ide_default_irq(unsigned long base)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun switch (base) {
43*4882a593Smuzhiyun case 0x1f0: return 14;
44*4882a593Smuzhiyun case 0x170: return 15;
45*4882a593Smuzhiyun case 0x1e8: return 11;
46*4882a593Smuzhiyun default:
47*4882a593Smuzhiyun return 0;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun * Addresses are pretranslated for Q40 ISA access.
54*4882a593Smuzhiyun */
q40_ide_setup_ports(struct ide_hw * hw,unsigned long base,int irq)55*4882a593Smuzhiyun static void q40_ide_setup_ports(struct ide_hw *hw, unsigned long base, int irq)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun memset(hw, 0, sizeof(*hw));
58*4882a593Smuzhiyun /* BIG FAT WARNING:
59*4882a593Smuzhiyun assumption: only DATA port is ever used in 16 bit mode */
60*4882a593Smuzhiyun hw->io_ports.data_addr = Q40_ISA_IO_W(base);
61*4882a593Smuzhiyun hw->io_ports.error_addr = Q40_ISA_IO_B(base + 1);
62*4882a593Smuzhiyun hw->io_ports.nsect_addr = Q40_ISA_IO_B(base + 2);
63*4882a593Smuzhiyun hw->io_ports.lbal_addr = Q40_ISA_IO_B(base + 3);
64*4882a593Smuzhiyun hw->io_ports.lbam_addr = Q40_ISA_IO_B(base + 4);
65*4882a593Smuzhiyun hw->io_ports.lbah_addr = Q40_ISA_IO_B(base + 5);
66*4882a593Smuzhiyun hw->io_ports.device_addr = Q40_ISA_IO_B(base + 6);
67*4882a593Smuzhiyun hw->io_ports.status_addr = Q40_ISA_IO_B(base + 7);
68*4882a593Smuzhiyun hw->io_ports.ctl_addr = Q40_ISA_IO_B(base + 0x206);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun hw->irq = irq;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
q40ide_input_data(ide_drive_t * drive,struct ide_cmd * cmd,void * buf,unsigned int len)73*4882a593Smuzhiyun static void q40ide_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
74*4882a593Smuzhiyun void *buf, unsigned int len)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun unsigned long data_addr = drive->hwif->io_ports.data_addr;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (drive->media == ide_disk && cmd && (cmd->tf_flags & IDE_TFLAG_FS)) {
79*4882a593Smuzhiyun __ide_mm_insw(data_addr, buf, (len + 1) / 2);
80*4882a593Smuzhiyun return;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun raw_insw_swapw((u16 *)data_addr, buf, (len + 1) / 2);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
q40ide_output_data(ide_drive_t * drive,struct ide_cmd * cmd,void * buf,unsigned int len)86*4882a593Smuzhiyun static void q40ide_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
87*4882a593Smuzhiyun void *buf, unsigned int len)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun unsigned long data_addr = drive->hwif->io_ports.data_addr;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (drive->media == ide_disk && cmd && (cmd->tf_flags & IDE_TFLAG_FS)) {
92*4882a593Smuzhiyun __ide_mm_outsw(data_addr, buf, (len + 1) / 2);
93*4882a593Smuzhiyun return;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun raw_outsw_swapw((u16 *)data_addr, buf, (len + 1) / 2);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Q40 has a byte-swapped IDE interface */
100*4882a593Smuzhiyun static const struct ide_tp_ops q40ide_tp_ops = {
101*4882a593Smuzhiyun .exec_command = ide_exec_command,
102*4882a593Smuzhiyun .read_status = ide_read_status,
103*4882a593Smuzhiyun .read_altstatus = ide_read_altstatus,
104*4882a593Smuzhiyun .write_devctl = ide_write_devctl,
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun .dev_select = ide_dev_select,
107*4882a593Smuzhiyun .tf_load = ide_tf_load,
108*4882a593Smuzhiyun .tf_read = ide_tf_read,
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun .input_data = q40ide_input_data,
111*4882a593Smuzhiyun .output_data = q40ide_output_data,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static const struct ide_port_info q40ide_port_info = {
115*4882a593Smuzhiyun .tp_ops = &q40ide_tp_ops,
116*4882a593Smuzhiyun .host_flags = IDE_HFLAG_MMIO | IDE_HFLAG_NO_DMA,
117*4882a593Smuzhiyun .irq_flags = IRQF_SHARED,
118*4882a593Smuzhiyun .chipset = ide_generic,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun * the static array is needed to have the name reported in /proc/ioports,
123*4882a593Smuzhiyun * hwif->name unfortunately isn't available yet
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun static const char *q40_ide_names[Q40IDE_NUM_HWIFS]={
126*4882a593Smuzhiyun "ide0", "ide1"
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * Probe for Q40 IDE interfaces
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun
q40ide_init(void)133*4882a593Smuzhiyun static int __init q40ide_init(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun int i;
136*4882a593Smuzhiyun struct ide_hw hw[Q40IDE_NUM_HWIFS], *hws[] = { NULL, NULL };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (!MACH_IS_Q40)
139*4882a593Smuzhiyun return -ENODEV;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun printk(KERN_INFO "ide: Q40 IDE controller\n");
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun for (i = 0; i < Q40IDE_NUM_HWIFS; i++) {
144*4882a593Smuzhiyun const char *name = q40_ide_names[i];
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (!request_region(pcide_bases[i], 8, name)) {
147*4882a593Smuzhiyun printk("could not reserve ports %lx-%lx for %s\n",
148*4882a593Smuzhiyun pcide_bases[i],pcide_bases[i]+8,name);
149*4882a593Smuzhiyun continue;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun if (!request_region(pcide_bases[i]+0x206, 1, name)) {
152*4882a593Smuzhiyun printk("could not reserve port %lx for %s\n",
153*4882a593Smuzhiyun pcide_bases[i]+0x206,name);
154*4882a593Smuzhiyun release_region(pcide_bases[i], 8);
155*4882a593Smuzhiyun continue;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun q40_ide_setup_ports(&hw[i], pcide_bases[i],
158*4882a593Smuzhiyun q40ide_default_irq(pcide_bases[i]));
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun hws[i] = &hw[i];
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return ide_host_add(&q40ide_port_info, hws, Q40IDE_NUM_HWIFS, NULL);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun module_init(q40ide_init);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun MODULE_LICENSE("GPL");
169