1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
4*4882a593Smuzhiyun * Copyright (C) 2006-2007, 2009 MontaVista Software, Inc.
5*4882a593Smuzhiyun * Copyright (C) 2007-2010 Bartlomiej Zolnierkiewicz
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Portions Copyright (C) 1999 Promise Technology, Inc.
8*4882a593Smuzhiyun * Author: Frank Tiernan (frankt@promise.com)
9*4882a593Smuzhiyun * Released under terms of General Public License
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/blkdev.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/ide.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define DRV_NAME "pdc202xx_old"
24*4882a593Smuzhiyun
pdc202xx_set_mode(ide_hwif_t * hwif,ide_drive_t * drive)25*4882a593Smuzhiyun static void pdc202xx_set_mode(ide_hwif_t *hwif, ide_drive_t *drive)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
28*4882a593Smuzhiyun u8 drive_pci = 0x60 + (drive->dn << 2);
29*4882a593Smuzhiyun const u8 speed = drive->dma_mode;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun u8 AP = 0, BP = 0, CP = 0;
32*4882a593Smuzhiyun u8 TA = 0, TB = 0, TC = 0;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun pci_read_config_byte(dev, drive_pci, &AP);
35*4882a593Smuzhiyun pci_read_config_byte(dev, drive_pci + 1, &BP);
36*4882a593Smuzhiyun pci_read_config_byte(dev, drive_pci + 2, &CP);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun switch(speed) {
39*4882a593Smuzhiyun case XFER_UDMA_5:
40*4882a593Smuzhiyun case XFER_UDMA_4: TB = 0x20; TC = 0x01; break;
41*4882a593Smuzhiyun case XFER_UDMA_2: TB = 0x20; TC = 0x01; break;
42*4882a593Smuzhiyun case XFER_UDMA_3:
43*4882a593Smuzhiyun case XFER_UDMA_1: TB = 0x40; TC = 0x02; break;
44*4882a593Smuzhiyun case XFER_UDMA_0:
45*4882a593Smuzhiyun case XFER_MW_DMA_2: TB = 0x60; TC = 0x03; break;
46*4882a593Smuzhiyun case XFER_MW_DMA_1: TB = 0x60; TC = 0x04; break;
47*4882a593Smuzhiyun case XFER_MW_DMA_0: TB = 0xE0; TC = 0x0F; break;
48*4882a593Smuzhiyun case XFER_PIO_4: TA = 0x01; TB = 0x04; break;
49*4882a593Smuzhiyun case XFER_PIO_3: TA = 0x02; TB = 0x06; break;
50*4882a593Smuzhiyun case XFER_PIO_2: TA = 0x03; TB = 0x08; break;
51*4882a593Smuzhiyun case XFER_PIO_1: TA = 0x05; TB = 0x0C; break;
52*4882a593Smuzhiyun case XFER_PIO_0:
53*4882a593Smuzhiyun default: TA = 0x09; TB = 0x13; break;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun if (speed < XFER_SW_DMA_0) {
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * preserve SYNC_INT / ERDDY_EN bits while clearing
59*4882a593Smuzhiyun * Prefetch_EN / IORDY_EN / PA[3:0] bits of register A
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun AP &= ~0x3f;
62*4882a593Smuzhiyun if (ide_pio_need_iordy(drive, speed - XFER_PIO_0))
63*4882a593Smuzhiyun AP |= 0x20; /* set IORDY_EN bit */
64*4882a593Smuzhiyun if (drive->media == ide_disk)
65*4882a593Smuzhiyun AP |= 0x10; /* set Prefetch_EN bit */
66*4882a593Smuzhiyun /* clear PB[4:0] bits of register B */
67*4882a593Smuzhiyun BP &= ~0x1f;
68*4882a593Smuzhiyun pci_write_config_byte(dev, drive_pci, AP | TA);
69*4882a593Smuzhiyun pci_write_config_byte(dev, drive_pci + 1, BP | TB);
70*4882a593Smuzhiyun } else {
71*4882a593Smuzhiyun /* clear MB[2:0] bits of register B */
72*4882a593Smuzhiyun BP &= ~0xe0;
73*4882a593Smuzhiyun /* clear MC[3:0] bits of register C */
74*4882a593Smuzhiyun CP &= ~0x0f;
75*4882a593Smuzhiyun pci_write_config_byte(dev, drive_pci + 1, BP | TB);
76*4882a593Smuzhiyun pci_write_config_byte(dev, drive_pci + 2, CP | TC);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
pdc202xx_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)80*4882a593Smuzhiyun static void pdc202xx_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun drive->dma_mode = drive->pio_mode;
83*4882a593Smuzhiyun pdc202xx_set_mode(hwif, drive);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
pdc202xx_test_irq(ide_hwif_t * hwif)86*4882a593Smuzhiyun static int pdc202xx_test_irq(ide_hwif_t *hwif)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
89*4882a593Smuzhiyun unsigned long high_16 = pci_resource_start(dev, 4);
90*4882a593Smuzhiyun u8 sc1d = inb(high_16 + 0x1d);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (hwif->channel) {
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun * bit 7: error, bit 6: interrupting,
95*4882a593Smuzhiyun * bit 5: FIFO full, bit 4: FIFO empty
96*4882a593Smuzhiyun */
97*4882a593Smuzhiyun return (sc1d & 0x40) ? 1 : 0;
98*4882a593Smuzhiyun } else {
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun * bit 3: error, bit 2: interrupting,
101*4882a593Smuzhiyun * bit 1: FIFO full, bit 0: FIFO empty
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun return (sc1d & 0x04) ? 1 : 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
pdc2026x_cable_detect(ide_hwif_t * hwif)107*4882a593Smuzhiyun static u8 pdc2026x_cable_detect(ide_hwif_t *hwif)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
110*4882a593Smuzhiyun u16 CIS, mask = hwif->channel ? (1 << 11) : (1 << 10);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun pci_read_config_word(dev, 0x50, &CIS);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return (CIS & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * Set the control register to use the 66MHz system
119*4882a593Smuzhiyun * clock for UDMA 3/4/5 mode operation when necessary.
120*4882a593Smuzhiyun *
121*4882a593Smuzhiyun * FIXME: this register is shared by both channels, some locking is needed
122*4882a593Smuzhiyun *
123*4882a593Smuzhiyun * It may also be possible to leave the 66MHz clock on
124*4882a593Smuzhiyun * and readjust the timing parameters.
125*4882a593Smuzhiyun */
pdc_old_enable_66MHz_clock(ide_hwif_t * hwif)126*4882a593Smuzhiyun static void pdc_old_enable_66MHz_clock(ide_hwif_t *hwif)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun unsigned long clock_reg = hwif->extra_base + 0x01;
129*4882a593Smuzhiyun u8 clock = inb(clock_reg);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun outb(clock | (hwif->channel ? 0x08 : 0x02), clock_reg);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
pdc_old_disable_66MHz_clock(ide_hwif_t * hwif)134*4882a593Smuzhiyun static void pdc_old_disable_66MHz_clock(ide_hwif_t *hwif)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun unsigned long clock_reg = hwif->extra_base + 0x01;
137*4882a593Smuzhiyun u8 clock = inb(clock_reg);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun outb(clock & ~(hwif->channel ? 0x08 : 0x02), clock_reg);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
pdc2026x_init_hwif(ide_hwif_t * hwif)142*4882a593Smuzhiyun static void pdc2026x_init_hwif(ide_hwif_t *hwif)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun pdc_old_disable_66MHz_clock(hwif);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
pdc202xx_dma_start(ide_drive_t * drive)147*4882a593Smuzhiyun static void pdc202xx_dma_start(ide_drive_t *drive)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun if (drive->current_speed > XFER_UDMA_2)
150*4882a593Smuzhiyun pdc_old_enable_66MHz_clock(drive->hwif);
151*4882a593Smuzhiyun if (drive->media != ide_disk || (drive->dev_flags & IDE_DFLAG_LBA48)) {
152*4882a593Smuzhiyun ide_hwif_t *hwif = drive->hwif;
153*4882a593Smuzhiyun struct request *rq = hwif->rq;
154*4882a593Smuzhiyun unsigned long high_16 = hwif->extra_base - 16;
155*4882a593Smuzhiyun unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
156*4882a593Smuzhiyun u32 word_count = 0;
157*4882a593Smuzhiyun u8 clock = inb(high_16 + 0x11);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun outb(clock | (hwif->channel ? 0x08 : 0x02), high_16 + 0x11);
160*4882a593Smuzhiyun word_count = (blk_rq_sectors(rq) << 8);
161*4882a593Smuzhiyun word_count = (rq_data_dir(rq) == READ) ?
162*4882a593Smuzhiyun word_count | 0x05000000 :
163*4882a593Smuzhiyun word_count | 0x06000000;
164*4882a593Smuzhiyun outl(word_count, atapi_reg);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun ide_dma_start(drive);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
pdc202xx_dma_end(ide_drive_t * drive)169*4882a593Smuzhiyun static int pdc202xx_dma_end(ide_drive_t *drive)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun if (drive->media != ide_disk || (drive->dev_flags & IDE_DFLAG_LBA48)) {
172*4882a593Smuzhiyun ide_hwif_t *hwif = drive->hwif;
173*4882a593Smuzhiyun unsigned long high_16 = hwif->extra_base - 16;
174*4882a593Smuzhiyun unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
175*4882a593Smuzhiyun u8 clock = 0;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun outl(0, atapi_reg); /* zero out extra */
178*4882a593Smuzhiyun clock = inb(high_16 + 0x11);
179*4882a593Smuzhiyun outb(clock & ~(hwif->channel ? 0x08:0x02), high_16 + 0x11);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun if (drive->current_speed > XFER_UDMA_2)
182*4882a593Smuzhiyun pdc_old_disable_66MHz_clock(drive->hwif);
183*4882a593Smuzhiyun return ide_dma_end(drive);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
init_chipset_pdc202xx(struct pci_dev * dev)186*4882a593Smuzhiyun static int init_chipset_pdc202xx(struct pci_dev *dev)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun unsigned long dmabase = pci_resource_start(dev, 4);
189*4882a593Smuzhiyun u8 udma_speed_flag = 0, primary_mode = 0, secondary_mode = 0;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (dmabase == 0)
192*4882a593Smuzhiyun goto out;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun udma_speed_flag = inb(dmabase | 0x1f);
195*4882a593Smuzhiyun primary_mode = inb(dmabase | 0x1a);
196*4882a593Smuzhiyun secondary_mode = inb(dmabase | 0x1b);
197*4882a593Smuzhiyun printk(KERN_INFO "%s: (U)DMA Burst Bit %sABLED " \
198*4882a593Smuzhiyun "Primary %s Mode " \
199*4882a593Smuzhiyun "Secondary %s Mode.\n", pci_name(dev),
200*4882a593Smuzhiyun (udma_speed_flag & 1) ? "EN" : "DIS",
201*4882a593Smuzhiyun (primary_mode & 1) ? "MASTER" : "PCI",
202*4882a593Smuzhiyun (secondary_mode & 1) ? "MASTER" : "PCI" );
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (!(udma_speed_flag & 1)) {
205*4882a593Smuzhiyun printk(KERN_INFO "%s: FORCING BURST BIT 0x%02x->0x%02x ",
206*4882a593Smuzhiyun pci_name(dev), udma_speed_flag,
207*4882a593Smuzhiyun (udma_speed_flag|1));
208*4882a593Smuzhiyun outb(udma_speed_flag | 1, dmabase | 0x1f);
209*4882a593Smuzhiyun printk("%sACTIVE\n", (inb(dmabase | 0x1f) & 1) ? "" : "IN");
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun out:
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
pdc202ata4_fixup_irq(struct pci_dev * dev,const char * name)215*4882a593Smuzhiyun static void pdc202ata4_fixup_irq(struct pci_dev *dev, const char *name)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE) {
218*4882a593Smuzhiyun u8 irq = 0, irq2 = 0;
219*4882a593Smuzhiyun pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
220*4882a593Smuzhiyun /* 0xbc */
221*4882a593Smuzhiyun pci_read_config_byte(dev, (PCI_INTERRUPT_LINE)|0x80, &irq2);
222*4882a593Smuzhiyun if (irq != irq2) {
223*4882a593Smuzhiyun pci_write_config_byte(dev,
224*4882a593Smuzhiyun (PCI_INTERRUPT_LINE)|0x80, irq); /* 0xbc */
225*4882a593Smuzhiyun printk(KERN_INFO "%s %s: PCI config space interrupt "
226*4882a593Smuzhiyun "mirror fixed\n", name, pci_name(dev));
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #define IDE_HFLAGS_PDC202XX \
232*4882a593Smuzhiyun (IDE_HFLAG_ERROR_STOPS_FIFO | \
233*4882a593Smuzhiyun IDE_HFLAG_OFF_BOARD)
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static const struct ide_port_ops pdc20246_port_ops = {
236*4882a593Smuzhiyun .set_pio_mode = pdc202xx_set_pio_mode,
237*4882a593Smuzhiyun .set_dma_mode = pdc202xx_set_mode,
238*4882a593Smuzhiyun .test_irq = pdc202xx_test_irq,
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static const struct ide_port_ops pdc2026x_port_ops = {
242*4882a593Smuzhiyun .set_pio_mode = pdc202xx_set_pio_mode,
243*4882a593Smuzhiyun .set_dma_mode = pdc202xx_set_mode,
244*4882a593Smuzhiyun .test_irq = pdc202xx_test_irq,
245*4882a593Smuzhiyun .cable_detect = pdc2026x_cable_detect,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const struct ide_dma_ops pdc2026x_dma_ops = {
249*4882a593Smuzhiyun .dma_host_set = ide_dma_host_set,
250*4882a593Smuzhiyun .dma_setup = ide_dma_setup,
251*4882a593Smuzhiyun .dma_start = pdc202xx_dma_start,
252*4882a593Smuzhiyun .dma_end = pdc202xx_dma_end,
253*4882a593Smuzhiyun .dma_test_irq = ide_dma_test_irq,
254*4882a593Smuzhiyun .dma_lost_irq = ide_dma_lost_irq,
255*4882a593Smuzhiyun .dma_timer_expiry = ide_dma_sff_timer_expiry,
256*4882a593Smuzhiyun .dma_sff_read_status = ide_dma_sff_read_status,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #define DECLARE_PDC2026X_DEV(udma, sectors) \
260*4882a593Smuzhiyun { \
261*4882a593Smuzhiyun .name = DRV_NAME, \
262*4882a593Smuzhiyun .init_chipset = init_chipset_pdc202xx, \
263*4882a593Smuzhiyun .init_hwif = pdc2026x_init_hwif, \
264*4882a593Smuzhiyun .port_ops = &pdc2026x_port_ops, \
265*4882a593Smuzhiyun .dma_ops = &pdc2026x_dma_ops, \
266*4882a593Smuzhiyun .host_flags = IDE_HFLAGS_PDC202XX, \
267*4882a593Smuzhiyun .pio_mask = ATA_PIO4, \
268*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2, \
269*4882a593Smuzhiyun .udma_mask = udma, \
270*4882a593Smuzhiyun .max_sectors = sectors, \
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const struct ide_port_info pdc202xx_chipsets[] = {
274*4882a593Smuzhiyun { /* 0: PDC20246 */
275*4882a593Smuzhiyun .name = DRV_NAME,
276*4882a593Smuzhiyun .init_chipset = init_chipset_pdc202xx,
277*4882a593Smuzhiyun .port_ops = &pdc20246_port_ops,
278*4882a593Smuzhiyun .dma_ops = &sff_dma_ops,
279*4882a593Smuzhiyun .host_flags = IDE_HFLAGS_PDC202XX,
280*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
281*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
282*4882a593Smuzhiyun .udma_mask = ATA_UDMA2,
283*4882a593Smuzhiyun },
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* 1: PDC2026{2,3} */
286*4882a593Smuzhiyun DECLARE_PDC2026X_DEV(ATA_UDMA4, 0),
287*4882a593Smuzhiyun /* 2: PDC2026{5,7}: UDMA5, limit LBA48 requests to 256 sectors */
288*4882a593Smuzhiyun DECLARE_PDC2026X_DEV(ATA_UDMA5, 256),
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /**
292*4882a593Smuzhiyun * pdc202xx_init_one - called when a PDC202xx is found
293*4882a593Smuzhiyun * @dev: the pdc202xx device
294*4882a593Smuzhiyun * @id: the matching pci id
295*4882a593Smuzhiyun *
296*4882a593Smuzhiyun * Called when the PCI registration layer (or the IDE initialization)
297*4882a593Smuzhiyun * finds a device matching our IDE device tables.
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun
pdc202xx_init_one(struct pci_dev * dev,const struct pci_device_id * id)300*4882a593Smuzhiyun static int pdc202xx_init_one(struct pci_dev *dev,
301*4882a593Smuzhiyun const struct pci_device_id *id)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun const struct ide_port_info *d;
304*4882a593Smuzhiyun u8 idx = id->driver_data;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun d = &pdc202xx_chipsets[idx];
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (idx < 2)
309*4882a593Smuzhiyun pdc202ata4_fixup_irq(dev, d->name);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (dev->vendor == PCI_DEVICE_ID_PROMISE_20265) {
312*4882a593Smuzhiyun struct pci_dev *bridge = dev->bus->self;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (bridge &&
315*4882a593Smuzhiyun bridge->vendor == PCI_VENDOR_ID_INTEL &&
316*4882a593Smuzhiyun (bridge->device == PCI_DEVICE_ID_INTEL_I960 ||
317*4882a593Smuzhiyun bridge->device == PCI_DEVICE_ID_INTEL_I960RM)) {
318*4882a593Smuzhiyun printk(KERN_INFO DRV_NAME " %s: skipping Promise "
319*4882a593Smuzhiyun "PDC20265 attached to I2O RAID controller\n",
320*4882a593Smuzhiyun pci_name(dev));
321*4882a593Smuzhiyun return -ENODEV;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return ide_pci_init_one(dev, d, NULL);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static const struct pci_device_id pdc202xx_pci_tbl[] = {
329*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 },
330*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 },
331*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 1 },
332*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 2 },
333*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 2 },
334*4882a593Smuzhiyun { 0, },
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pdc202xx_pci_tbl);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun static struct pci_driver pdc202xx_pci_driver = {
339*4882a593Smuzhiyun .name = "Promise_Old_IDE",
340*4882a593Smuzhiyun .id_table = pdc202xx_pci_tbl,
341*4882a593Smuzhiyun .probe = pdc202xx_init_one,
342*4882a593Smuzhiyun .remove = ide_pci_remove,
343*4882a593Smuzhiyun .suspend = ide_pci_suspend,
344*4882a593Smuzhiyun .resume = ide_pci_resume,
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
pdc202xx_ide_init(void)347*4882a593Smuzhiyun static int __init pdc202xx_ide_init(void)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun return ide_pci_register_driver(&pdc202xx_pci_driver);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
pdc202xx_ide_exit(void)352*4882a593Smuzhiyun static void __exit pdc202xx_ide_exit(void)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun pci_unregister_driver(&pdc202xx_pci_driver);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun module_init(pdc202xx_ide_init);
358*4882a593Smuzhiyun module_exit(pdc202xx_ide_exit);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun MODULE_AUTHOR("Andre Hedrick, Frank Tiernan, Bartlomiej Zolnierkiewicz");
361*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for older Promise IDE");
362*4882a593Smuzhiyun MODULE_LICENSE("GPL");
363