xref: /OK3568_Linux_fs/kernel/drivers/ide/pdc202xx_new.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Promise TX2/TX4/TX2000/133 IDE driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Split from:
6*4882a593Smuzhiyun  *  linux/drivers/ide/pdc202xx.c	Version 0.35	Mar. 30, 2002
7*4882a593Smuzhiyun  *  Copyright (C) 1998-2002		Andre Hedrick <andre@linux-ide.org>
8*4882a593Smuzhiyun  *  Copyright (C) 2005-2007		MontaVista Software, Inc.
9*4882a593Smuzhiyun  *  Portions Copyright (C) 1999 Promise Technology, Inc.
10*4882a593Smuzhiyun  *  Author: Frank Tiernan (frankt@promise.com)
11*4882a593Smuzhiyun  *  Released under terms of General Public License
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/ide.h>
21*4882a593Smuzhiyun #include <linux/ktime.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <asm/io.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
26*4882a593Smuzhiyun #include <asm/prom.h>
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define DRV_NAME "pdc202xx_new"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #undef DEBUG
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifdef DEBUG
34*4882a593Smuzhiyun #define DBG(fmt, args...) printk("%s: " fmt, __func__, ## args)
35*4882a593Smuzhiyun #else
36*4882a593Smuzhiyun #define DBG(fmt, args...)
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
max_dma_rate(struct pci_dev * pdev)39*4882a593Smuzhiyun static u8 max_dma_rate(struct pci_dev *pdev)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	u8 mode;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	switch(pdev->device) {
44*4882a593Smuzhiyun 		case PCI_DEVICE_ID_PROMISE_20277:
45*4882a593Smuzhiyun 		case PCI_DEVICE_ID_PROMISE_20276:
46*4882a593Smuzhiyun 		case PCI_DEVICE_ID_PROMISE_20275:
47*4882a593Smuzhiyun 		case PCI_DEVICE_ID_PROMISE_20271:
48*4882a593Smuzhiyun 		case PCI_DEVICE_ID_PROMISE_20269:
49*4882a593Smuzhiyun 			mode = 4;
50*4882a593Smuzhiyun 			break;
51*4882a593Smuzhiyun 		case PCI_DEVICE_ID_PROMISE_20270:
52*4882a593Smuzhiyun 		case PCI_DEVICE_ID_PROMISE_20268:
53*4882a593Smuzhiyun 			mode = 3;
54*4882a593Smuzhiyun 			break;
55*4882a593Smuzhiyun 		default:
56*4882a593Smuzhiyun 			return 0;
57*4882a593Smuzhiyun 	}
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return mode;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /**
63*4882a593Smuzhiyun  * get_indexed_reg - Get indexed register
64*4882a593Smuzhiyun  * @hwif: for the port address
65*4882a593Smuzhiyun  * @index: index of the indexed register
66*4882a593Smuzhiyun  */
get_indexed_reg(ide_hwif_t * hwif,u8 index)67*4882a593Smuzhiyun static u8 get_indexed_reg(ide_hwif_t *hwif, u8 index)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	u8 value;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	outb(index, hwif->dma_base + 1);
72*4882a593Smuzhiyun 	value = inb(hwif->dma_base + 3);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	DBG("index[%02X] value[%02X]\n", index, value);
75*4882a593Smuzhiyun 	return value;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /**
79*4882a593Smuzhiyun  * set_indexed_reg - Set indexed register
80*4882a593Smuzhiyun  * @hwif: for the port address
81*4882a593Smuzhiyun  * @index: index of the indexed register
82*4882a593Smuzhiyun  */
set_indexed_reg(ide_hwif_t * hwif,u8 index,u8 value)83*4882a593Smuzhiyun static void set_indexed_reg(ide_hwif_t *hwif, u8 index, u8 value)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	outb(index, hwif->dma_base + 1);
86*4882a593Smuzhiyun 	outb(value, hwif->dma_base + 3);
87*4882a593Smuzhiyun 	DBG("index[%02X] value[%02X]\n", index, value);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  * ATA Timing Tables based on 133 MHz PLL output clock.
92*4882a593Smuzhiyun  *
93*4882a593Smuzhiyun  * If the PLL outputs 100 MHz clock, the ASIC hardware will set
94*4882a593Smuzhiyun  * the timing registers automatically when "set features" command is
95*4882a593Smuzhiyun  * issued to the device. However, if the PLL output clock is 133 MHz,
96*4882a593Smuzhiyun  * the following tables must be used.
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun static struct pio_timing {
99*4882a593Smuzhiyun 	u8 reg0c, reg0d, reg13;
100*4882a593Smuzhiyun } pio_timings [] = {
101*4882a593Smuzhiyun 	{ 0xfb, 0x2b, 0xac },	/* PIO mode 0, IORDY off, Prefetch off */
102*4882a593Smuzhiyun 	{ 0x46, 0x29, 0xa4 },	/* PIO mode 1, IORDY off, Prefetch off */
103*4882a593Smuzhiyun 	{ 0x23, 0x26, 0x64 },	/* PIO mode 2, IORDY off, Prefetch off */
104*4882a593Smuzhiyun 	{ 0x27, 0x0d, 0x35 },	/* PIO mode 3, IORDY on,  Prefetch off */
105*4882a593Smuzhiyun 	{ 0x23, 0x09, 0x25 },	/* PIO mode 4, IORDY on,  Prefetch off */
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static struct mwdma_timing {
109*4882a593Smuzhiyun 	u8 reg0e, reg0f;
110*4882a593Smuzhiyun } mwdma_timings [] = {
111*4882a593Smuzhiyun 	{ 0xdf, 0x5f }, 	/* MWDMA mode 0 */
112*4882a593Smuzhiyun 	{ 0x6b, 0x27 }, 	/* MWDMA mode 1 */
113*4882a593Smuzhiyun 	{ 0x69, 0x25 }, 	/* MWDMA mode 2 */
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static struct udma_timing {
117*4882a593Smuzhiyun 	u8 reg10, reg11, reg12;
118*4882a593Smuzhiyun } udma_timings [] = {
119*4882a593Smuzhiyun 	{ 0x4a, 0x0f, 0xd5 },	/* UDMA mode 0 */
120*4882a593Smuzhiyun 	{ 0x3a, 0x0a, 0xd0 },	/* UDMA mode 1 */
121*4882a593Smuzhiyun 	{ 0x2a, 0x07, 0xcd },	/* UDMA mode 2 */
122*4882a593Smuzhiyun 	{ 0x1a, 0x05, 0xcd },	/* UDMA mode 3 */
123*4882a593Smuzhiyun 	{ 0x1a, 0x03, 0xcd },	/* UDMA mode 4 */
124*4882a593Smuzhiyun 	{ 0x1a, 0x02, 0xcb },	/* UDMA mode 5 */
125*4882a593Smuzhiyun 	{ 0x1a, 0x01, 0xcb },	/* UDMA mode 6 */
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
pdcnew_set_dma_mode(ide_hwif_t * hwif,ide_drive_t * drive)128*4882a593Smuzhiyun static void pdcnew_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	struct pci_dev *dev	= to_pci_dev(hwif->dev);
131*4882a593Smuzhiyun 	u8 adj			= (drive->dn & 1) ? 0x08 : 0x00;
132*4882a593Smuzhiyun 	const u8 speed		= drive->dma_mode;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/*
135*4882a593Smuzhiyun 	 * IDE core issues SETFEATURES_XFER to the drive first (thanks to
136*4882a593Smuzhiyun 	 * IDE_HFLAG_POST_SET_MODE in ->host_flags).  PDC202xx hardware will
137*4882a593Smuzhiyun 	 * automatically set the timing registers based on 100 MHz PLL output.
138*4882a593Smuzhiyun 	 *
139*4882a593Smuzhiyun 	 * As we set up the PLL to output 133 MHz for UltraDMA/133 capable
140*4882a593Smuzhiyun 	 * chips, we must override the default register settings...
141*4882a593Smuzhiyun 	 */
142*4882a593Smuzhiyun 	if (max_dma_rate(dev) == 4) {
143*4882a593Smuzhiyun 		u8 mode = speed & 0x07;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		if (speed >= XFER_UDMA_0) {
146*4882a593Smuzhiyun 			set_indexed_reg(hwif, 0x10 + adj,
147*4882a593Smuzhiyun 					udma_timings[mode].reg10);
148*4882a593Smuzhiyun 			set_indexed_reg(hwif, 0x11 + adj,
149*4882a593Smuzhiyun 					udma_timings[mode].reg11);
150*4882a593Smuzhiyun 			set_indexed_reg(hwif, 0x12 + adj,
151*4882a593Smuzhiyun 					udma_timings[mode].reg12);
152*4882a593Smuzhiyun 		} else {
153*4882a593Smuzhiyun 			set_indexed_reg(hwif, 0x0e + adj,
154*4882a593Smuzhiyun 					mwdma_timings[mode].reg0e);
155*4882a593Smuzhiyun 			set_indexed_reg(hwif, 0x0f + adj,
156*4882a593Smuzhiyun 					mwdma_timings[mode].reg0f);
157*4882a593Smuzhiyun 		}
158*4882a593Smuzhiyun 	} else if (speed == XFER_UDMA_2) {
159*4882a593Smuzhiyun 		/* Set tHOLD bit to 0 if using UDMA mode 2 */
160*4882a593Smuzhiyun 		u8 tmp = get_indexed_reg(hwif, 0x10 + adj);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		set_indexed_reg(hwif, 0x10 + adj, tmp & 0x7f);
163*4882a593Smuzhiyun  	}
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
pdcnew_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)166*4882a593Smuzhiyun static void pdcnew_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct pci_dev *dev = to_pci_dev(hwif->dev);
169*4882a593Smuzhiyun 	u8 adj = (drive->dn & 1) ? 0x08 : 0x00;
170*4882a593Smuzhiyun 	const u8 pio = drive->pio_mode - XFER_PIO_0;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (max_dma_rate(dev) == 4) {
173*4882a593Smuzhiyun 		set_indexed_reg(hwif, 0x0c + adj, pio_timings[pio].reg0c);
174*4882a593Smuzhiyun 		set_indexed_reg(hwif, 0x0d + adj, pio_timings[pio].reg0d);
175*4882a593Smuzhiyun 		set_indexed_reg(hwif, 0x13 + adj, pio_timings[pio].reg13);
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
pdcnew_cable_detect(ide_hwif_t * hwif)179*4882a593Smuzhiyun static u8 pdcnew_cable_detect(ide_hwif_t *hwif)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	if (get_indexed_reg(hwif, 0x0b) & 0x04)
182*4882a593Smuzhiyun 		return ATA_CBL_PATA40;
183*4882a593Smuzhiyun 	else
184*4882a593Smuzhiyun 		return ATA_CBL_PATA80;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
pdcnew_reset(ide_drive_t * drive)187*4882a593Smuzhiyun static void pdcnew_reset(ide_drive_t *drive)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	/*
190*4882a593Smuzhiyun 	 * Deleted this because it is redundant from the caller.
191*4882a593Smuzhiyun 	 */
192*4882a593Smuzhiyun 	printk(KERN_WARNING "pdc202xx_new: %s channel reset.\n",
193*4882a593Smuzhiyun 		drive->hwif->channel ? "Secondary" : "Primary");
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /**
197*4882a593Smuzhiyun  * read_counter - Read the byte count registers
198*4882a593Smuzhiyun  * @dma_base: for the port address
199*4882a593Smuzhiyun  */
read_counter(u32 dma_base)200*4882a593Smuzhiyun static long read_counter(u32 dma_base)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	u32  pri_dma_base = dma_base, sec_dma_base = dma_base + 0x08;
203*4882a593Smuzhiyun 	u8   cnt0, cnt1, cnt2, cnt3;
204*4882a593Smuzhiyun 	long count = 0, last;
205*4882a593Smuzhiyun 	int  retry = 3;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	do {
208*4882a593Smuzhiyun 		last = count;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		/* Read the current count */
211*4882a593Smuzhiyun 		outb(0x20, pri_dma_base + 0x01);
212*4882a593Smuzhiyun 		cnt0 = inb(pri_dma_base + 0x03);
213*4882a593Smuzhiyun 		outb(0x21, pri_dma_base + 0x01);
214*4882a593Smuzhiyun 		cnt1 = inb(pri_dma_base + 0x03);
215*4882a593Smuzhiyun 		outb(0x20, sec_dma_base + 0x01);
216*4882a593Smuzhiyun 		cnt2 = inb(sec_dma_base + 0x03);
217*4882a593Smuzhiyun 		outb(0x21, sec_dma_base + 0x01);
218*4882a593Smuzhiyun 		cnt3 = inb(sec_dma_base + 0x03);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		count = (cnt3 << 23) | (cnt2 << 15) | (cnt1 << 8) | cnt0;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		/*
223*4882a593Smuzhiyun 		 * The 30-bit decrementing counter is read in 4 pieces.
224*4882a593Smuzhiyun 		 * Incorrect value may be read when the most significant bytes
225*4882a593Smuzhiyun 		 * are changing...
226*4882a593Smuzhiyun 		 */
227*4882a593Smuzhiyun 	} while (retry-- && (((last ^ count) & 0x3fff8000) || last < count));
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	DBG("cnt0[%02X] cnt1[%02X] cnt2[%02X] cnt3[%02X]\n",
230*4882a593Smuzhiyun 		  cnt0, cnt1, cnt2, cnt3);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return count;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /**
236*4882a593Smuzhiyun  * detect_pll_input_clock - Detect the PLL input clock in Hz.
237*4882a593Smuzhiyun  * @dma_base: for the port address
238*4882a593Smuzhiyun  * E.g. 16949000 on 33 MHz PCI bus, i.e. half of the PCI clock.
239*4882a593Smuzhiyun  */
detect_pll_input_clock(unsigned long dma_base)240*4882a593Smuzhiyun static long detect_pll_input_clock(unsigned long dma_base)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	ktime_t start_time, end_time;
243*4882a593Smuzhiyun 	long start_count, end_count;
244*4882a593Smuzhiyun 	long pll_input, usec_elapsed;
245*4882a593Smuzhiyun 	u8 scr1;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	start_count = read_counter(dma_base);
248*4882a593Smuzhiyun 	start_time = ktime_get();
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* Start the test mode */
251*4882a593Smuzhiyun 	outb(0x01, dma_base + 0x01);
252*4882a593Smuzhiyun 	scr1 = inb(dma_base + 0x03);
253*4882a593Smuzhiyun 	DBG("scr1[%02X]\n", scr1);
254*4882a593Smuzhiyun 	outb(scr1 | 0x40, dma_base + 0x03);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Let the counter run for 10 ms. */
257*4882a593Smuzhiyun 	mdelay(10);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	end_count = read_counter(dma_base);
260*4882a593Smuzhiyun 	end_time = ktime_get();
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Stop the test mode */
263*4882a593Smuzhiyun 	outb(0x01, dma_base + 0x01);
264*4882a593Smuzhiyun 	scr1 = inb(dma_base + 0x03);
265*4882a593Smuzhiyun 	DBG("scr1[%02X]\n", scr1);
266*4882a593Smuzhiyun 	outb(scr1 & ~0x40, dma_base + 0x03);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/*
269*4882a593Smuzhiyun 	 * Calculate the input clock in Hz
270*4882a593Smuzhiyun 	 * (the clock counter is 30 bit wide and counts down)
271*4882a593Smuzhiyun 	 */
272*4882a593Smuzhiyun 	usec_elapsed = ktime_us_delta(end_time, start_time);
273*4882a593Smuzhiyun 	pll_input = ((start_count - end_count) & 0x3fffffff) / 10 *
274*4882a593Smuzhiyun 		(10000000 / usec_elapsed);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	DBG("start[%ld] end[%ld]\n", start_count, end_count);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	return pll_input;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
apple_kiwi_init(struct pci_dev * pdev)282*4882a593Smuzhiyun static void apple_kiwi_init(struct pci_dev *pdev)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct device_node *np = pci_device_to_OF_node(pdev);
285*4882a593Smuzhiyun 	u8 conf;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	if (np == NULL || !of_device_is_compatible(np, "kiwi-root"))
288*4882a593Smuzhiyun 		return;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (pdev->revision >= 0x03) {
291*4882a593Smuzhiyun 		/* Setup chip magic config stuff (from darwin) */
292*4882a593Smuzhiyun 		pci_read_config_byte (pdev, 0x40, &conf);
293*4882a593Smuzhiyun 		pci_write_config_byte(pdev, 0x40, (conf | 0x01));
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun #endif /* CONFIG_PPC_PMAC */
297*4882a593Smuzhiyun 
init_chipset_pdcnew(struct pci_dev * dev)298*4882a593Smuzhiyun static int init_chipset_pdcnew(struct pci_dev *dev)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	const char *name = DRV_NAME;
301*4882a593Smuzhiyun 	unsigned long dma_base = pci_resource_start(dev, 4);
302*4882a593Smuzhiyun 	unsigned long sec_dma_base = dma_base + 0x08;
303*4882a593Smuzhiyun 	long pll_input, pll_output, ratio;
304*4882a593Smuzhiyun 	int f, r;
305*4882a593Smuzhiyun 	u8 pll_ctl0, pll_ctl1;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (dma_base == 0)
308*4882a593Smuzhiyun 		return -EFAULT;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
311*4882a593Smuzhiyun 	apple_kiwi_init(dev);
312*4882a593Smuzhiyun #endif
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Calculate the required PLL output frequency */
315*4882a593Smuzhiyun 	switch(max_dma_rate(dev)) {
316*4882a593Smuzhiyun 		case 4: /* it's 133 MHz for Ultra133 chips */
317*4882a593Smuzhiyun 			pll_output = 133333333;
318*4882a593Smuzhiyun 			break;
319*4882a593Smuzhiyun 		case 3: /* and  100 MHz for Ultra100 chips */
320*4882a593Smuzhiyun 		default:
321*4882a593Smuzhiyun 			pll_output = 100000000;
322*4882a593Smuzhiyun 			break;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/*
326*4882a593Smuzhiyun 	 * Detect PLL input clock.
327*4882a593Smuzhiyun 	 * On some systems, where PCI bus is running at non-standard clock rate
328*4882a593Smuzhiyun 	 * (e.g. 25 or 40 MHz), we have to adjust the cycle time.
329*4882a593Smuzhiyun 	 * PDC20268 and newer chips employ PLL circuit to help correct timing
330*4882a593Smuzhiyun 	 * registers setting.
331*4882a593Smuzhiyun 	 */
332*4882a593Smuzhiyun 	pll_input = detect_pll_input_clock(dma_base);
333*4882a593Smuzhiyun 	printk(KERN_INFO "%s %s: PLL input clock is %ld kHz\n",
334*4882a593Smuzhiyun 		name, pci_name(dev), pll_input / 1000);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Sanity check */
337*4882a593Smuzhiyun 	if (unlikely(pll_input < 5000000L || pll_input > 70000000L)) {
338*4882a593Smuzhiyun 		printk(KERN_ERR "%s %s: Bad PLL input clock %ld Hz, giving up!"
339*4882a593Smuzhiyun 			"\n", name, pci_name(dev), pll_input);
340*4882a593Smuzhiyun 		goto out;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #ifdef DEBUG
344*4882a593Smuzhiyun 	DBG("pll_output is %ld Hz\n", pll_output);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/* Show the current clock value of PLL control register
347*4882a593Smuzhiyun 	 * (maybe already configured by the BIOS)
348*4882a593Smuzhiyun 	 */
349*4882a593Smuzhiyun 	outb(0x02, sec_dma_base + 0x01);
350*4882a593Smuzhiyun 	pll_ctl0 = inb(sec_dma_base + 0x03);
351*4882a593Smuzhiyun 	outb(0x03, sec_dma_base + 0x01);
352*4882a593Smuzhiyun 	pll_ctl1 = inb(sec_dma_base + 0x03);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/*
358*4882a593Smuzhiyun 	 * Calculate the ratio of F, R and NO
359*4882a593Smuzhiyun 	 * POUT = (F + 2) / (( R + 2) * NO)
360*4882a593Smuzhiyun 	 */
361*4882a593Smuzhiyun 	ratio = pll_output / (pll_input / 1000);
362*4882a593Smuzhiyun 	if (ratio < 8600L) { /* 8.6x */
363*4882a593Smuzhiyun 		/* Using NO = 0x01, R = 0x0d */
364*4882a593Smuzhiyun 		r = 0x0d;
365*4882a593Smuzhiyun 	} else if (ratio < 12900L) { /* 12.9x */
366*4882a593Smuzhiyun 		/* Using NO = 0x01, R = 0x08 */
367*4882a593Smuzhiyun 		r = 0x08;
368*4882a593Smuzhiyun 	} else if (ratio < 16100L) { /* 16.1x */
369*4882a593Smuzhiyun 		/* Using NO = 0x01, R = 0x06 */
370*4882a593Smuzhiyun 		r = 0x06;
371*4882a593Smuzhiyun 	} else if (ratio < 64000L) { /* 64x */
372*4882a593Smuzhiyun 		r = 0x00;
373*4882a593Smuzhiyun 	} else {
374*4882a593Smuzhiyun 		/* Invalid ratio */
375*4882a593Smuzhiyun 		printk(KERN_ERR "%s %s: Bad ratio %ld, giving up!\n",
376*4882a593Smuzhiyun 			name, pci_name(dev), ratio);
377*4882a593Smuzhiyun 		goto out;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	f = (ratio * (r + 2)) / 1000 - 2;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	DBG("F[%d] R[%d] ratio*1000[%ld]\n", f, r, ratio);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	if (unlikely(f < 0 || f > 127)) {
385*4882a593Smuzhiyun 		/* Invalid F */
386*4882a593Smuzhiyun 		printk(KERN_ERR "%s %s: F[%d] invalid!\n",
387*4882a593Smuzhiyun 			name, pci_name(dev), f);
388*4882a593Smuzhiyun 		goto out;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	pll_ctl0 = (u8) f;
392*4882a593Smuzhiyun 	pll_ctl1 = (u8) r;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	DBG("Writing pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	outb(0x02,     sec_dma_base + 0x01);
397*4882a593Smuzhiyun 	outb(pll_ctl0, sec_dma_base + 0x03);
398*4882a593Smuzhiyun 	outb(0x03,     sec_dma_base + 0x01);
399*4882a593Smuzhiyun 	outb(pll_ctl1, sec_dma_base + 0x03);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Wait the PLL circuit to be stable */
402*4882a593Smuzhiyun 	mdelay(30);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #ifdef DEBUG
405*4882a593Smuzhiyun 	/*
406*4882a593Smuzhiyun 	 *  Show the current clock value of PLL control register
407*4882a593Smuzhiyun 	 */
408*4882a593Smuzhiyun 	outb(0x02, sec_dma_base + 0x01);
409*4882a593Smuzhiyun 	pll_ctl0 = inb(sec_dma_base + 0x03);
410*4882a593Smuzhiyun 	outb(0x03, sec_dma_base + 0x01);
411*4882a593Smuzhiyun 	pll_ctl1 = inb(sec_dma_base + 0x03);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
414*4882a593Smuzhiyun #endif
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun  out:
417*4882a593Smuzhiyun 	return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
pdc20270_get_dev2(struct pci_dev * dev)420*4882a593Smuzhiyun static struct pci_dev *pdc20270_get_dev2(struct pci_dev *dev)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct pci_dev *dev2;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	dev2 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn) + 1,
425*4882a593Smuzhiyun 						PCI_FUNC(dev->devfn)));
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if (dev2 &&
428*4882a593Smuzhiyun 	    dev2->vendor == dev->vendor &&
429*4882a593Smuzhiyun 	    dev2->device == dev->device) {
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		if (dev2->irq != dev->irq) {
432*4882a593Smuzhiyun 			dev2->irq = dev->irq;
433*4882a593Smuzhiyun 			printk(KERN_INFO DRV_NAME " %s: PCI config space "
434*4882a593Smuzhiyun 				"interrupt fixed\n", pci_name(dev));
435*4882a593Smuzhiyun 		}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		return dev2;
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	return NULL;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun static const struct ide_port_ops pdcnew_port_ops = {
444*4882a593Smuzhiyun 	.set_pio_mode		= pdcnew_set_pio_mode,
445*4882a593Smuzhiyun 	.set_dma_mode		= pdcnew_set_dma_mode,
446*4882a593Smuzhiyun 	.resetproc		= pdcnew_reset,
447*4882a593Smuzhiyun 	.cable_detect		= pdcnew_cable_detect,
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun #define DECLARE_PDCNEW_DEV(udma) \
451*4882a593Smuzhiyun 	{ \
452*4882a593Smuzhiyun 		.name		= DRV_NAME, \
453*4882a593Smuzhiyun 		.init_chipset	= init_chipset_pdcnew, \
454*4882a593Smuzhiyun 		.port_ops	= &pdcnew_port_ops, \
455*4882a593Smuzhiyun 		.host_flags	= IDE_HFLAG_POST_SET_MODE | \
456*4882a593Smuzhiyun 				  IDE_HFLAG_ERROR_STOPS_FIFO | \
457*4882a593Smuzhiyun 				  IDE_HFLAG_OFF_BOARD, \
458*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4, \
459*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2, \
460*4882a593Smuzhiyun 		.udma_mask	= udma, \
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static const struct ide_port_info pdcnew_chipsets[] = {
464*4882a593Smuzhiyun 	/* 0: PDC202{68,70} */		DECLARE_PDCNEW_DEV(ATA_UDMA5),
465*4882a593Smuzhiyun 	/* 1: PDC202{69,71,75,76,77} */	DECLARE_PDCNEW_DEV(ATA_UDMA6),
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun /**
469*4882a593Smuzhiyun  *	pdc202new_init_one	-	called when a pdc202xx is found
470*4882a593Smuzhiyun  *	@dev: the pdc202new device
471*4882a593Smuzhiyun  *	@id: the matching pci id
472*4882a593Smuzhiyun  *
473*4882a593Smuzhiyun  *	Called when the PCI registration layer (or the IDE initialization)
474*4882a593Smuzhiyun  *	finds a device matching our IDE device tables.
475*4882a593Smuzhiyun  */
476*4882a593Smuzhiyun 
pdc202new_init_one(struct pci_dev * dev,const struct pci_device_id * id)477*4882a593Smuzhiyun static int pdc202new_init_one(struct pci_dev *dev, const struct pci_device_id *id)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	const struct ide_port_info *d = &pdcnew_chipsets[id->driver_data];
480*4882a593Smuzhiyun 	struct pci_dev *bridge = dev->bus->self;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	if (dev->device == PCI_DEVICE_ID_PROMISE_20270 && bridge &&
483*4882a593Smuzhiyun 	    bridge->vendor == PCI_VENDOR_ID_DEC &&
484*4882a593Smuzhiyun 	    bridge->device == PCI_DEVICE_ID_DEC_21150) {
485*4882a593Smuzhiyun 		struct pci_dev *dev2;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 		if (PCI_SLOT(dev->devfn) & 2)
488*4882a593Smuzhiyun 			return -ENODEV;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		dev2 = pdc20270_get_dev2(dev);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 		if (dev2) {
493*4882a593Smuzhiyun 			int ret = ide_pci_init_two(dev, dev2, d, NULL);
494*4882a593Smuzhiyun 			if (ret < 0)
495*4882a593Smuzhiyun 				pci_dev_put(dev2);
496*4882a593Smuzhiyun 			return ret;
497*4882a593Smuzhiyun 		}
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	if (dev->device == PCI_DEVICE_ID_PROMISE_20276 && bridge &&
501*4882a593Smuzhiyun 	    bridge->vendor == PCI_VENDOR_ID_INTEL &&
502*4882a593Smuzhiyun 	    (bridge->device == PCI_DEVICE_ID_INTEL_I960 ||
503*4882a593Smuzhiyun 	     bridge->device == PCI_DEVICE_ID_INTEL_I960RM)) {
504*4882a593Smuzhiyun 		printk(KERN_INFO DRV_NAME " %s: attached to I2O RAID controller,"
505*4882a593Smuzhiyun 			" skipping\n", pci_name(dev));
506*4882a593Smuzhiyun 		return -ENODEV;
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	return ide_pci_init_one(dev, d, NULL);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
pdc202new_remove(struct pci_dev * dev)512*4882a593Smuzhiyun static void pdc202new_remove(struct pci_dev *dev)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	struct ide_host *host = pci_get_drvdata(dev);
515*4882a593Smuzhiyun 	struct pci_dev *dev2 = host->dev[1] ? to_pci_dev(host->dev[1]) : NULL;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	ide_pci_remove(dev);
518*4882a593Smuzhiyun 	pci_dev_put(dev2);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static const struct pci_device_id pdc202new_pci_tbl[] = {
522*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20268), 0 },
523*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20269), 1 },
524*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20270), 0 },
525*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20271), 1 },
526*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20275), 1 },
527*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20276), 1 },
528*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20277), 1 },
529*4882a593Smuzhiyun 	{ 0, },
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pdc202new_pci_tbl);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun static struct pci_driver pdc202new_pci_driver = {
534*4882a593Smuzhiyun 	.name		= "Promise_IDE",
535*4882a593Smuzhiyun 	.id_table	= pdc202new_pci_tbl,
536*4882a593Smuzhiyun 	.probe		= pdc202new_init_one,
537*4882a593Smuzhiyun 	.remove		= pdc202new_remove,
538*4882a593Smuzhiyun 	.suspend	= ide_pci_suspend,
539*4882a593Smuzhiyun 	.resume		= ide_pci_resume,
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
pdc202new_ide_init(void)542*4882a593Smuzhiyun static int __init pdc202new_ide_init(void)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	return ide_pci_register_driver(&pdc202new_pci_driver);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
pdc202new_ide_exit(void)547*4882a593Smuzhiyun static void __exit pdc202new_ide_exit(void)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	pci_unregister_driver(&pdc202new_pci_driver);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun module_init(pdc202new_ide_init);
553*4882a593Smuzhiyun module_exit(pdc202new_ide_exit);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
556*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for Promise PDC20268 and higher");
557*4882a593Smuzhiyun MODULE_LICENSE("GPL");
558