xref: /OK3568_Linux_fs/kernel/drivers/ide/ns87415.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 1997-1998	Mark Lord <mlord@pobox.com>
4*4882a593Smuzhiyun  * Copyright (C) 1998		Eddie C. Dost <ecd@skynet.be>
5*4882a593Smuzhiyun  * Copyright (C) 1999-2000	Andre Hedrick <andre@linux-ide.org>
6*4882a593Smuzhiyun  * Copyright (C) 2004		Grant Grundler <grundler at parisc-linux.org>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Inspired by an earlier effort from David S. Miller <davem@redhat.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/ide.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <asm/io.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define DRV_NAME "ns87415"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #ifdef CONFIG_SUPERIO
25*4882a593Smuzhiyun /* SUPERIO 87560 is a PoS chip that NatSem denies exists.
26*4882a593Smuzhiyun  * Unfortunately, it's built-in on all Astro-based PA-RISC workstations
27*4882a593Smuzhiyun  * which use the integrated NS87514 cell for CD-ROM support.
28*4882a593Smuzhiyun  * i.e we have to support for CD-ROM installs.
29*4882a593Smuzhiyun  * See drivers/parisc/superio.c for more gory details.
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun #include <asm/superio.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define SUPERIO_IDE_MAX_RETRIES 25
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* Because of a defect in Super I/O, all reads of the PCI DMA status
36*4882a593Smuzhiyun  * registers, IDE status register and the IDE select register need to be
37*4882a593Smuzhiyun  * retried
38*4882a593Smuzhiyun  */
superio_ide_inb(unsigned long port)39*4882a593Smuzhiyun static u8 superio_ide_inb (unsigned long port)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	u8 tmp;
42*4882a593Smuzhiyun 	int retries = SUPERIO_IDE_MAX_RETRIES;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/* printk(" [ reading port 0x%x with retry ] ", port); */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	do {
47*4882a593Smuzhiyun 		tmp = inb(port);
48*4882a593Smuzhiyun 		if (tmp == 0)
49*4882a593Smuzhiyun 			udelay(50);
50*4882a593Smuzhiyun 	} while (tmp == 0 && retries-- > 0);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return tmp;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
superio_read_status(ide_hwif_t * hwif)55*4882a593Smuzhiyun static u8 superio_read_status(ide_hwif_t *hwif)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	return superio_ide_inb(hwif->io_ports.status_addr);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
superio_dma_sff_read_status(ide_hwif_t * hwif)60*4882a593Smuzhiyun static u8 superio_dma_sff_read_status(ide_hwif_t *hwif)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	return superio_ide_inb(hwif->dma_base + ATA_DMA_STATUS);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
superio_tf_read(ide_drive_t * drive,struct ide_taskfile * tf,u8 valid)65*4882a593Smuzhiyun static void superio_tf_read(ide_drive_t *drive, struct ide_taskfile *tf,
66*4882a593Smuzhiyun 			    u8 valid)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	struct ide_io_ports *io_ports = &drive->hwif->io_ports;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	if (valid & IDE_VALID_ERROR)
71*4882a593Smuzhiyun 		tf->error  = inb(io_ports->feature_addr);
72*4882a593Smuzhiyun 	if (valid & IDE_VALID_NSECT)
73*4882a593Smuzhiyun 		tf->nsect  = inb(io_ports->nsect_addr);
74*4882a593Smuzhiyun 	if (valid & IDE_VALID_LBAL)
75*4882a593Smuzhiyun 		tf->lbal   = inb(io_ports->lbal_addr);
76*4882a593Smuzhiyun 	if (valid & IDE_VALID_LBAM)
77*4882a593Smuzhiyun 		tf->lbam   = inb(io_ports->lbam_addr);
78*4882a593Smuzhiyun 	if (valid & IDE_VALID_LBAH)
79*4882a593Smuzhiyun 		tf->lbah   = inb(io_ports->lbah_addr);
80*4882a593Smuzhiyun 	if (valid & IDE_VALID_DEVICE)
81*4882a593Smuzhiyun 		tf->device = superio_ide_inb(io_ports->device_addr);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static void ns87415_dev_select(ide_drive_t *drive);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const struct ide_tp_ops superio_tp_ops = {
87*4882a593Smuzhiyun 	.exec_command		= ide_exec_command,
88*4882a593Smuzhiyun 	.read_status		= superio_read_status,
89*4882a593Smuzhiyun 	.read_altstatus		= ide_read_altstatus,
90*4882a593Smuzhiyun 	.write_devctl		= ide_write_devctl,
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	.dev_select		= ns87415_dev_select,
93*4882a593Smuzhiyun 	.tf_load		= ide_tf_load,
94*4882a593Smuzhiyun 	.tf_read		= superio_tf_read,
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	.input_data		= ide_input_data,
97*4882a593Smuzhiyun 	.output_data		= ide_output_data,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
superio_init_iops(struct hwif_s * hwif)100*4882a593Smuzhiyun static void superio_init_iops(struct hwif_s *hwif)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(hwif->dev);
103*4882a593Smuzhiyun 	u32 dma_stat;
104*4882a593Smuzhiyun 	u8 port = hwif->channel, tmp;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	dma_stat = (pci_resource_start(pdev, 4) & ~3) + (!port ? 2 : 0xa);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Clear error/interrupt, enable dma */
109*4882a593Smuzhiyun 	tmp = superio_ide_inb(dma_stat);
110*4882a593Smuzhiyun 	outb(tmp | 0x66, dma_stat);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun #else
113*4882a593Smuzhiyun #define superio_dma_sff_read_status ide_dma_sff_read_status
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static unsigned int ns87415_count = 0, ns87415_control[MAX_HWIFS] = { 0 };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * This routine either enables/disables (according to IDE_DFLAG_PRESENT)
120*4882a593Smuzhiyun  * the IRQ associated with the port,
121*4882a593Smuzhiyun  * and selects either PIO or DMA handshaking for the next I/O operation.
122*4882a593Smuzhiyun  */
ns87415_prepare_drive(ide_drive_t * drive,unsigned int use_dma)123*4882a593Smuzhiyun static void ns87415_prepare_drive (ide_drive_t *drive, unsigned int use_dma)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
126*4882a593Smuzhiyun 	struct pci_dev *dev = to_pci_dev(hwif->dev);
127*4882a593Smuzhiyun 	unsigned int bit, other, new, *old = (unsigned int *) hwif->select_data;
128*4882a593Smuzhiyun 	unsigned long flags;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	local_irq_save(flags);
131*4882a593Smuzhiyun 	new = *old;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Adjust IRQ enable bit */
134*4882a593Smuzhiyun 	bit = 1 << (8 + hwif->channel);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (drive->dev_flags & IDE_DFLAG_PRESENT)
137*4882a593Smuzhiyun 		new &= ~bit;
138*4882a593Smuzhiyun 	else
139*4882a593Smuzhiyun 		new |= bit;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* Select PIO or DMA, DMA may only be selected for one drive/channel. */
142*4882a593Smuzhiyun 	bit   = 1 << (20 + (drive->dn & 1) + (hwif->channel << 1));
143*4882a593Smuzhiyun 	other = 1 << (20 + (1 - (drive->dn & 1)) + (hwif->channel << 1));
144*4882a593Smuzhiyun 	new = use_dma ? ((new & ~other) | bit) : (new & ~bit);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (new != *old) {
147*4882a593Smuzhiyun 		unsigned char stat;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		/*
150*4882a593Smuzhiyun 		 * Don't change DMA engine settings while Write Buffers
151*4882a593Smuzhiyun 		 * are busy.
152*4882a593Smuzhiyun 		 */
153*4882a593Smuzhiyun 		(void) pci_read_config_byte(dev, 0x43, &stat);
154*4882a593Smuzhiyun 		while (stat & 0x03) {
155*4882a593Smuzhiyun 			udelay(1);
156*4882a593Smuzhiyun 			(void) pci_read_config_byte(dev, 0x43, &stat);
157*4882a593Smuzhiyun 		}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		*old = new;
160*4882a593Smuzhiyun 		(void) pci_write_config_dword(dev, 0x40, new);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		/*
163*4882a593Smuzhiyun 		 * And let things settle...
164*4882a593Smuzhiyun 		 */
165*4882a593Smuzhiyun 		udelay(10);
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	local_irq_restore(flags);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
ns87415_dev_select(ide_drive_t * drive)171*4882a593Smuzhiyun static void ns87415_dev_select(ide_drive_t *drive)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	ns87415_prepare_drive(drive,
174*4882a593Smuzhiyun 			      !!(drive->dev_flags & IDE_DFLAG_USING_DMA));
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	outb(drive->select | ATA_DEVICE_OBS, drive->hwif->io_ports.device_addr);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
ns87415_dma_start(ide_drive_t * drive)179*4882a593Smuzhiyun static void ns87415_dma_start(ide_drive_t *drive)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	ns87415_prepare_drive(drive, 1);
182*4882a593Smuzhiyun 	ide_dma_start(drive);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
ns87415_dma_end(ide_drive_t * drive)185*4882a593Smuzhiyun static int ns87415_dma_end(ide_drive_t *drive)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
188*4882a593Smuzhiyun 	u8 dma_stat = 0, dma_cmd = 0;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	dma_stat = hwif->dma_ops->dma_sff_read_status(hwif);
191*4882a593Smuzhiyun 	/* get DMA command mode */
192*4882a593Smuzhiyun 	dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
193*4882a593Smuzhiyun 	/* stop DMA */
194*4882a593Smuzhiyun 	outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
195*4882a593Smuzhiyun 	/* from ERRATA: clear the INTR & ERROR bits */
196*4882a593Smuzhiyun 	dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
197*4882a593Smuzhiyun 	outb(dma_cmd | 6, hwif->dma_base + ATA_DMA_CMD);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	ns87415_prepare_drive(drive, 0);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* verify good DMA status */
202*4882a593Smuzhiyun 	return (dma_stat & 7) != 4;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
init_hwif_ns87415(ide_hwif_t * hwif)205*4882a593Smuzhiyun static void init_hwif_ns87415 (ide_hwif_t *hwif)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	struct pci_dev *dev = to_pci_dev(hwif->dev);
208*4882a593Smuzhiyun 	unsigned int ctrl, using_inta;
209*4882a593Smuzhiyun 	u8 progif;
210*4882a593Smuzhiyun #ifdef __sparc_v9__
211*4882a593Smuzhiyun 	int timeout;
212*4882a593Smuzhiyun 	u8 stat;
213*4882a593Smuzhiyun #endif
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/*
216*4882a593Smuzhiyun 	 * We cannot probe for IRQ: both ports share common IRQ on INTA.
217*4882a593Smuzhiyun 	 * Also, leave IRQ masked during drive probing, to prevent infinite
218*4882a593Smuzhiyun 	 * interrupts from a potentially floating INTA..
219*4882a593Smuzhiyun 	 *
220*4882a593Smuzhiyun 	 * IRQs get unmasked in dev_select() when drive is first used.
221*4882a593Smuzhiyun 	 */
222*4882a593Smuzhiyun 	(void) pci_read_config_dword(dev, 0x40, &ctrl);
223*4882a593Smuzhiyun 	(void) pci_read_config_byte(dev, 0x09, &progif);
224*4882a593Smuzhiyun 	/* is irq in "native" mode? */
225*4882a593Smuzhiyun 	using_inta = progif & (1 << (hwif->channel << 1));
226*4882a593Smuzhiyun 	if (!using_inta)
227*4882a593Smuzhiyun 		using_inta = ctrl & (1 << (4 + hwif->channel));
228*4882a593Smuzhiyun 	if (hwif->mate) {
229*4882a593Smuzhiyun 		hwif->select_data = hwif->mate->select_data;
230*4882a593Smuzhiyun 	} else {
231*4882a593Smuzhiyun 		hwif->select_data = (unsigned long)
232*4882a593Smuzhiyun 					&ns87415_control[ns87415_count++];
233*4882a593Smuzhiyun 		ctrl |= (1 << 8) | (1 << 9);	/* mask both IRQs */
234*4882a593Smuzhiyun 		if (using_inta)
235*4882a593Smuzhiyun 			ctrl &= ~(1 << 6);	/* unmask INTA */
236*4882a593Smuzhiyun 		*((unsigned int *)hwif->select_data) = ctrl;
237*4882a593Smuzhiyun 		(void) pci_write_config_dword(dev, 0x40, ctrl);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		/*
240*4882a593Smuzhiyun 		 * Set prefetch size to 512 bytes for both ports,
241*4882a593Smuzhiyun 		 * but don't turn on/off prefetching here.
242*4882a593Smuzhiyun 		 */
243*4882a593Smuzhiyun 		pci_write_config_byte(dev, 0x55, 0xee);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #ifdef __sparc_v9__
246*4882a593Smuzhiyun 		/*
247*4882a593Smuzhiyun 		 * XXX: Reset the device, if we don't it will not respond to
248*4882a593Smuzhiyun 		 *      dev_select() properly during first ide_probe_port().
249*4882a593Smuzhiyun 		 */
250*4882a593Smuzhiyun 		timeout = 10000;
251*4882a593Smuzhiyun 		outb(12, hwif->io_ports.ctl_addr);
252*4882a593Smuzhiyun 		udelay(10);
253*4882a593Smuzhiyun 		outb(8, hwif->io_ports.ctl_addr);
254*4882a593Smuzhiyun 		do {
255*4882a593Smuzhiyun 			udelay(50);
256*4882a593Smuzhiyun 			stat = hwif->tp_ops->read_status(hwif);
257*4882a593Smuzhiyun 			if (stat == 0xff)
258*4882a593Smuzhiyun 				break;
259*4882a593Smuzhiyun 		} while ((stat & ATA_BUSY) && --timeout);
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	if (!using_inta)
264*4882a593Smuzhiyun 		hwif->irq = pci_get_legacy_ide_irq(dev, hwif->channel);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (!hwif->dma_base)
267*4882a593Smuzhiyun 		return;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	outb(0x60, hwif->dma_base + ATA_DMA_STATUS);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static const struct ide_tp_ops ns87415_tp_ops = {
273*4882a593Smuzhiyun 	.exec_command		= ide_exec_command,
274*4882a593Smuzhiyun 	.read_status		= ide_read_status,
275*4882a593Smuzhiyun 	.read_altstatus		= ide_read_altstatus,
276*4882a593Smuzhiyun 	.write_devctl		= ide_write_devctl,
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	.dev_select		= ns87415_dev_select,
279*4882a593Smuzhiyun 	.tf_load		= ide_tf_load,
280*4882a593Smuzhiyun 	.tf_read		= ide_tf_read,
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	.input_data		= ide_input_data,
283*4882a593Smuzhiyun 	.output_data		= ide_output_data,
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const struct ide_dma_ops ns87415_dma_ops = {
287*4882a593Smuzhiyun 	.dma_host_set		= ide_dma_host_set,
288*4882a593Smuzhiyun 	.dma_setup		= ide_dma_setup,
289*4882a593Smuzhiyun 	.dma_start		= ns87415_dma_start,
290*4882a593Smuzhiyun 	.dma_end		= ns87415_dma_end,
291*4882a593Smuzhiyun 	.dma_test_irq		= ide_dma_test_irq,
292*4882a593Smuzhiyun 	.dma_lost_irq		= ide_dma_lost_irq,
293*4882a593Smuzhiyun 	.dma_timer_expiry	= ide_dma_sff_timer_expiry,
294*4882a593Smuzhiyun 	.dma_sff_read_status	= superio_dma_sff_read_status,
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static const struct ide_port_info ns87415_chipset = {
298*4882a593Smuzhiyun 	.name		= DRV_NAME,
299*4882a593Smuzhiyun 	.init_hwif	= init_hwif_ns87415,
300*4882a593Smuzhiyun 	.tp_ops 	= &ns87415_tp_ops,
301*4882a593Smuzhiyun 	.dma_ops	= &ns87415_dma_ops,
302*4882a593Smuzhiyun 	.host_flags	= IDE_HFLAG_TRUST_BIOS_FOR_DMA |
303*4882a593Smuzhiyun 			  IDE_HFLAG_NO_ATAPI_DMA,
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
ns87415_init_one(struct pci_dev * dev,const struct pci_device_id * id)306*4882a593Smuzhiyun static int ns87415_init_one(struct pci_dev *dev, const struct pci_device_id *id)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct ide_port_info d = ns87415_chipset;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #ifdef CONFIG_SUPERIO
311*4882a593Smuzhiyun 	if (PCI_SLOT(dev->devfn) == 0xE) {
312*4882a593Smuzhiyun 		/* Built-in - assume it's under superio. */
313*4882a593Smuzhiyun 		d.init_iops = superio_init_iops;
314*4882a593Smuzhiyun 		d.tp_ops = &superio_tp_ops;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun #endif
317*4882a593Smuzhiyun 	return ide_pci_init_one(dev, &d, NULL);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun static const struct pci_device_id ns87415_pci_tbl[] = {
321*4882a593Smuzhiyun 	{ PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_87415), 0 },
322*4882a593Smuzhiyun 	{ 0, },
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ns87415_pci_tbl);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static struct pci_driver ns87415_pci_driver = {
327*4882a593Smuzhiyun 	.name		= "NS87415_IDE",
328*4882a593Smuzhiyun 	.id_table	= ns87415_pci_tbl,
329*4882a593Smuzhiyun 	.probe		= ns87415_init_one,
330*4882a593Smuzhiyun 	.remove		= ide_pci_remove,
331*4882a593Smuzhiyun 	.suspend	= ide_pci_suspend,
332*4882a593Smuzhiyun 	.resume		= ide_pci_resume,
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
ns87415_ide_init(void)335*4882a593Smuzhiyun static int __init ns87415_ide_init(void)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	return ide_pci_register_driver(&ns87415_pci_driver);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
ns87415_ide_exit(void)340*4882a593Smuzhiyun static void __exit ns87415_ide_exit(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	pci_unregister_driver(&ns87415_pci_driver);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun module_init(ns87415_ide_init);
346*4882a593Smuzhiyun module_exit(ns87415_ide_exit);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun MODULE_AUTHOR("Mark Lord, Eddie Dost, Andre Hedrick");
349*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for NS87415 IDE");
350*4882a593Smuzhiyun MODULE_LICENSE("GPL");
351