xref: /OK3568_Linux_fs/kernel/drivers/ide/ide-dma-sff.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun #include <linux/types.h>
3*4882a593Smuzhiyun #include <linux/kernel.h>
4*4882a593Smuzhiyun #include <linux/export.h>
5*4882a593Smuzhiyun #include <linux/ide.h>
6*4882a593Smuzhiyun #include <linux/scatterlist.h>
7*4882a593Smuzhiyun #include <linux/dma-mapping.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /**
11*4882a593Smuzhiyun  *	config_drive_for_dma	-	attempt to activate IDE DMA
12*4882a593Smuzhiyun  *	@drive: the drive to place in DMA mode
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *	If the drive supports at least mode 2 DMA or UDMA of any kind
15*4882a593Smuzhiyun  *	then attempt to place it into DMA mode. Drives that are known to
16*4882a593Smuzhiyun  *	support DMA but predate the DMA properties or that are known
17*4882a593Smuzhiyun  *	to have DMA handling bugs are also set up appropriately based
18*4882a593Smuzhiyun  *	on the good/bad drive lists.
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun 
config_drive_for_dma(ide_drive_t * drive)21*4882a593Smuzhiyun int config_drive_for_dma(ide_drive_t *drive)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
24*4882a593Smuzhiyun 	u16 *id = drive->id;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	if (drive->media != ide_disk) {
27*4882a593Smuzhiyun 		if (hwif->host_flags & IDE_HFLAG_NO_ATAPI_DMA)
28*4882a593Smuzhiyun 			return 0;
29*4882a593Smuzhiyun 	}
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	/*
32*4882a593Smuzhiyun 	 * Enable DMA on any drive that has
33*4882a593Smuzhiyun 	 * UltraDMA (mode 0/1/2/3/4/5/6) enabled
34*4882a593Smuzhiyun 	 */
35*4882a593Smuzhiyun 	if ((id[ATA_ID_FIELD_VALID] & 4) &&
36*4882a593Smuzhiyun 	    ((id[ATA_ID_UDMA_MODES] >> 8) & 0x7f))
37*4882a593Smuzhiyun 		return 1;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/*
40*4882a593Smuzhiyun 	 * Enable DMA on any drive that has mode2 DMA
41*4882a593Smuzhiyun 	 * (multi or single) enabled
42*4882a593Smuzhiyun 	 */
43*4882a593Smuzhiyun 	if ((id[ATA_ID_MWDMA_MODES] & 0x404) == 0x404 ||
44*4882a593Smuzhiyun 	    (id[ATA_ID_SWDMA_MODES] & 0x404) == 0x404)
45*4882a593Smuzhiyun 		return 1;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	/* Consult the list of known "good" drives */
48*4882a593Smuzhiyun 	if (ide_dma_good_drive(drive))
49*4882a593Smuzhiyun 		return 1;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
ide_dma_sff_read_status(ide_hwif_t * hwif)54*4882a593Smuzhiyun u8 ide_dma_sff_read_status(ide_hwif_t *hwif)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	unsigned long addr = hwif->dma_base + ATA_DMA_STATUS;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	if (hwif->host_flags & IDE_HFLAG_MMIO)
59*4882a593Smuzhiyun 		return readb((void __iomem *)addr);
60*4882a593Smuzhiyun 	else
61*4882a593Smuzhiyun 		return inb(addr);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ide_dma_sff_read_status);
64*4882a593Smuzhiyun 
ide_dma_sff_write_status(ide_hwif_t * hwif,u8 val)65*4882a593Smuzhiyun static void ide_dma_sff_write_status(ide_hwif_t *hwif, u8 val)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	unsigned long addr = hwif->dma_base + ATA_DMA_STATUS;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	if (hwif->host_flags & IDE_HFLAG_MMIO)
70*4882a593Smuzhiyun 		writeb(val, (void __iomem *)addr);
71*4882a593Smuzhiyun 	else
72*4882a593Smuzhiyun 		outb(val, addr);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /**
76*4882a593Smuzhiyun  *	ide_dma_host_set	-	Enable/disable DMA on a host
77*4882a593Smuzhiyun  *	@drive: drive to control
78*4882a593Smuzhiyun  *
79*4882a593Smuzhiyun  *	Enable/disable DMA on an IDE controller following generic
80*4882a593Smuzhiyun  *	bus-mastering IDE controller behaviour.
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun 
ide_dma_host_set(ide_drive_t * drive,int on)83*4882a593Smuzhiyun void ide_dma_host_set(ide_drive_t *drive, int on)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
86*4882a593Smuzhiyun 	u8 unit = drive->dn & 1;
87*4882a593Smuzhiyun 	u8 dma_stat = hwif->dma_ops->dma_sff_read_status(hwif);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (on)
90*4882a593Smuzhiyun 		dma_stat |= (1 << (5 + unit));
91*4882a593Smuzhiyun 	else
92*4882a593Smuzhiyun 		dma_stat &= ~(1 << (5 + unit));
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	ide_dma_sff_write_status(hwif, dma_stat);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ide_dma_host_set);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /**
99*4882a593Smuzhiyun  *	ide_build_dmatable	-	build IDE DMA table
100*4882a593Smuzhiyun  *
101*4882a593Smuzhiyun  *	ide_build_dmatable() prepares a dma request. We map the command
102*4882a593Smuzhiyun  *	to get the pci bus addresses of the buffers and then build up
103*4882a593Smuzhiyun  *	the PRD table that the IDE layer wants to be fed.
104*4882a593Smuzhiyun  *
105*4882a593Smuzhiyun  *	Most chipsets correctly interpret a length of 0x0000 as 64KB,
106*4882a593Smuzhiyun  *	but at least one (e.g. CS5530) misinterprets it as zero (!).
107*4882a593Smuzhiyun  *	So we break the 64KB entry into two 32KB entries instead.
108*4882a593Smuzhiyun  *
109*4882a593Smuzhiyun  *	Returns the number of built PRD entries if all went okay,
110*4882a593Smuzhiyun  *	returns 0 otherwise.
111*4882a593Smuzhiyun  *
112*4882a593Smuzhiyun  *	May also be invoked from trm290.c
113*4882a593Smuzhiyun  */
114*4882a593Smuzhiyun 
ide_build_dmatable(ide_drive_t * drive,struct ide_cmd * cmd)115*4882a593Smuzhiyun int ide_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
118*4882a593Smuzhiyun 	__le32 *table = (__le32 *)hwif->dmatable_cpu;
119*4882a593Smuzhiyun 	unsigned int count = 0;
120*4882a593Smuzhiyun 	int i;
121*4882a593Smuzhiyun 	struct scatterlist *sg;
122*4882a593Smuzhiyun 	u8 is_trm290 = !!(hwif->host_flags & IDE_HFLAG_TRM290);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	for_each_sg(hwif->sg_table, sg, cmd->sg_nents, i) {
125*4882a593Smuzhiyun 		u32 cur_addr, cur_len, xcount, bcount;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		cur_addr = sg_dma_address(sg);
128*4882a593Smuzhiyun 		cur_len = sg_dma_len(sg);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		/*
131*4882a593Smuzhiyun 		 * Fill in the dma table, without crossing any 64kB boundaries.
132*4882a593Smuzhiyun 		 * Most hardware requires 16-bit alignment of all blocks,
133*4882a593Smuzhiyun 		 * but the trm290 requires 32-bit alignment.
134*4882a593Smuzhiyun 		 */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		while (cur_len) {
137*4882a593Smuzhiyun 			if (count++ >= PRD_ENTRIES)
138*4882a593Smuzhiyun 				goto use_pio_instead;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 			bcount = 0x10000 - (cur_addr & 0xffff);
141*4882a593Smuzhiyun 			if (bcount > cur_len)
142*4882a593Smuzhiyun 				bcount = cur_len;
143*4882a593Smuzhiyun 			*table++ = cpu_to_le32(cur_addr);
144*4882a593Smuzhiyun 			xcount = bcount & 0xffff;
145*4882a593Smuzhiyun 			if (is_trm290)
146*4882a593Smuzhiyun 				xcount = ((xcount >> 2) - 1) << 16;
147*4882a593Smuzhiyun 			else if (xcount == 0x0000) {
148*4882a593Smuzhiyun 				if (count++ >= PRD_ENTRIES)
149*4882a593Smuzhiyun 					goto use_pio_instead;
150*4882a593Smuzhiyun 				*table++ = cpu_to_le32(0x8000);
151*4882a593Smuzhiyun 				*table++ = cpu_to_le32(cur_addr + 0x8000);
152*4882a593Smuzhiyun 				xcount = 0x8000;
153*4882a593Smuzhiyun 			}
154*4882a593Smuzhiyun 			*table++ = cpu_to_le32(xcount);
155*4882a593Smuzhiyun 			cur_addr += bcount;
156*4882a593Smuzhiyun 			cur_len -= bcount;
157*4882a593Smuzhiyun 		}
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (count) {
161*4882a593Smuzhiyun 		if (!is_trm290)
162*4882a593Smuzhiyun 			*--table |= cpu_to_le32(0x80000000);
163*4882a593Smuzhiyun 		return count;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun use_pio_instead:
167*4882a593Smuzhiyun 	printk(KERN_ERR "%s: %s\n", drive->name,
168*4882a593Smuzhiyun 		count ? "DMA table too small" : "empty DMA table?");
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return 0; /* revert to PIO for this request */
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ide_build_dmatable);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /**
175*4882a593Smuzhiyun  *	ide_dma_setup	-	begin a DMA phase
176*4882a593Smuzhiyun  *	@drive: target device
177*4882a593Smuzhiyun  *	@cmd: command
178*4882a593Smuzhiyun  *
179*4882a593Smuzhiyun  *	Build an IDE DMA PRD (IDE speak for scatter gather table)
180*4882a593Smuzhiyun  *	and then set up the DMA transfer registers for a device
181*4882a593Smuzhiyun  *	that follows generic IDE PCI DMA behaviour. Controllers can
182*4882a593Smuzhiyun  *	override this function if they need to
183*4882a593Smuzhiyun  *
184*4882a593Smuzhiyun  *	Returns 0 on success. If a PIO fallback is required then 1
185*4882a593Smuzhiyun  *	is returned.
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun 
ide_dma_setup(ide_drive_t * drive,struct ide_cmd * cmd)188*4882a593Smuzhiyun int ide_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
191*4882a593Smuzhiyun 	u8 mmio = (hwif->host_flags & IDE_HFLAG_MMIO) ? 1 : 0;
192*4882a593Smuzhiyun 	u8 rw = (cmd->tf_flags & IDE_TFLAG_WRITE) ? 0 : ATA_DMA_WR;
193*4882a593Smuzhiyun 	u8 dma_stat;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* fall back to pio! */
196*4882a593Smuzhiyun 	if (ide_build_dmatable(drive, cmd) == 0) {
197*4882a593Smuzhiyun 		ide_map_sg(drive, cmd);
198*4882a593Smuzhiyun 		return 1;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* PRD table */
202*4882a593Smuzhiyun 	if (mmio)
203*4882a593Smuzhiyun 		writel(hwif->dmatable_dma,
204*4882a593Smuzhiyun 		       (void __iomem *)(hwif->dma_base + ATA_DMA_TABLE_OFS));
205*4882a593Smuzhiyun 	else
206*4882a593Smuzhiyun 		outl(hwif->dmatable_dma, hwif->dma_base + ATA_DMA_TABLE_OFS);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* specify r/w */
209*4882a593Smuzhiyun 	if (mmio)
210*4882a593Smuzhiyun 		writeb(rw, (void __iomem *)(hwif->dma_base + ATA_DMA_CMD));
211*4882a593Smuzhiyun 	else
212*4882a593Smuzhiyun 		outb(rw, hwif->dma_base + ATA_DMA_CMD);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* read DMA status for INTR & ERROR flags */
215*4882a593Smuzhiyun 	dma_stat = hwif->dma_ops->dma_sff_read_status(hwif);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* clear INTR & ERROR flags */
218*4882a593Smuzhiyun 	ide_dma_sff_write_status(hwif, dma_stat | ATA_DMA_ERR | ATA_DMA_INTR);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ide_dma_setup);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /**
225*4882a593Smuzhiyun  *	ide_dma_sff_timer_expiry	-	handle a DMA timeout
226*4882a593Smuzhiyun  *	@drive: Drive that timed out
227*4882a593Smuzhiyun  *
228*4882a593Smuzhiyun  *	An IDE DMA transfer timed out. In the event of an error we ask
229*4882a593Smuzhiyun  *	the driver to resolve the problem, if a DMA transfer is still
230*4882a593Smuzhiyun  *	in progress we continue to wait (arguably we need to add a
231*4882a593Smuzhiyun  *	secondary 'I don't care what the drive thinks' timeout here)
232*4882a593Smuzhiyun  *	Finally if we have an interrupt we let it complete the I/O.
233*4882a593Smuzhiyun  *	But only one time - we clear expiry and if it's still not
234*4882a593Smuzhiyun  *	completed after WAIT_CMD, we error and retry in PIO.
235*4882a593Smuzhiyun  *	This can occur if an interrupt is lost or due to hang or bugs.
236*4882a593Smuzhiyun  */
237*4882a593Smuzhiyun 
ide_dma_sff_timer_expiry(ide_drive_t * drive)238*4882a593Smuzhiyun int ide_dma_sff_timer_expiry(ide_drive_t *drive)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
241*4882a593Smuzhiyun 	u8 dma_stat = hwif->dma_ops->dma_sff_read_status(hwif);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	printk(KERN_WARNING "%s: %s: DMA status (0x%02x)\n",
244*4882a593Smuzhiyun 		drive->name, __func__, dma_stat);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if ((dma_stat & 0x18) == 0x18)	/* BUSY Stupid Early Timer !! */
247*4882a593Smuzhiyun 		return WAIT_CMD;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	hwif->expiry = NULL;	/* one free ride for now */
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (dma_stat & ATA_DMA_ERR)	/* ERROR */
252*4882a593Smuzhiyun 		return -1;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (dma_stat & ATA_DMA_ACTIVE)	/* DMAing */
255*4882a593Smuzhiyun 		return WAIT_CMD;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	if (dma_stat & ATA_DMA_INTR)	/* Got an Interrupt */
258*4882a593Smuzhiyun 		return WAIT_CMD;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return 0;	/* Status is unknown -- reset the bus */
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ide_dma_sff_timer_expiry);
263*4882a593Smuzhiyun 
ide_dma_start(ide_drive_t * drive)264*4882a593Smuzhiyun void ide_dma_start(ide_drive_t *drive)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
267*4882a593Smuzhiyun 	u8 dma_cmd;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* Note that this is done *after* the cmd has
270*4882a593Smuzhiyun 	 * been issued to the drive, as per the BM-IDE spec.
271*4882a593Smuzhiyun 	 * The Promise Ultra33 doesn't work correctly when
272*4882a593Smuzhiyun 	 * we do this part before issuing the drive cmd.
273*4882a593Smuzhiyun 	 */
274*4882a593Smuzhiyun 	if (hwif->host_flags & IDE_HFLAG_MMIO) {
275*4882a593Smuzhiyun 		dma_cmd = readb((void __iomem *)(hwif->dma_base + ATA_DMA_CMD));
276*4882a593Smuzhiyun 		writeb(dma_cmd | ATA_DMA_START,
277*4882a593Smuzhiyun 		       (void __iomem *)(hwif->dma_base + ATA_DMA_CMD));
278*4882a593Smuzhiyun 	} else {
279*4882a593Smuzhiyun 		dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
280*4882a593Smuzhiyun 		outb(dma_cmd | ATA_DMA_START, hwif->dma_base + ATA_DMA_CMD);
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ide_dma_start);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /* returns 1 on error, 0 otherwise */
ide_dma_end(ide_drive_t * drive)286*4882a593Smuzhiyun int ide_dma_end(ide_drive_t *drive)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
289*4882a593Smuzhiyun 	u8 dma_stat = 0, dma_cmd = 0;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* stop DMA */
292*4882a593Smuzhiyun 	if (hwif->host_flags & IDE_HFLAG_MMIO) {
293*4882a593Smuzhiyun 		dma_cmd = readb((void __iomem *)(hwif->dma_base + ATA_DMA_CMD));
294*4882a593Smuzhiyun 		writeb(dma_cmd & ~ATA_DMA_START,
295*4882a593Smuzhiyun 		       (void __iomem *)(hwif->dma_base + ATA_DMA_CMD));
296*4882a593Smuzhiyun 	} else {
297*4882a593Smuzhiyun 		dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
298*4882a593Smuzhiyun 		outb(dma_cmd & ~ATA_DMA_START, hwif->dma_base + ATA_DMA_CMD);
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* get DMA status */
302*4882a593Smuzhiyun 	dma_stat = hwif->dma_ops->dma_sff_read_status(hwif);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* clear INTR & ERROR bits */
305*4882a593Smuzhiyun 	ide_dma_sff_write_status(hwif, dma_stat | ATA_DMA_ERR | ATA_DMA_INTR);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #define CHECK_DMA_MASK (ATA_DMA_ACTIVE | ATA_DMA_ERR | ATA_DMA_INTR)
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/* verify good DMA status */
310*4882a593Smuzhiyun 	if ((dma_stat & CHECK_DMA_MASK) != ATA_DMA_INTR)
311*4882a593Smuzhiyun 		return 0x10 | dma_stat;
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ide_dma_end);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /* returns 1 if dma irq issued, 0 otherwise */
ide_dma_test_irq(ide_drive_t * drive)317*4882a593Smuzhiyun int ide_dma_test_irq(ide_drive_t *drive)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	ide_hwif_t *hwif = drive->hwif;
320*4882a593Smuzhiyun 	u8 dma_stat = hwif->dma_ops->dma_sff_read_status(hwif);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return (dma_stat & ATA_DMA_INTR) ? 1 : 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ide_dma_test_irq);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun const struct ide_dma_ops sff_dma_ops = {
327*4882a593Smuzhiyun 	.dma_host_set		= ide_dma_host_set,
328*4882a593Smuzhiyun 	.dma_setup		= ide_dma_setup,
329*4882a593Smuzhiyun 	.dma_start		= ide_dma_start,
330*4882a593Smuzhiyun 	.dma_end		= ide_dma_end,
331*4882a593Smuzhiyun 	.dma_test_irq		= ide_dma_test_irq,
332*4882a593Smuzhiyun 	.dma_lost_irq		= ide_dma_lost_irq,
333*4882a593Smuzhiyun 	.dma_timer_expiry	= ide_dma_sff_timer_expiry,
334*4882a593Smuzhiyun 	.dma_sff_read_status	= ide_dma_sff_read_status,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sff_dma_ops);
337