1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * CS5536 PATA support
4*4882a593Smuzhiyun * (C) 2007 Martin K. Petersen <mkp@mkp.net>
5*4882a593Smuzhiyun * (C) 2009 Bartlomiej Zolnierkiewicz
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Documentation:
8*4882a593Smuzhiyun * Available from AMD web site.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * The IDE timing registers for the CS5536 live in the Geode Machine
11*4882a593Smuzhiyun * Specific Register file and not PCI config space. Most BIOSes
12*4882a593Smuzhiyun * virtualize the PCI registers so the chip looks like a standard IDE
13*4882a593Smuzhiyun * controller. Unfortunately not all implementations get this right.
14*4882a593Smuzhiyun * In particular some have problems with unaligned accesses to the
15*4882a593Smuzhiyun * virtualized PCI registers. This driver always does full dword
16*4882a593Smuzhiyun * writes to work around the issue. Also, in case of a bad BIOS this
17*4882a593Smuzhiyun * driver can be loaded with the "msr=1" parameter which forces using
18*4882a593Smuzhiyun * the Machine Specific Registers to configure the device.
19*4882a593Smuzhiyun */
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/pci.h>
24*4882a593Smuzhiyun #include <linux/init.h>
25*4882a593Smuzhiyun #include <linux/ide.h>
26*4882a593Smuzhiyun #include <asm/msr.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define DRV_NAME "cs5536"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun enum {
31*4882a593Smuzhiyun MSR_IDE_CFG = 0x51300010,
32*4882a593Smuzhiyun PCI_IDE_CFG = 0x40,
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun CFG = 0,
35*4882a593Smuzhiyun DTC = 2,
36*4882a593Smuzhiyun CAST = 3,
37*4882a593Smuzhiyun ETC = 4,
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun IDE_CFG_CHANEN = (1 << 1),
40*4882a593Smuzhiyun IDE_CFG_CABLE = (1 << 17) | (1 << 16),
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun IDE_D0_SHIFT = 24,
43*4882a593Smuzhiyun IDE_D1_SHIFT = 16,
44*4882a593Smuzhiyun IDE_DRV_MASK = 0xff,
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun IDE_CAST_D0_SHIFT = 6,
47*4882a593Smuzhiyun IDE_CAST_D1_SHIFT = 4,
48*4882a593Smuzhiyun IDE_CAST_DRV_MASK = 0x3,
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun IDE_CAST_CMD_SHIFT = 24,
51*4882a593Smuzhiyun IDE_CAST_CMD_MASK = 0xff,
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun IDE_ETC_UDMA_MASK = 0xc0,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static int use_msr;
57*4882a593Smuzhiyun
cs5536_read(struct pci_dev * pdev,int reg,u32 * val)58*4882a593Smuzhiyun static int cs5536_read(struct pci_dev *pdev, int reg, u32 *val)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun if (unlikely(use_msr)) {
61*4882a593Smuzhiyun u32 dummy;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun rdmsr(MSR_IDE_CFG + reg, *val, dummy);
64*4882a593Smuzhiyun return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return pci_read_config_dword(pdev, PCI_IDE_CFG + reg * 4, val);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
cs5536_write(struct pci_dev * pdev,int reg,int val)70*4882a593Smuzhiyun static int cs5536_write(struct pci_dev *pdev, int reg, int val)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun if (unlikely(use_msr)) {
73*4882a593Smuzhiyun wrmsr(MSR_IDE_CFG + reg, val, 0);
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return pci_write_config_dword(pdev, PCI_IDE_CFG + reg * 4, val);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
cs5536_program_dtc(ide_drive_t * drive,u8 tim)80*4882a593Smuzhiyun static void cs5536_program_dtc(ide_drive_t *drive, u8 tim)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(drive->hwif->dev);
83*4882a593Smuzhiyun int dshift = (drive->dn & 1) ? IDE_D1_SHIFT : IDE_D0_SHIFT;
84*4882a593Smuzhiyun u32 dtc;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun cs5536_read(pdev, DTC, &dtc);
87*4882a593Smuzhiyun dtc &= ~(IDE_DRV_MASK << dshift);
88*4882a593Smuzhiyun dtc |= tim << dshift;
89*4882a593Smuzhiyun cs5536_write(pdev, DTC, dtc);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /**
93*4882a593Smuzhiyun * cs5536_cable_detect - detect cable type
94*4882a593Smuzhiyun * @hwif: Port to detect on
95*4882a593Smuzhiyun *
96*4882a593Smuzhiyun * Perform cable detection for ATA66 capable cable.
97*4882a593Smuzhiyun *
98*4882a593Smuzhiyun * Returns a cable type.
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun
cs5536_cable_detect(ide_hwif_t * hwif)101*4882a593Smuzhiyun static u8 cs5536_cable_detect(ide_hwif_t *hwif)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(hwif->dev);
104*4882a593Smuzhiyun u32 cfg;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun cs5536_read(pdev, CFG, &cfg);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (cfg & IDE_CFG_CABLE)
109*4882a593Smuzhiyun return ATA_CBL_PATA80;
110*4882a593Smuzhiyun else
111*4882a593Smuzhiyun return ATA_CBL_PATA40;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun * cs5536_set_pio_mode - PIO timing setup
116*4882a593Smuzhiyun * @hwif: ATA port
117*4882a593Smuzhiyun * @drive: ATA device
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun
cs5536_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)120*4882a593Smuzhiyun static void cs5536_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun static const u8 drv_timings[5] = {
123*4882a593Smuzhiyun 0x98, 0x55, 0x32, 0x21, 0x20,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static const u8 addr_timings[5] = {
127*4882a593Smuzhiyun 0x2, 0x1, 0x0, 0x0, 0x0,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const u8 cmd_timings[5] = {
131*4882a593Smuzhiyun 0x99, 0x92, 0x90, 0x22, 0x20,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(hwif->dev);
135*4882a593Smuzhiyun ide_drive_t *pair = ide_get_pair_dev(drive);
136*4882a593Smuzhiyun int cshift = (drive->dn & 1) ? IDE_CAST_D1_SHIFT : IDE_CAST_D0_SHIFT;
137*4882a593Smuzhiyun unsigned long timings = (unsigned long)ide_get_drivedata(drive);
138*4882a593Smuzhiyun u32 cast;
139*4882a593Smuzhiyun const u8 pio = drive->pio_mode - XFER_PIO_0;
140*4882a593Smuzhiyun u8 cmd_pio = pio;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (pair)
143*4882a593Smuzhiyun cmd_pio = min_t(u8, pio, pair->pio_mode - XFER_PIO_0);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun timings &= (IDE_DRV_MASK << 8);
146*4882a593Smuzhiyun timings |= drv_timings[pio];
147*4882a593Smuzhiyun ide_set_drivedata(drive, (void *)timings);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun cs5536_program_dtc(drive, drv_timings[pio]);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun cs5536_read(pdev, CAST, &cast);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun cast &= ~(IDE_CAST_DRV_MASK << cshift);
154*4882a593Smuzhiyun cast |= addr_timings[pio] << cshift;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun cast &= ~(IDE_CAST_CMD_MASK << IDE_CAST_CMD_SHIFT);
157*4882a593Smuzhiyun cast |= cmd_timings[cmd_pio] << IDE_CAST_CMD_SHIFT;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun cs5536_write(pdev, CAST, cast);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /**
163*4882a593Smuzhiyun * cs5536_set_dma_mode - DMA timing setup
164*4882a593Smuzhiyun * @hwif: ATA port
165*4882a593Smuzhiyun * @drive: ATA device
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun
cs5536_set_dma_mode(ide_hwif_t * hwif,ide_drive_t * drive)168*4882a593Smuzhiyun static void cs5536_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun static const u8 udma_timings[6] = {
171*4882a593Smuzhiyun 0xc2, 0xc1, 0xc0, 0xc4, 0xc5, 0xc6,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static const u8 mwdma_timings[3] = {
175*4882a593Smuzhiyun 0x67, 0x21, 0x20,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(hwif->dev);
179*4882a593Smuzhiyun int dshift = (drive->dn & 1) ? IDE_D1_SHIFT : IDE_D0_SHIFT;
180*4882a593Smuzhiyun unsigned long timings = (unsigned long)ide_get_drivedata(drive);
181*4882a593Smuzhiyun u32 etc;
182*4882a593Smuzhiyun const u8 mode = drive->dma_mode;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun cs5536_read(pdev, ETC, &etc);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (mode >= XFER_UDMA_0) {
187*4882a593Smuzhiyun etc &= ~(IDE_DRV_MASK << dshift);
188*4882a593Smuzhiyun etc |= udma_timings[mode - XFER_UDMA_0] << dshift;
189*4882a593Smuzhiyun } else { /* MWDMA */
190*4882a593Smuzhiyun etc &= ~(IDE_ETC_UDMA_MASK << dshift);
191*4882a593Smuzhiyun timings &= IDE_DRV_MASK;
192*4882a593Smuzhiyun timings |= mwdma_timings[mode - XFER_MW_DMA_0] << 8;
193*4882a593Smuzhiyun ide_set_drivedata(drive, (void *)timings);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun cs5536_write(pdev, ETC, etc);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
cs5536_dma_start(ide_drive_t * drive)199*4882a593Smuzhiyun static void cs5536_dma_start(ide_drive_t *drive)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun unsigned long timings = (unsigned long)ide_get_drivedata(drive);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (drive->current_speed < XFER_UDMA_0 &&
204*4882a593Smuzhiyun (timings >> 8) != (timings & IDE_DRV_MASK))
205*4882a593Smuzhiyun cs5536_program_dtc(drive, timings >> 8);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun ide_dma_start(drive);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
cs5536_dma_end(ide_drive_t * drive)210*4882a593Smuzhiyun static int cs5536_dma_end(ide_drive_t *drive)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun int ret = ide_dma_end(drive);
213*4882a593Smuzhiyun unsigned long timings = (unsigned long)ide_get_drivedata(drive);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (drive->current_speed < XFER_UDMA_0 &&
216*4882a593Smuzhiyun (timings >> 8) != (timings & IDE_DRV_MASK))
217*4882a593Smuzhiyun cs5536_program_dtc(drive, timings & IDE_DRV_MASK);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return ret;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static const struct ide_port_ops cs5536_port_ops = {
223*4882a593Smuzhiyun .set_pio_mode = cs5536_set_pio_mode,
224*4882a593Smuzhiyun .set_dma_mode = cs5536_set_dma_mode,
225*4882a593Smuzhiyun .cable_detect = cs5536_cable_detect,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const struct ide_dma_ops cs5536_dma_ops = {
229*4882a593Smuzhiyun .dma_host_set = ide_dma_host_set,
230*4882a593Smuzhiyun .dma_setup = ide_dma_setup,
231*4882a593Smuzhiyun .dma_start = cs5536_dma_start,
232*4882a593Smuzhiyun .dma_end = cs5536_dma_end,
233*4882a593Smuzhiyun .dma_test_irq = ide_dma_test_irq,
234*4882a593Smuzhiyun .dma_lost_irq = ide_dma_lost_irq,
235*4882a593Smuzhiyun .dma_timer_expiry = ide_dma_sff_timer_expiry,
236*4882a593Smuzhiyun .dma_sff_read_status = ide_dma_sff_read_status,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const struct ide_port_info cs5536_info = {
240*4882a593Smuzhiyun .name = DRV_NAME,
241*4882a593Smuzhiyun .port_ops = &cs5536_port_ops,
242*4882a593Smuzhiyun .dma_ops = &cs5536_dma_ops,
243*4882a593Smuzhiyun .host_flags = IDE_HFLAG_SINGLE,
244*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
245*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
246*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /**
250*4882a593Smuzhiyun * cs5536_init_one
251*4882a593Smuzhiyun * @dev: PCI device
252*4882a593Smuzhiyun * @id: Entry in match table
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun
cs5536_init_one(struct pci_dev * dev,const struct pci_device_id * id)255*4882a593Smuzhiyun static int cs5536_init_one(struct pci_dev *dev, const struct pci_device_id *id)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun u32 cfg;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (use_msr)
260*4882a593Smuzhiyun printk(KERN_INFO DRV_NAME ": Using MSR regs instead of PCI\n");
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun cs5536_read(dev, CFG, &cfg);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if ((cfg & IDE_CFG_CHANEN) == 0) {
265*4882a593Smuzhiyun printk(KERN_ERR DRV_NAME ": disabled by BIOS\n");
266*4882a593Smuzhiyun return -ENODEV;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return ide_pci_init_one(dev, &cs5536_info, NULL);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static const struct pci_device_id cs5536_pci_tbl[] = {
273*4882a593Smuzhiyun { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_IDE), },
274*4882a593Smuzhiyun { },
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static struct pci_driver cs5536_pci_driver = {
278*4882a593Smuzhiyun .name = DRV_NAME,
279*4882a593Smuzhiyun .id_table = cs5536_pci_tbl,
280*4882a593Smuzhiyun .probe = cs5536_init_one,
281*4882a593Smuzhiyun .remove = ide_pci_remove,
282*4882a593Smuzhiyun .suspend = ide_pci_suspend,
283*4882a593Smuzhiyun .resume = ide_pci_resume,
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun module_pci_driver(cs5536_pci_driver);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun MODULE_AUTHOR("Martin K. Petersen, Bartlomiej Zolnierkiewicz");
289*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for the CS5536 IDE controller");
290*4882a593Smuzhiyun MODULE_LICENSE("GPL");
291*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cs5536_pci_tbl);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun module_param_named(msr, use_msr, int, 0644);
294*4882a593Smuzhiyun MODULE_PARM_DESC(msr, "Force using MSR to configure IDE function (Default: 0)");
295