1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2004-2005 Advanced Micro Devices, Inc.
4*4882a593Smuzhiyun * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * History:
7*4882a593Smuzhiyun * 09/20/2005 - Jaya Kumar <jayakumar.ide@gmail.com>
8*4882a593Smuzhiyun * - Reworked tuneproc, set_drive, misc mods to prep for mainline
9*4882a593Smuzhiyun * - Work was sponsored by CIS (M) Sdn Bhd.
10*4882a593Smuzhiyun * Ported to Kernel 2.6.11 on June 26, 2005 by
11*4882a593Smuzhiyun * Wolfgang Zuleger <wolfgang.zuleger@gmx.de>
12*4882a593Smuzhiyun * Alexander Kiausch <alex.kiausch@t-online.de>
13*4882a593Smuzhiyun * Originally developed by AMD for 2.4/2.6
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Development of this chipset driver was funded
16*4882a593Smuzhiyun * by the nice folks at National Semiconductor/AMD.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Documentation:
19*4882a593Smuzhiyun * CS5535 documentation available from AMD
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/pci.h>
24*4882a593Smuzhiyun #include <linux/ide.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define DRV_NAME "cs5535"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MSR_ATAC_BASE 0x51300000
29*4882a593Smuzhiyun #define ATAC_GLD_MSR_CAP (MSR_ATAC_BASE+0)
30*4882a593Smuzhiyun #define ATAC_GLD_MSR_CONFIG (MSR_ATAC_BASE+0x01)
31*4882a593Smuzhiyun #define ATAC_GLD_MSR_SMI (MSR_ATAC_BASE+0x02)
32*4882a593Smuzhiyun #define ATAC_GLD_MSR_ERROR (MSR_ATAC_BASE+0x03)
33*4882a593Smuzhiyun #define ATAC_GLD_MSR_PM (MSR_ATAC_BASE+0x04)
34*4882a593Smuzhiyun #define ATAC_GLD_MSR_DIAG (MSR_ATAC_BASE+0x05)
35*4882a593Smuzhiyun #define ATAC_IO_BAR (MSR_ATAC_BASE+0x08)
36*4882a593Smuzhiyun #define ATAC_RESET (MSR_ATAC_BASE+0x10)
37*4882a593Smuzhiyun #define ATAC_CH0D0_PIO (MSR_ATAC_BASE+0x20)
38*4882a593Smuzhiyun #define ATAC_CH0D0_DMA (MSR_ATAC_BASE+0x21)
39*4882a593Smuzhiyun #define ATAC_CH0D1_PIO (MSR_ATAC_BASE+0x22)
40*4882a593Smuzhiyun #define ATAC_CH0D1_DMA (MSR_ATAC_BASE+0x23)
41*4882a593Smuzhiyun #define ATAC_PCI_ABRTERR (MSR_ATAC_BASE+0x24)
42*4882a593Smuzhiyun #define ATAC_BM0_CMD_PRIM 0x00
43*4882a593Smuzhiyun #define ATAC_BM0_STS_PRIM 0x02
44*4882a593Smuzhiyun #define ATAC_BM0_PRD 0x04
45*4882a593Smuzhiyun #define CS5535_CABLE_DETECT 0x48
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Format I PIO settings. We separate out cmd and data for safer timings */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static unsigned int cs5535_pio_cmd_timings[5] =
50*4882a593Smuzhiyun { 0xF7F4, 0x53F3, 0x13F1, 0x5131, 0x1131 };
51*4882a593Smuzhiyun static unsigned int cs5535_pio_dta_timings[5] =
52*4882a593Smuzhiyun { 0xF7F4, 0xF173, 0x8141, 0x5131, 0x1131 };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static unsigned int cs5535_mwdma_timings[3] =
55*4882a593Smuzhiyun { 0x7F0FFFF3, 0x7F035352, 0x7f024241 };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static unsigned int cs5535_udma_timings[5] =
58*4882a593Smuzhiyun { 0x7F7436A1, 0x7F733481, 0x7F723261, 0x7F713161, 0x7F703061 };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Macros to check if the register is the reset value - reset value is an
61*4882a593Smuzhiyun invalid timing and indicates the register has not been set previously */
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define CS5535_BAD_PIO(timings) ( (timings&~0x80000000UL) == 0x00009172 )
64*4882a593Smuzhiyun #define CS5535_BAD_DMA(timings) ( (timings & 0x000FFFFF) == 0x00077771 )
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /****
67*4882a593Smuzhiyun * cs5535_set_speed - Configure the chipset to the new speed
68*4882a593Smuzhiyun * @drive: Drive to set up
69*4882a593Smuzhiyun * @speed: desired speed
70*4882a593Smuzhiyun *
71*4882a593Smuzhiyun * cs5535_set_speed() configures the chipset to a new speed.
72*4882a593Smuzhiyun */
cs5535_set_speed(ide_drive_t * drive,const u8 speed)73*4882a593Smuzhiyun static void cs5535_set_speed(ide_drive_t *drive, const u8 speed)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun u32 reg = 0, dummy;
76*4882a593Smuzhiyun u8 unit = drive->dn & 1;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Set the PIO timings */
79*4882a593Smuzhiyun if (speed < XFER_SW_DMA_0) {
80*4882a593Smuzhiyun ide_drive_t *pair = ide_get_pair_dev(drive);
81*4882a593Smuzhiyun u8 cmd, pioa;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun cmd = pioa = speed - XFER_PIO_0;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (pair) {
86*4882a593Smuzhiyun u8 piob = pair->pio_mode - XFER_PIO_0;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (piob < cmd)
89*4882a593Smuzhiyun cmd = piob;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Write the speed of the current drive */
93*4882a593Smuzhiyun reg = (cs5535_pio_cmd_timings[cmd] << 16) |
94*4882a593Smuzhiyun cs5535_pio_dta_timings[pioa];
95*4882a593Smuzhiyun wrmsr(unit ? ATAC_CH0D1_PIO : ATAC_CH0D0_PIO, reg, 0);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* And if nessesary - change the speed of the other drive */
98*4882a593Smuzhiyun rdmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, dummy);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (((reg >> 16) & cs5535_pio_cmd_timings[cmd]) !=
101*4882a593Smuzhiyun cs5535_pio_cmd_timings[cmd]) {
102*4882a593Smuzhiyun reg &= 0x0000FFFF;
103*4882a593Smuzhiyun reg |= cs5535_pio_cmd_timings[cmd] << 16;
104*4882a593Smuzhiyun wrmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, 0);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Set bit 31 of the DMA register for PIO format 1 timings */
108*4882a593Smuzhiyun rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
109*4882a593Smuzhiyun wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA,
110*4882a593Smuzhiyun reg | 0x80000000UL, 0);
111*4882a593Smuzhiyun } else {
112*4882a593Smuzhiyun rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun reg &= 0x80000000UL; /* Preserve the PIO format bit */
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (speed >= XFER_UDMA_0 && speed <= XFER_UDMA_4)
117*4882a593Smuzhiyun reg |= cs5535_udma_timings[speed - XFER_UDMA_0];
118*4882a593Smuzhiyun else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2)
119*4882a593Smuzhiyun reg |= cs5535_mwdma_timings[speed - XFER_MW_DMA_0];
120*4882a593Smuzhiyun else
121*4882a593Smuzhiyun return;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, 0);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /**
128*4882a593Smuzhiyun * cs5535_set_dma_mode - set host controller for DMA mode
129*4882a593Smuzhiyun * @hwif: port
130*4882a593Smuzhiyun * @drive: drive
131*4882a593Smuzhiyun *
132*4882a593Smuzhiyun * Programs the chipset for DMA mode.
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun
cs5535_set_dma_mode(ide_hwif_t * hwif,ide_drive_t * drive)135*4882a593Smuzhiyun static void cs5535_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun cs5535_set_speed(drive, drive->dma_mode);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /**
141*4882a593Smuzhiyun * cs5535_set_pio_mode - set host controller for PIO mode
142*4882a593Smuzhiyun * @hwif: port
143*4882a593Smuzhiyun * @drive: drive
144*4882a593Smuzhiyun *
145*4882a593Smuzhiyun * A callback from the upper layers for PIO-only tuning.
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun
cs5535_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)148*4882a593Smuzhiyun static void cs5535_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun cs5535_set_speed(drive, drive->pio_mode);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
cs5535_cable_detect(ide_hwif_t * hwif)153*4882a593Smuzhiyun static u8 cs5535_cable_detect(ide_hwif_t *hwif)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
156*4882a593Smuzhiyun u8 bit;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* if a 80 wire cable was detected */
159*4882a593Smuzhiyun pci_read_config_byte(dev, CS5535_CABLE_DETECT, &bit);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return (bit & 1) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const struct ide_port_ops cs5535_port_ops = {
165*4882a593Smuzhiyun .set_pio_mode = cs5535_set_pio_mode,
166*4882a593Smuzhiyun .set_dma_mode = cs5535_set_dma_mode,
167*4882a593Smuzhiyun .cable_detect = cs5535_cable_detect,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const struct ide_port_info cs5535_chipset = {
171*4882a593Smuzhiyun .name = DRV_NAME,
172*4882a593Smuzhiyun .port_ops = &cs5535_port_ops,
173*4882a593Smuzhiyun .host_flags = IDE_HFLAG_SINGLE | IDE_HFLAG_POST_SET_MODE,
174*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
175*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
176*4882a593Smuzhiyun .udma_mask = ATA_UDMA4,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
cs5535_init_one(struct pci_dev * dev,const struct pci_device_id * id)179*4882a593Smuzhiyun static int cs5535_init_one(struct pci_dev *dev, const struct pci_device_id *id)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun return ide_pci_init_one(dev, &cs5535_chipset, NULL);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static const struct pci_device_id cs5535_pci_tbl[] = {
185*4882a593Smuzhiyun { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_CS5535_IDE), 0 },
186*4882a593Smuzhiyun { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5535_IDE), },
187*4882a593Smuzhiyun { 0, },
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cs5535_pci_tbl);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static struct pci_driver cs5535_pci_driver = {
193*4882a593Smuzhiyun .name = "CS5535_IDE",
194*4882a593Smuzhiyun .id_table = cs5535_pci_tbl,
195*4882a593Smuzhiyun .probe = cs5535_init_one,
196*4882a593Smuzhiyun .remove = ide_pci_remove,
197*4882a593Smuzhiyun .suspend = ide_pci_suspend,
198*4882a593Smuzhiyun .resume = ide_pci_resume,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
cs5535_ide_init(void)201*4882a593Smuzhiyun static int __init cs5535_ide_init(void)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun return ide_pci_register_driver(&cs5535_pci_driver);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
cs5535_ide_exit(void)206*4882a593Smuzhiyun static void __exit cs5535_ide_exit(void)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun pci_unregister_driver(&cs5535_pci_driver);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun module_init(cs5535_ide_init);
212*4882a593Smuzhiyun module_exit(cs5535_ide_exit);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun MODULE_AUTHOR("AMD");
215*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for AMD/NS CS5535 IDE");
216*4882a593Smuzhiyun MODULE_LICENSE("GPL");
217