xref: /OK3568_Linux_fs/kernel/drivers/ide/cmd640.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 1995-1996  Linus Torvalds & authors (see below)
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun /*
7*4882a593Smuzhiyun  *  Original authors:	abramov@cecmow.enet.dec.com (Igor Abramov)
8*4882a593Smuzhiyun  *			mlord@pobox.com (Mark Lord)
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *  See linux/MAINTAINERS for address of current maintainer.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *  This file provides support for the advanced features and bugs
13*4882a593Smuzhiyun  *  of IDE interfaces using the CMD Technologies 0640 IDE interface chip.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *  These chips are basically fucked by design, and getting this driver
16*4882a593Smuzhiyun  *  to work on every motherboard design that uses this screwed chip seems
17*4882a593Smuzhiyun  *  bloody well impossible.  However, we're still trying.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  *  Version 0.97 worked for everybody.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  *  User feedback is essential.  Many thanks to the beta test team:
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  *  A.Hartgers@stud.tue.nl, JZDQC@CUNYVM.CUNY.edu, abramov@cecmow.enet.dec.com,
24*4882a593Smuzhiyun  *  bardj@utopia.ppp.sn.no, bart@gaga.tue.nl, bbol001@cs.auckland.ac.nz,
25*4882a593Smuzhiyun  *  chrisc@dbass.demon.co.uk, dalecki@namu26.Num.Math.Uni-Goettingen.de,
26*4882a593Smuzhiyun  *  derekn@vw.ece.cmu.edu, florian@btp2x3.phy.uni-bayreuth.de,
27*4882a593Smuzhiyun  *  flynn@dei.unipd.it, gadio@netvision.net.il, godzilla@futuris.net,
28*4882a593Smuzhiyun  *  j@pobox.com, jkemp1@mises.uni-paderborn.de, jtoppe@hiwaay.net,
29*4882a593Smuzhiyun  *  kerouac@ssnet.com, meskes@informatik.rwth-aachen.de, hzoli@cs.elte.hu,
30*4882a593Smuzhiyun  *  peter@udgaard.isgtec.com, phil@tazenda.demon.co.uk, roadcapw@cfw.com,
31*4882a593Smuzhiyun  *  s0033las@sun10.vsz.bme.hu, schaffer@tam.cornell.edu, sjd@slip.net,
32*4882a593Smuzhiyun  *  steve@ei.org, ulrpeg@bigcomm.gun.de, ism@tardis.ed.ac.uk, mack@cray.com
33*4882a593Smuzhiyun  *  liug@mama.indstate.edu, and others.
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  *  Version 0.01	Initial version, hacked out of ide.c,
36*4882a593Smuzhiyun  *			and #include'd rather than compiled separately.
37*4882a593Smuzhiyun  *			This will get cleaned up in a subsequent release.
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  *  Version 0.02	Fixes for vlb initialization code, enable prefetch
40*4882a593Smuzhiyun  *			for versions 'B' and 'C' of chip by default,
41*4882a593Smuzhiyun  *			some code cleanup.
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  *  Version 0.03	Added reset of secondary interface,
44*4882a593Smuzhiyun  *			and black list for devices which are not compatible
45*4882a593Smuzhiyun  *			with prefetch mode. Separate function for setting
46*4882a593Smuzhiyun  *			prefetch is added, possibly it will be called some
47*4882a593Smuzhiyun  *			day from ioctl processing code.
48*4882a593Smuzhiyun  *
49*4882a593Smuzhiyun  *  Version 0.04	Now configs/compiles separate from ide.c
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  *  Version 0.05	Major rewrite of interface timing code.
52*4882a593Smuzhiyun  *			Added new function cmd640_set_mode to set PIO mode
53*4882a593Smuzhiyun  *			from ioctl call. New drives added to black list.
54*4882a593Smuzhiyun  *
55*4882a593Smuzhiyun  *  Version 0.06	More code cleanup. Prefetch is enabled only for
56*4882a593Smuzhiyun  *			detected hard drives, not included in prefetch
57*4882a593Smuzhiyun  *			black list.
58*4882a593Smuzhiyun  *
59*4882a593Smuzhiyun  *  Version 0.07	Changed to more conservative drive tuning policy.
60*4882a593Smuzhiyun  *			Unknown drives, which report PIO < 4 are set to
61*4882a593Smuzhiyun  *			(reported_PIO - 1) if it is supported, or to PIO0.
62*4882a593Smuzhiyun  *			List of known drives extended by info provided by
63*4882a593Smuzhiyun  *			CMD at their ftp site.
64*4882a593Smuzhiyun  *
65*4882a593Smuzhiyun  *  Version 0.08	Added autotune/noautotune support.
66*4882a593Smuzhiyun  *
67*4882a593Smuzhiyun  *  Version 0.09	Try to be smarter about 2nd port enabling.
68*4882a593Smuzhiyun  *  Version 0.10	Be nice and don't reset 2nd port.
69*4882a593Smuzhiyun  *  Version 0.11	Try to handle more weird situations.
70*4882a593Smuzhiyun  *
71*4882a593Smuzhiyun  *  Version 0.12	Lots of bug fixes from Laszlo Peter
72*4882a593Smuzhiyun  *			irq unmasking disabled for reliability.
73*4882a593Smuzhiyun  *			try to be even smarter about the second port.
74*4882a593Smuzhiyun  *			tidy up source code formatting.
75*4882a593Smuzhiyun  *  Version 0.13	permit irq unmasking again.
76*4882a593Smuzhiyun  *  Version 0.90	massive code cleanup, some bugs fixed.
77*4882a593Smuzhiyun  *			defaults all drives to PIO mode0, prefetch off.
78*4882a593Smuzhiyun  *			autotune is OFF by default, with compile time flag.
79*4882a593Smuzhiyun  *			prefetch can be turned OFF/ON using "hdparm -p8/-p9"
80*4882a593Smuzhiyun  *			 (requires hdparm-3.1 or newer)
81*4882a593Smuzhiyun  *  Version 0.91	first release to linux-kernel list.
82*4882a593Smuzhiyun  *  Version 0.92	move initial reg dump to separate callable function
83*4882a593Smuzhiyun  *			change "readahead" to "prefetch" to avoid confusion
84*4882a593Smuzhiyun  *  Version 0.95	respect original BIOS timings unless autotuning.
85*4882a593Smuzhiyun  *			tons of code cleanup and rearrangement.
86*4882a593Smuzhiyun  *			added CONFIG_BLK_DEV_CMD640_ENHANCED option
87*4882a593Smuzhiyun  *			prevent use of unmask when prefetch is on
88*4882a593Smuzhiyun  *  Version 0.96	prevent use of io_32bit when prefetch is off
89*4882a593Smuzhiyun  *  Version 0.97	fix VLB secondary interface for sjd@slip.net
90*4882a593Smuzhiyun  *			other minor tune-ups:  0.96 was very good.
91*4882a593Smuzhiyun  *  Version 0.98	ignore PCI version when disabled by BIOS
92*4882a593Smuzhiyun  *  Version 0.99	display setup/active/recovery clocks with PIO mode
93*4882a593Smuzhiyun  *  Version 1.00	Mmm.. cannot depend on PCMD_ENA in all systems
94*4882a593Smuzhiyun  *  Version 1.01	slow/fast devsel can be selected with "hdparm -p6/-p7"
95*4882a593Smuzhiyun  *			 ("fast" is necessary for 32bit I/O in some systems)
96*4882a593Smuzhiyun  *  Version 1.02	fix bug that resulted in slow "setup times"
97*4882a593Smuzhiyun  *			 (patch courtesy of Zoltan Hidvegi)
98*4882a593Smuzhiyun  */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define CMD640_PREFETCH_MASKS 1
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /*#define CMD640_DUMP_REGS */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #include <linux/types.h>
105*4882a593Smuzhiyun #include <linux/kernel.h>
106*4882a593Smuzhiyun #include <linux/delay.h>
107*4882a593Smuzhiyun #include <linux/ide.h>
108*4882a593Smuzhiyun #include <linux/init.h>
109*4882a593Smuzhiyun #include <linux/module.h>
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #include <asm/io.h>
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define DRV_NAME "cmd640"
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static bool cmd640_vlb;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun  * CMD640 specific registers definition.
119*4882a593Smuzhiyun  */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define VID		0x00
122*4882a593Smuzhiyun #define DID		0x02
123*4882a593Smuzhiyun #define PCMD		0x04
124*4882a593Smuzhiyun #define   PCMD_ENA	0x01
125*4882a593Smuzhiyun #define PSTTS		0x06
126*4882a593Smuzhiyun #define REVID		0x08
127*4882a593Smuzhiyun #define PROGIF		0x09
128*4882a593Smuzhiyun #define SUBCL		0x0a
129*4882a593Smuzhiyun #define BASCL		0x0b
130*4882a593Smuzhiyun #define BaseA0		0x10
131*4882a593Smuzhiyun #define BaseA1		0x14
132*4882a593Smuzhiyun #define BaseA2		0x18
133*4882a593Smuzhiyun #define BaseA3		0x1c
134*4882a593Smuzhiyun #define INTLINE		0x3c
135*4882a593Smuzhiyun #define INPINE		0x3d
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define	CFR		0x50
138*4882a593Smuzhiyun #define   CFR_DEVREV		0x03
139*4882a593Smuzhiyun #define   CFR_IDE01INTR		0x04
140*4882a593Smuzhiyun #define	  CFR_DEVID		0x18
141*4882a593Smuzhiyun #define	  CFR_AT_VESA_078h	0x20
142*4882a593Smuzhiyun #define	  CFR_DSA1		0x40
143*4882a593Smuzhiyun #define	  CFR_DSA0		0x80
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define CNTRL		0x51
146*4882a593Smuzhiyun #define	  CNTRL_DIS_RA0		0x40
147*4882a593Smuzhiyun #define   CNTRL_DIS_RA1		0x80
148*4882a593Smuzhiyun #define	  CNTRL_ENA_2ND		0x08
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define	CMDTIM		0x52
151*4882a593Smuzhiyun #define	ARTTIM0		0x53
152*4882a593Smuzhiyun #define	DRWTIM0		0x54
153*4882a593Smuzhiyun #define ARTTIM1 	0x55
154*4882a593Smuzhiyun #define DRWTIM1		0x56
155*4882a593Smuzhiyun #define ARTTIM23	0x57
156*4882a593Smuzhiyun #define   ARTTIM23_DIS_RA2	0x04
157*4882a593Smuzhiyun #define   ARTTIM23_DIS_RA3	0x08
158*4882a593Smuzhiyun #define   ARTTIM23_IDE23INTR	0x10
159*4882a593Smuzhiyun #define DRWTIM23	0x58
160*4882a593Smuzhiyun #define BRST		0x59
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun  * Registers and masks for easy access by drive index:
164*4882a593Smuzhiyun  */
165*4882a593Smuzhiyun static u8 prefetch_regs[4]  = {CNTRL, CNTRL, ARTTIM23, ARTTIM23};
166*4882a593Smuzhiyun static u8 prefetch_masks[4] = {CNTRL_DIS_RA0, CNTRL_DIS_RA1, ARTTIM23_DIS_RA2, ARTTIM23_DIS_RA3};
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_CMD640_ENHANCED
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23};
171*4882a593Smuzhiyun static u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM23, DRWTIM23};
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun  * Current cmd640 timing values for each drive.
175*4882a593Smuzhiyun  * The defaults for each are the slowest possible timings.
176*4882a593Smuzhiyun  */
177*4882a593Smuzhiyun static u8 setup_counts[4]    = {4, 4, 4, 4};     /* Address setup count (in clocks) */
178*4882a593Smuzhiyun static u8 active_counts[4]   = {16, 16, 16, 16}; /* Active count   (encoded) */
179*4882a593Smuzhiyun static u8 recovery_counts[4] = {16, 16, 16, 16}; /* Recovery count (encoded) */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #endif /* CONFIG_BLK_DEV_CMD640_ENHANCED */
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static DEFINE_SPINLOCK(cmd640_lock);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun  * Interface to access cmd640x registers
187*4882a593Smuzhiyun  */
188*4882a593Smuzhiyun static unsigned int cmd640_key;
189*4882a593Smuzhiyun static void (*__put_cmd640_reg)(u16 reg, u8 val);
190*4882a593Smuzhiyun static u8 (*__get_cmd640_reg)(u16 reg);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun  * This is read from the CFR reg, and is used in several places.
194*4882a593Smuzhiyun  */
195*4882a593Smuzhiyun static unsigned int cmd640_chip_version;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /*
198*4882a593Smuzhiyun  * The CMD640x chip does not support DWORD config write cycles, but some
199*4882a593Smuzhiyun  * of the BIOSes use them to implement the config services.
200*4882a593Smuzhiyun  * Therefore, we must use direct IO instead.
201*4882a593Smuzhiyun  */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* PCI method 1 access */
204*4882a593Smuzhiyun 
put_cmd640_reg_pci1(u16 reg,u8 val)205*4882a593Smuzhiyun static void put_cmd640_reg_pci1(u16 reg, u8 val)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	outl_p((reg & 0xfc) | cmd640_key, 0xcf8);
208*4882a593Smuzhiyun 	outb_p(val, (reg & 3) | 0xcfc);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
get_cmd640_reg_pci1(u16 reg)211*4882a593Smuzhiyun static u8 get_cmd640_reg_pci1(u16 reg)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	outl_p((reg & 0xfc) | cmd640_key, 0xcf8);
214*4882a593Smuzhiyun 	return inb_p((reg & 3) | 0xcfc);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* PCI method 2 access (from CMD datasheet) */
218*4882a593Smuzhiyun 
put_cmd640_reg_pci2(u16 reg,u8 val)219*4882a593Smuzhiyun static void put_cmd640_reg_pci2(u16 reg, u8 val)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	outb_p(0x10, 0xcf8);
222*4882a593Smuzhiyun 	outb_p(val, cmd640_key + reg);
223*4882a593Smuzhiyun 	outb_p(0, 0xcf8);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
get_cmd640_reg_pci2(u16 reg)226*4882a593Smuzhiyun static u8 get_cmd640_reg_pci2(u16 reg)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	u8 b;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	outb_p(0x10, 0xcf8);
231*4882a593Smuzhiyun 	b = inb_p(cmd640_key + reg);
232*4882a593Smuzhiyun 	outb_p(0, 0xcf8);
233*4882a593Smuzhiyun 	return b;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* VLB access */
237*4882a593Smuzhiyun 
put_cmd640_reg_vlb(u16 reg,u8 val)238*4882a593Smuzhiyun static void put_cmd640_reg_vlb(u16 reg, u8 val)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	outb_p(reg, cmd640_key);
241*4882a593Smuzhiyun 	outb_p(val, cmd640_key + 4);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
get_cmd640_reg_vlb(u16 reg)244*4882a593Smuzhiyun static u8 get_cmd640_reg_vlb(u16 reg)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	outb_p(reg, cmd640_key);
247*4882a593Smuzhiyun 	return inb_p(cmd640_key + 4);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
get_cmd640_reg(u16 reg)250*4882a593Smuzhiyun static u8 get_cmd640_reg(u16 reg)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	unsigned long flags;
253*4882a593Smuzhiyun 	u8 b;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	spin_lock_irqsave(&cmd640_lock, flags);
256*4882a593Smuzhiyun 	b = __get_cmd640_reg(reg);
257*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cmd640_lock, flags);
258*4882a593Smuzhiyun 	return b;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
put_cmd640_reg(u16 reg,u8 val)261*4882a593Smuzhiyun static void put_cmd640_reg(u16 reg, u8 val)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	unsigned long flags;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	spin_lock_irqsave(&cmd640_lock, flags);
266*4882a593Smuzhiyun 	__put_cmd640_reg(reg, val);
267*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cmd640_lock, flags);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
match_pci_cmd640_device(void)270*4882a593Smuzhiyun static int __init match_pci_cmd640_device(void)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	const u8 ven_dev[4] = {0x95, 0x10, 0x40, 0x06};
273*4882a593Smuzhiyun 	unsigned int i;
274*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
275*4882a593Smuzhiyun 		if (get_cmd640_reg(i) != ven_dev[i])
276*4882a593Smuzhiyun 			return 0;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun #ifdef STUPIDLY_TRUST_BROKEN_PCMD_ENA_BIT
279*4882a593Smuzhiyun 	if ((get_cmd640_reg(PCMD) & PCMD_ENA) == 0) {
280*4882a593Smuzhiyun 		printk("ide: cmd640 on PCI disabled by BIOS\n");
281*4882a593Smuzhiyun 		return 0;
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun #endif /* STUPIDLY_TRUST_BROKEN_PCMD_ENA_BIT */
284*4882a593Smuzhiyun 	return 1; /* success */
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun  * Probe for CMD640x -- pci method 1
289*4882a593Smuzhiyun  */
probe_for_cmd640_pci1(void)290*4882a593Smuzhiyun static int __init probe_for_cmd640_pci1(void)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	__get_cmd640_reg = get_cmd640_reg_pci1;
293*4882a593Smuzhiyun 	__put_cmd640_reg = put_cmd640_reg_pci1;
294*4882a593Smuzhiyun 	for (cmd640_key = 0x80000000;
295*4882a593Smuzhiyun 	     cmd640_key <= 0x8000f800;
296*4882a593Smuzhiyun 	     cmd640_key += 0x800) {
297*4882a593Smuzhiyun 		if (match_pci_cmd640_device())
298*4882a593Smuzhiyun 			return 1; /* success */
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 	return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun  * Probe for CMD640x -- pci method 2
305*4882a593Smuzhiyun  */
probe_for_cmd640_pci2(void)306*4882a593Smuzhiyun static int __init probe_for_cmd640_pci2(void)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	__get_cmd640_reg = get_cmd640_reg_pci2;
309*4882a593Smuzhiyun 	__put_cmd640_reg = put_cmd640_reg_pci2;
310*4882a593Smuzhiyun 	for (cmd640_key = 0xc000; cmd640_key <= 0xcf00; cmd640_key += 0x100) {
311*4882a593Smuzhiyun 		if (match_pci_cmd640_device())
312*4882a593Smuzhiyun 			return 1; /* success */
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 	return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /*
318*4882a593Smuzhiyun  * Probe for CMD640x -- vlb
319*4882a593Smuzhiyun  */
probe_for_cmd640_vlb(void)320*4882a593Smuzhiyun static int __init probe_for_cmd640_vlb(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	u8 b;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	__get_cmd640_reg = get_cmd640_reg_vlb;
325*4882a593Smuzhiyun 	__put_cmd640_reg = put_cmd640_reg_vlb;
326*4882a593Smuzhiyun 	cmd640_key = 0x178;
327*4882a593Smuzhiyun 	b = get_cmd640_reg(CFR);
328*4882a593Smuzhiyun 	if (b == 0xff || b == 0x00 || (b & CFR_AT_VESA_078h)) {
329*4882a593Smuzhiyun 		cmd640_key = 0x78;
330*4882a593Smuzhiyun 		b = get_cmd640_reg(CFR);
331*4882a593Smuzhiyun 		if (b == 0xff || b == 0x00 || !(b & CFR_AT_VESA_078h))
332*4882a593Smuzhiyun 			return 0;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 	return 1; /* success */
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /*
338*4882a593Smuzhiyun  *  Returns 1 if an IDE interface/drive exists at 0x170,
339*4882a593Smuzhiyun  *  Returns 0 otherwise.
340*4882a593Smuzhiyun  */
secondary_port_responding(void)341*4882a593Smuzhiyun static int __init secondary_port_responding(void)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	unsigned long flags;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	spin_lock_irqsave(&cmd640_lock, flags);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	outb_p(0x0a, 0x176);	/* select drive0 */
348*4882a593Smuzhiyun 	udelay(100);
349*4882a593Smuzhiyun 	if ((inb_p(0x176) & 0x1f) != 0x0a) {
350*4882a593Smuzhiyun 		outb_p(0x1a, 0x176); /* select drive1 */
351*4882a593Smuzhiyun 		udelay(100);
352*4882a593Smuzhiyun 		if ((inb_p(0x176) & 0x1f) != 0x1a) {
353*4882a593Smuzhiyun 			spin_unlock_irqrestore(&cmd640_lock, flags);
354*4882a593Smuzhiyun 			return 0; /* nothing responded */
355*4882a593Smuzhiyun 		}
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cmd640_lock, flags);
358*4882a593Smuzhiyun 	return 1; /* success */
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #ifdef CMD640_DUMP_REGS
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun  * Dump out all cmd640 registers.  May be called from ide.c
364*4882a593Smuzhiyun  */
cmd640_dump_regs(void)365*4882a593Smuzhiyun static void cmd640_dump_regs(void)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	unsigned int reg = cmd640_vlb ? 0x50 : 0x00;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Dump current state of chip registers */
370*4882a593Smuzhiyun 	printk("ide: cmd640 internal register dump:");
371*4882a593Smuzhiyun 	for (; reg <= 0x59; reg++) {
372*4882a593Smuzhiyun 		if (!(reg & 0x0f))
373*4882a593Smuzhiyun 			printk("\n%04x:", reg);
374*4882a593Smuzhiyun 		printk(" %02x", get_cmd640_reg(reg));
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 	printk("\n");
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun 
__set_prefetch_mode(ide_drive_t * drive,int mode)380*4882a593Smuzhiyun static void __set_prefetch_mode(ide_drive_t *drive, int mode)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	if (mode) {	/* want prefetch on? */
383*4882a593Smuzhiyun #if CMD640_PREFETCH_MASKS
384*4882a593Smuzhiyun 		drive->dev_flags |= IDE_DFLAG_NO_UNMASK;
385*4882a593Smuzhiyun 		drive->dev_flags &= ~IDE_DFLAG_UNMASK;
386*4882a593Smuzhiyun #endif
387*4882a593Smuzhiyun 		drive->dev_flags &= ~IDE_DFLAG_NO_IO_32BIT;
388*4882a593Smuzhiyun 	} else {
389*4882a593Smuzhiyun 		drive->dev_flags &= ~IDE_DFLAG_NO_UNMASK;
390*4882a593Smuzhiyun 		drive->dev_flags |= IDE_DFLAG_NO_IO_32BIT;
391*4882a593Smuzhiyun 		drive->io_32bit = 0;
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun #ifndef CONFIG_BLK_DEV_CMD640_ENHANCED
396*4882a593Smuzhiyun /*
397*4882a593Smuzhiyun  * Check whether prefetch is on for a drive,
398*4882a593Smuzhiyun  * and initialize the unmask flags for safe operation.
399*4882a593Smuzhiyun  */
check_prefetch(ide_drive_t * drive,unsigned int index)400*4882a593Smuzhiyun static void __init check_prefetch(ide_drive_t *drive, unsigned int index)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	u8 b = get_cmd640_reg(prefetch_regs[index]);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	__set_prefetch_mode(drive, (b & prefetch_masks[index]) ? 0 : 1);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun #else
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /*
409*4882a593Smuzhiyun  * Sets prefetch mode for a drive.
410*4882a593Smuzhiyun  */
set_prefetch_mode(ide_drive_t * drive,unsigned int index,int mode)411*4882a593Smuzhiyun static void set_prefetch_mode(ide_drive_t *drive, unsigned int index, int mode)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	unsigned long flags;
414*4882a593Smuzhiyun 	int reg = prefetch_regs[index];
415*4882a593Smuzhiyun 	u8 b;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	spin_lock_irqsave(&cmd640_lock, flags);
418*4882a593Smuzhiyun 	b = __get_cmd640_reg(reg);
419*4882a593Smuzhiyun 	__set_prefetch_mode(drive, mode);
420*4882a593Smuzhiyun 	if (mode)
421*4882a593Smuzhiyun 		b &= ~prefetch_masks[index];	/* enable prefetch */
422*4882a593Smuzhiyun 	else
423*4882a593Smuzhiyun 		b |= prefetch_masks[index];	/* disable prefetch */
424*4882a593Smuzhiyun 	__put_cmd640_reg(reg, b);
425*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cmd640_lock, flags);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun /*
429*4882a593Smuzhiyun  * Dump out current drive clocks settings
430*4882a593Smuzhiyun  */
display_clocks(unsigned int index)431*4882a593Smuzhiyun static void display_clocks(unsigned int index)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	u8 active_count, recovery_count;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	active_count = active_counts[index];
436*4882a593Smuzhiyun 	if (active_count == 1)
437*4882a593Smuzhiyun 		++active_count;
438*4882a593Smuzhiyun 	recovery_count = recovery_counts[index];
439*4882a593Smuzhiyun 	if (active_count > 3 && recovery_count == 1)
440*4882a593Smuzhiyun 		++recovery_count;
441*4882a593Smuzhiyun 	if (cmd640_chip_version > 1)
442*4882a593Smuzhiyun 		recovery_count += 1;  /* cmd640b uses (count + 1)*/
443*4882a593Smuzhiyun 	printk(", clocks=%d/%d/%d\n", setup_counts[index], active_count, recovery_count);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun /*
447*4882a593Smuzhiyun  * Pack active and recovery counts into single byte representation
448*4882a593Smuzhiyun  * used by controller
449*4882a593Smuzhiyun  */
pack_nibbles(u8 upper,u8 lower)450*4882a593Smuzhiyun static inline u8 pack_nibbles(u8 upper, u8 lower)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	return ((upper & 0x0f) << 4) | (lower & 0x0f);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun  * This routine writes the prepared setup/active/recovery counts
457*4882a593Smuzhiyun  * for a drive into the cmd640 chipset registers to active them.
458*4882a593Smuzhiyun  */
program_drive_counts(ide_drive_t * drive,unsigned int index)459*4882a593Smuzhiyun static void program_drive_counts(ide_drive_t *drive, unsigned int index)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	unsigned long flags;
462*4882a593Smuzhiyun 	u8 setup_count    = setup_counts[index];
463*4882a593Smuzhiyun 	u8 active_count   = active_counts[index];
464*4882a593Smuzhiyun 	u8 recovery_count = recovery_counts[index];
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/*
467*4882a593Smuzhiyun 	 * Set up address setup count and drive read/write timing registers.
468*4882a593Smuzhiyun 	 * Primary interface has individual count/timing registers for
469*4882a593Smuzhiyun 	 * each drive.  Secondary interface has one common set of registers,
470*4882a593Smuzhiyun 	 * so we merge the timings, using the slowest value for each timing.
471*4882a593Smuzhiyun 	 */
472*4882a593Smuzhiyun 	if (index > 1) {
473*4882a593Smuzhiyun 		ide_drive_t *peer = ide_get_pair_dev(drive);
474*4882a593Smuzhiyun 		unsigned int mate = index ^ 1;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		if (peer) {
477*4882a593Smuzhiyun 			if (setup_count < setup_counts[mate])
478*4882a593Smuzhiyun 				setup_count = setup_counts[mate];
479*4882a593Smuzhiyun 			if (active_count < active_counts[mate])
480*4882a593Smuzhiyun 				active_count = active_counts[mate];
481*4882a593Smuzhiyun 			if (recovery_count < recovery_counts[mate])
482*4882a593Smuzhiyun 				recovery_count = recovery_counts[mate];
483*4882a593Smuzhiyun 		}
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/*
487*4882a593Smuzhiyun 	 * Convert setup_count to internal chipset representation
488*4882a593Smuzhiyun 	 */
489*4882a593Smuzhiyun 	switch (setup_count) {
490*4882a593Smuzhiyun 	case 4:	 setup_count = 0x00; break;
491*4882a593Smuzhiyun 	case 3:	 setup_count = 0x80; break;
492*4882a593Smuzhiyun 	case 1:
493*4882a593Smuzhiyun 	case 2:	 setup_count = 0x40; break;
494*4882a593Smuzhiyun 	default: setup_count = 0xc0; /* case 5 */
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	/*
498*4882a593Smuzhiyun 	 * Now that everything is ready, program the new timings
499*4882a593Smuzhiyun 	 */
500*4882a593Smuzhiyun 	spin_lock_irqsave(&cmd640_lock, flags);
501*4882a593Smuzhiyun 	/*
502*4882a593Smuzhiyun 	 * Program the address_setup clocks into ARTTIM reg,
503*4882a593Smuzhiyun 	 * and then the active/recovery counts into the DRWTIM reg
504*4882a593Smuzhiyun 	 * (this converts counts of 16 into counts of zero -- okay).
505*4882a593Smuzhiyun 	 */
506*4882a593Smuzhiyun 	setup_count |= __get_cmd640_reg(arttim_regs[index]) & 0x3f;
507*4882a593Smuzhiyun 	__put_cmd640_reg(arttim_regs[index], setup_count);
508*4882a593Smuzhiyun 	__put_cmd640_reg(drwtim_regs[index], pack_nibbles(active_count, recovery_count));
509*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cmd640_lock, flags);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun /*
513*4882a593Smuzhiyun  * Set a specific pio_mode for a drive
514*4882a593Smuzhiyun  */
cmd640_set_mode(ide_drive_t * drive,unsigned int index,u8 pio_mode,unsigned int cycle_time)515*4882a593Smuzhiyun static void cmd640_set_mode(ide_drive_t *drive, unsigned int index,
516*4882a593Smuzhiyun 			    u8 pio_mode, unsigned int cycle_time)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct ide_timing *t;
519*4882a593Smuzhiyun 	int setup_time, active_time, recovery_time, clock_time;
520*4882a593Smuzhiyun 	u8 setup_count, active_count, recovery_count, recovery_count2, cycle_count;
521*4882a593Smuzhiyun 	int bus_speed;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (cmd640_vlb)
524*4882a593Smuzhiyun 		bus_speed = ide_vlb_clk ? ide_vlb_clk : 50;
525*4882a593Smuzhiyun 	else
526*4882a593Smuzhiyun 		bus_speed = ide_pci_clk ? ide_pci_clk : 33;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (pio_mode > 5)
529*4882a593Smuzhiyun 		pio_mode = 5;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	t = ide_timing_find_mode(XFER_PIO_0 + pio_mode);
532*4882a593Smuzhiyun 	setup_time  = t->setup;
533*4882a593Smuzhiyun 	active_time = t->active;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	recovery_time = cycle_time - (setup_time + active_time);
536*4882a593Smuzhiyun 	clock_time = 1000 / bus_speed;
537*4882a593Smuzhiyun 	cycle_count = DIV_ROUND_UP(cycle_time, clock_time);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	setup_count = DIV_ROUND_UP(setup_time, clock_time);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	active_count = DIV_ROUND_UP(active_time, clock_time);
542*4882a593Smuzhiyun 	if (active_count < 2)
543*4882a593Smuzhiyun 		active_count = 2; /* minimum allowed by cmd640 */
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	recovery_count = DIV_ROUND_UP(recovery_time, clock_time);
546*4882a593Smuzhiyun 	recovery_count2 = cycle_count - (setup_count + active_count);
547*4882a593Smuzhiyun 	if (recovery_count2 > recovery_count)
548*4882a593Smuzhiyun 		recovery_count = recovery_count2;
549*4882a593Smuzhiyun 	if (recovery_count < 2)
550*4882a593Smuzhiyun 		recovery_count = 2; /* minimum allowed by cmd640 */
551*4882a593Smuzhiyun 	if (recovery_count > 17) {
552*4882a593Smuzhiyun 		active_count += recovery_count - 17;
553*4882a593Smuzhiyun 		recovery_count = 17;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 	if (active_count > 16)
556*4882a593Smuzhiyun 		active_count = 16; /* maximum allowed by cmd640 */
557*4882a593Smuzhiyun 	if (cmd640_chip_version > 1)
558*4882a593Smuzhiyun 		recovery_count -= 1;  /* cmd640b uses (count + 1)*/
559*4882a593Smuzhiyun 	if (recovery_count > 16)
560*4882a593Smuzhiyun 		recovery_count = 16; /* maximum allowed by cmd640 */
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	setup_counts[index]    = setup_count;
563*4882a593Smuzhiyun 	active_counts[index]   = active_count;
564*4882a593Smuzhiyun 	recovery_counts[index] = recovery_count;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/*
567*4882a593Smuzhiyun 	 * In a perfect world, we might set the drive pio mode here
568*4882a593Smuzhiyun 	 * (using WIN_SETFEATURE) before continuing.
569*4882a593Smuzhiyun 	 *
570*4882a593Smuzhiyun 	 * But we do not, because:
571*4882a593Smuzhiyun 	 *	1) this is the wrong place to do it (proper is do_special() in ide.c)
572*4882a593Smuzhiyun 	 * 	2) in practice this is rarely, if ever, necessary
573*4882a593Smuzhiyun 	 */
574*4882a593Smuzhiyun 	program_drive_counts(drive, index);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
cmd640_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)577*4882a593Smuzhiyun static void cmd640_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	unsigned int index = 0, cycle_time;
580*4882a593Smuzhiyun 	const u8 pio = drive->pio_mode - XFER_PIO_0;
581*4882a593Smuzhiyun 	u8 b;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	switch (pio) {
584*4882a593Smuzhiyun 	case 6: /* set fast-devsel off */
585*4882a593Smuzhiyun 	case 7: /* set fast-devsel on */
586*4882a593Smuzhiyun 		b = get_cmd640_reg(CNTRL) & ~0x27;
587*4882a593Smuzhiyun 		if (pio & 1)
588*4882a593Smuzhiyun 			b |= 0x27;
589*4882a593Smuzhiyun 		put_cmd640_reg(CNTRL, b);
590*4882a593Smuzhiyun 		printk("%s: %sabled cmd640 fast host timing (devsel)\n",
591*4882a593Smuzhiyun 			drive->name, (pio & 1) ? "en" : "dis");
592*4882a593Smuzhiyun 		return;
593*4882a593Smuzhiyun 	case 8: /* set prefetch off */
594*4882a593Smuzhiyun 	case 9: /* set prefetch on */
595*4882a593Smuzhiyun 		set_prefetch_mode(drive, index, pio & 1);
596*4882a593Smuzhiyun 		printk("%s: %sabled cmd640 prefetch\n",
597*4882a593Smuzhiyun 			drive->name, (pio & 1) ? "en" : "dis");
598*4882a593Smuzhiyun 		return;
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	cycle_time = ide_pio_cycle_time(drive, pio);
602*4882a593Smuzhiyun 	cmd640_set_mode(drive, index, pio, cycle_time);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	printk("%s: selected cmd640 PIO mode%d (%dns)",
605*4882a593Smuzhiyun 		drive->name, pio, cycle_time);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	display_clocks(index);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun #endif /* CONFIG_BLK_DEV_CMD640_ENHANCED */
610*4882a593Smuzhiyun 
cmd640_init_dev(ide_drive_t * drive)611*4882a593Smuzhiyun static void __init cmd640_init_dev(ide_drive_t *drive)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun 	unsigned int i = drive->hwif->channel * 2 + (drive->dn & 1);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_CMD640_ENHANCED
616*4882a593Smuzhiyun 	/*
617*4882a593Smuzhiyun 	 * Reset timing to the slowest speed and turn off prefetch.
618*4882a593Smuzhiyun 	 * This way, the drive identify code has a better chance.
619*4882a593Smuzhiyun 	 */
620*4882a593Smuzhiyun 	setup_counts[i]    =  4;	/* max possible */
621*4882a593Smuzhiyun 	active_counts[i]   = 16;	/* max possible */
622*4882a593Smuzhiyun 	recovery_counts[i] = 16;	/* max possible */
623*4882a593Smuzhiyun 	program_drive_counts(drive, i);
624*4882a593Smuzhiyun 	set_prefetch_mode(drive, i, 0);
625*4882a593Smuzhiyun 	printk(KERN_INFO DRV_NAME ": drive%d timings/prefetch cleared\n", i);
626*4882a593Smuzhiyun #else
627*4882a593Smuzhiyun 	/*
628*4882a593Smuzhiyun 	 * Set the drive unmask flags to match the prefetch setting.
629*4882a593Smuzhiyun 	 */
630*4882a593Smuzhiyun 	check_prefetch(drive, i);
631*4882a593Smuzhiyun 	printk(KERN_INFO DRV_NAME ": drive%d timings/prefetch(%s) preserved\n",
632*4882a593Smuzhiyun 		i, (drive->dev_flags & IDE_DFLAG_NO_IO_32BIT) ? "off" : "on");
633*4882a593Smuzhiyun #endif /* CONFIG_BLK_DEV_CMD640_ENHANCED */
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
cmd640_test_irq(ide_hwif_t * hwif)636*4882a593Smuzhiyun static int cmd640_test_irq(ide_hwif_t *hwif)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	int irq_reg		= hwif->channel ? ARTTIM23 : CFR;
639*4882a593Smuzhiyun 	u8  irq_mask		= hwif->channel ? ARTTIM23_IDE23INTR :
640*4882a593Smuzhiyun 						  CFR_IDE01INTR;
641*4882a593Smuzhiyun 	u8  irq_stat		= get_cmd640_reg(irq_reg);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	return (irq_stat & irq_mask) ? 1 : 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const struct ide_port_ops cmd640_port_ops = {
647*4882a593Smuzhiyun 	.init_dev		= cmd640_init_dev,
648*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_CMD640_ENHANCED
649*4882a593Smuzhiyun 	.set_pio_mode		= cmd640_set_pio_mode,
650*4882a593Smuzhiyun #endif
651*4882a593Smuzhiyun 	.test_irq		= cmd640_test_irq,
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun 
pci_conf1(void)654*4882a593Smuzhiyun static int pci_conf1(void)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	unsigned long flags;
657*4882a593Smuzhiyun 	u32 tmp;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	spin_lock_irqsave(&cmd640_lock, flags);
660*4882a593Smuzhiyun 	outb(0x01, 0xCFB);
661*4882a593Smuzhiyun 	tmp = inl(0xCF8);
662*4882a593Smuzhiyun 	outl(0x80000000, 0xCF8);
663*4882a593Smuzhiyun 	if (inl(0xCF8) == 0x80000000) {
664*4882a593Smuzhiyun 		outl(tmp, 0xCF8);
665*4882a593Smuzhiyun 		spin_unlock_irqrestore(&cmd640_lock, flags);
666*4882a593Smuzhiyun 		return 1;
667*4882a593Smuzhiyun 	}
668*4882a593Smuzhiyun 	outl(tmp, 0xCF8);
669*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cmd640_lock, flags);
670*4882a593Smuzhiyun 	return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
pci_conf2(void)673*4882a593Smuzhiyun static int pci_conf2(void)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	unsigned long flags;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	spin_lock_irqsave(&cmd640_lock, flags);
678*4882a593Smuzhiyun 	outb(0x00, 0xCFB);
679*4882a593Smuzhiyun 	outb(0x00, 0xCF8);
680*4882a593Smuzhiyun 	outb(0x00, 0xCFA);
681*4882a593Smuzhiyun 	if (inb(0xCF8) == 0x00 && inb(0xCF8) == 0x00) {
682*4882a593Smuzhiyun 		spin_unlock_irqrestore(&cmd640_lock, flags);
683*4882a593Smuzhiyun 		return 1;
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cmd640_lock, flags);
686*4882a593Smuzhiyun 	return 0;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static const struct ide_port_info cmd640_port_info __initconst = {
690*4882a593Smuzhiyun 	.chipset		= ide_cmd640,
691*4882a593Smuzhiyun 	.host_flags		= IDE_HFLAG_SERIALIZE |
692*4882a593Smuzhiyun 				  IDE_HFLAG_NO_DMA |
693*4882a593Smuzhiyun 				  IDE_HFLAG_ABUSE_PREFETCH |
694*4882a593Smuzhiyun 				  IDE_HFLAG_ABUSE_FAST_DEVSEL,
695*4882a593Smuzhiyun 	.port_ops		= &cmd640_port_ops,
696*4882a593Smuzhiyun 	.pio_mask		= ATA_PIO5,
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun 
cmd640x_init_one(unsigned long base,unsigned long ctl)699*4882a593Smuzhiyun static int __init cmd640x_init_one(unsigned long base, unsigned long ctl)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	if (!request_region(base, 8, DRV_NAME)) {
702*4882a593Smuzhiyun 		printk(KERN_ERR "%s: I/O resource 0x%lX-0x%lX not free.\n",
703*4882a593Smuzhiyun 				DRV_NAME, base, base + 7);
704*4882a593Smuzhiyun 		return -EBUSY;
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (!request_region(ctl, 1, DRV_NAME)) {
708*4882a593Smuzhiyun 		printk(KERN_ERR "%s: I/O resource 0x%lX not free.\n",
709*4882a593Smuzhiyun 				DRV_NAME, ctl);
710*4882a593Smuzhiyun 		release_region(base, 8);
711*4882a593Smuzhiyun 		return -EBUSY;
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun /*
718*4882a593Smuzhiyun  * Probe for a cmd640 chipset, and initialize it if found.
719*4882a593Smuzhiyun  */
cmd640x_init(void)720*4882a593Smuzhiyun static int __init cmd640x_init(void)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	int second_port_cmd640 = 0, rc;
723*4882a593Smuzhiyun 	const char *bus_type, *port2;
724*4882a593Smuzhiyun 	u8 b, cfr;
725*4882a593Smuzhiyun 	struct ide_hw hw[2], *hws[2];
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (cmd640_vlb && probe_for_cmd640_vlb()) {
728*4882a593Smuzhiyun 		bus_type = "VLB";
729*4882a593Smuzhiyun 	} else {
730*4882a593Smuzhiyun 		cmd640_vlb = 0;
731*4882a593Smuzhiyun 		/* Find out what kind of PCI probing is supported otherwise
732*4882a593Smuzhiyun 		   Justin Gibbs will sulk.. */
733*4882a593Smuzhiyun 		if (pci_conf1() && probe_for_cmd640_pci1())
734*4882a593Smuzhiyun 			bus_type = "PCI (type1)";
735*4882a593Smuzhiyun 		else if (pci_conf2() && probe_for_cmd640_pci2())
736*4882a593Smuzhiyun 			bus_type = "PCI (type2)";
737*4882a593Smuzhiyun 		else
738*4882a593Smuzhiyun 			return 0;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 	/*
741*4882a593Smuzhiyun 	 * Undocumented magic (there is no 0x5b reg in specs)
742*4882a593Smuzhiyun 	 */
743*4882a593Smuzhiyun 	put_cmd640_reg(0x5b, 0xbd);
744*4882a593Smuzhiyun 	if (get_cmd640_reg(0x5b) != 0xbd) {
745*4882a593Smuzhiyun 		printk(KERN_ERR "ide: cmd640 init failed: wrong value in reg 0x5b\n");
746*4882a593Smuzhiyun 		return 0;
747*4882a593Smuzhiyun 	}
748*4882a593Smuzhiyun 	put_cmd640_reg(0x5b, 0);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun #ifdef CMD640_DUMP_REGS
751*4882a593Smuzhiyun 	cmd640_dump_regs();
752*4882a593Smuzhiyun #endif
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/*
755*4882a593Smuzhiyun 	 * Documented magic begins here
756*4882a593Smuzhiyun 	 */
757*4882a593Smuzhiyun 	cfr = get_cmd640_reg(CFR);
758*4882a593Smuzhiyun 	cmd640_chip_version = cfr & CFR_DEVREV;
759*4882a593Smuzhiyun 	if (cmd640_chip_version == 0) {
760*4882a593Smuzhiyun 		printk("ide: bad cmd640 revision: %d\n", cmd640_chip_version);
761*4882a593Smuzhiyun 		return 0;
762*4882a593Smuzhiyun 	}
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	rc = cmd640x_init_one(0x1f0, 0x3f6);
765*4882a593Smuzhiyun 	if (rc)
766*4882a593Smuzhiyun 		return rc;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	rc = cmd640x_init_one(0x170, 0x376);
769*4882a593Smuzhiyun 	if (rc) {
770*4882a593Smuzhiyun 		release_region(0x3f6, 1);
771*4882a593Smuzhiyun 		release_region(0x1f0, 8);
772*4882a593Smuzhiyun 		return rc;
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	memset(&hw, 0, sizeof(hw));
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	ide_std_init_ports(&hw[0], 0x1f0, 0x3f6);
778*4882a593Smuzhiyun 	hw[0].irq = 14;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	ide_std_init_ports(&hw[1], 0x170, 0x376);
781*4882a593Smuzhiyun 	hw[1].irq = 15;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	printk(KERN_INFO "cmd640: buggy cmd640%c interface on %s, config=0x%02x"
784*4882a593Smuzhiyun 			 "\n", 'a' + cmd640_chip_version - 1, bus_type, cfr);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	/*
787*4882a593Smuzhiyun 	 * Initialize data for primary port
788*4882a593Smuzhiyun 	 */
789*4882a593Smuzhiyun 	hws[0] = &hw[0];
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/*
792*4882a593Smuzhiyun 	 * Ensure compatibility by always using the slowest timings
793*4882a593Smuzhiyun 	 * for access to the drive's command register block,
794*4882a593Smuzhiyun 	 * and reset the prefetch burstsize to default (512 bytes).
795*4882a593Smuzhiyun 	 *
796*4882a593Smuzhiyun 	 * Maybe we need a way to NOT do these on *some* systems?
797*4882a593Smuzhiyun 	 */
798*4882a593Smuzhiyun 	put_cmd640_reg(CMDTIM, 0);
799*4882a593Smuzhiyun 	put_cmd640_reg(BRST, 0x40);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	b = get_cmd640_reg(CNTRL);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	/*
804*4882a593Smuzhiyun 	 * Try to enable the secondary interface, if not already enabled
805*4882a593Smuzhiyun 	 */
806*4882a593Smuzhiyun 	if (secondary_port_responding()) {
807*4882a593Smuzhiyun 		if ((b & CNTRL_ENA_2ND)) {
808*4882a593Smuzhiyun 			second_port_cmd640 = 1;
809*4882a593Smuzhiyun 			port2 = "okay";
810*4882a593Smuzhiyun 		} else if (cmd640_vlb) {
811*4882a593Smuzhiyun 			second_port_cmd640 = 1;
812*4882a593Smuzhiyun 			port2 = "alive";
813*4882a593Smuzhiyun 		} else
814*4882a593Smuzhiyun 			port2 = "not cmd640";
815*4882a593Smuzhiyun 	} else {
816*4882a593Smuzhiyun 		put_cmd640_reg(CNTRL, b ^ CNTRL_ENA_2ND); /* toggle the bit */
817*4882a593Smuzhiyun 		if (secondary_port_responding()) {
818*4882a593Smuzhiyun 			second_port_cmd640 = 1;
819*4882a593Smuzhiyun 			port2 = "enabled";
820*4882a593Smuzhiyun 		} else {
821*4882a593Smuzhiyun 			put_cmd640_reg(CNTRL, b); /* restore original setting */
822*4882a593Smuzhiyun 			port2 = "not responding";
823*4882a593Smuzhiyun 		}
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/*
827*4882a593Smuzhiyun 	 * Initialize data for secondary cmd640 port, if enabled
828*4882a593Smuzhiyun 	 */
829*4882a593Smuzhiyun 	if (second_port_cmd640)
830*4882a593Smuzhiyun 		hws[1] = &hw[1];
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	printk(KERN_INFO "cmd640: %sserialized, secondary interface %s\n",
833*4882a593Smuzhiyun 			 second_port_cmd640 ? "" : "not ", port2);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun #ifdef CMD640_DUMP_REGS
836*4882a593Smuzhiyun 	cmd640_dump_regs();
837*4882a593Smuzhiyun #endif
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return ide_host_add(&cmd640_port_info, hws, second_port_cmd640 ? 2 : 1,
840*4882a593Smuzhiyun 			    NULL);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun module_param_named(probe_vlb, cmd640_vlb, bool, 0);
844*4882a593Smuzhiyun MODULE_PARM_DESC(probe_vlb, "probe for VLB version of CMD640 chipset");
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun module_init(cmd640x_init);
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun MODULE_LICENSE("GPL");
849