1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s/CK804/MCP04
4*4882a593Smuzhiyun * IDE driver for Linux.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2000-2002 Vojtech Pavlik
7*4882a593Smuzhiyun * Copyright (c) 2007-2010 Bartlomiej Zolnierkiewicz
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on the work of:
10*4882a593Smuzhiyun * Andre Hedrick
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/ide.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define DRV_NAME "amd74xx"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun enum {
23*4882a593Smuzhiyun AMD_IDE_CONFIG = 0x41,
24*4882a593Smuzhiyun AMD_CABLE_DETECT = 0x42,
25*4882a593Smuzhiyun AMD_DRIVE_TIMING = 0x48,
26*4882a593Smuzhiyun AMD_8BIT_TIMING = 0x4e,
27*4882a593Smuzhiyun AMD_ADDRESS_SETUP = 0x4c,
28*4882a593Smuzhiyun AMD_UDMA_TIMING = 0x50,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static unsigned int amd_80w;
32*4882a593Smuzhiyun static unsigned int amd_clock;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static char *amd_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
35*4882a593Smuzhiyun static unsigned char amd_cyc2udma[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
36*4882a593Smuzhiyun
amd_offset(struct pci_dev * dev)37*4882a593Smuzhiyun static inline u8 amd_offset(struct pci_dev *dev)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun return (dev->vendor == PCI_VENDOR_ID_NVIDIA) ? 0x10 : 0;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * amd_set_speed() writes timing values to the chipset registers
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun
amd_set_speed(struct pci_dev * dev,u8 dn,u8 udma_mask,struct ide_timing * timing)46*4882a593Smuzhiyun static void amd_set_speed(struct pci_dev *dev, u8 dn, u8 udma_mask,
47*4882a593Smuzhiyun struct ide_timing *timing)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun u8 t = 0, offset = amd_offset(dev);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun pci_read_config_byte(dev, AMD_ADDRESS_SETUP + offset, &t);
52*4882a593Smuzhiyun t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
53*4882a593Smuzhiyun pci_write_config_byte(dev, AMD_ADDRESS_SETUP + offset, t);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun pci_write_config_byte(dev, AMD_8BIT_TIMING + offset + (1 - (dn >> 1)),
56*4882a593Smuzhiyun ((clamp_val(timing->act8b, 1, 16) - 1) << 4) | (clamp_val(timing->rec8b, 1, 16) - 1));
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun pci_write_config_byte(dev, AMD_DRIVE_TIMING + offset + (3 - dn),
59*4882a593Smuzhiyun ((clamp_val(timing->active, 1, 16) - 1) << 4) | (clamp_val(timing->recover, 1, 16) - 1));
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun switch (udma_mask) {
62*4882a593Smuzhiyun case ATA_UDMA2: t = timing->udma ? (0xc0 | (clamp_val(timing->udma, 2, 5) - 2)) : 0x03; break;
63*4882a593Smuzhiyun case ATA_UDMA4: t = timing->udma ? (0xc0 | amd_cyc2udma[clamp_val(timing->udma, 2, 10)]) : 0x03; break;
64*4882a593Smuzhiyun case ATA_UDMA5: t = timing->udma ? (0xc0 | amd_cyc2udma[clamp_val(timing->udma, 1, 10)]) : 0x03; break;
65*4882a593Smuzhiyun case ATA_UDMA6: t = timing->udma ? (0xc0 | amd_cyc2udma[clamp_val(timing->udma, 1, 15)]) : 0x03; break;
66*4882a593Smuzhiyun default: return;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (timing->udma)
70*4882a593Smuzhiyun pci_write_config_byte(dev, AMD_UDMA_TIMING + offset + 3 - dn, t);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun * amd_set_drive() computes timing values and configures the chipset
75*4882a593Smuzhiyun * to a desired transfer mode. It also can be called by upper layers.
76*4882a593Smuzhiyun */
77*4882a593Smuzhiyun
amd_set_drive(ide_hwif_t * hwif,ide_drive_t * drive)78*4882a593Smuzhiyun static void amd_set_drive(ide_hwif_t *hwif, ide_drive_t *drive)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
81*4882a593Smuzhiyun ide_drive_t *peer = ide_get_pair_dev(drive);
82*4882a593Smuzhiyun struct ide_timing t, p;
83*4882a593Smuzhiyun int T, UT;
84*4882a593Smuzhiyun u8 udma_mask = hwif->ultra_mask;
85*4882a593Smuzhiyun const u8 speed = drive->dma_mode;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun T = 1000000000 / amd_clock;
88*4882a593Smuzhiyun UT = (udma_mask == ATA_UDMA2) ? T : (T / 2);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun ide_timing_compute(drive, speed, &t, T, UT);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (peer) {
93*4882a593Smuzhiyun ide_timing_compute(peer, peer->pio_mode, &p, T, UT);
94*4882a593Smuzhiyun ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (speed == XFER_UDMA_5 && amd_clock <= 33333) t.udma = 1;
98*4882a593Smuzhiyun if (speed == XFER_UDMA_6 && amd_clock <= 33333) t.udma = 15;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun amd_set_speed(dev, drive->dn, udma_mask, &t);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * amd_set_pio_mode() is a callback from upper layers for PIO-only tuning.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun
amd_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)107*4882a593Smuzhiyun static void amd_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun drive->dma_mode = drive->pio_mode;
110*4882a593Smuzhiyun amd_set_drive(hwif, drive);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
amd7409_cable_detect(struct pci_dev * dev)113*4882a593Smuzhiyun static void amd7409_cable_detect(struct pci_dev *dev)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun /* no host side cable detection */
116*4882a593Smuzhiyun amd_80w = 0x03;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
amd7411_cable_detect(struct pci_dev * dev)119*4882a593Smuzhiyun static void amd7411_cable_detect(struct pci_dev *dev)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun int i;
122*4882a593Smuzhiyun u32 u = 0;
123*4882a593Smuzhiyun u8 t = 0, offset = amd_offset(dev);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun pci_read_config_byte(dev, AMD_CABLE_DETECT + offset, &t);
126*4882a593Smuzhiyun pci_read_config_dword(dev, AMD_UDMA_TIMING + offset, &u);
127*4882a593Smuzhiyun amd_80w = ((t & 0x3) ? 1 : 0) | ((t & 0xc) ? 2 : 0);
128*4882a593Smuzhiyun for (i = 24; i >= 0; i -= 8)
129*4882a593Smuzhiyun if (((u >> i) & 4) && !(amd_80w & (1 << (1 - (i >> 4))))) {
130*4882a593Smuzhiyun printk(KERN_WARNING DRV_NAME " %s: BIOS didn't set "
131*4882a593Smuzhiyun "cable bits correctly. Enabling workaround.\n",
132*4882a593Smuzhiyun pci_name(dev));
133*4882a593Smuzhiyun amd_80w |= (1 << (1 - (i >> 4)));
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * The initialization callback. Initialize drive independent registers.
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun
init_chipset_amd74xx(struct pci_dev * dev)141*4882a593Smuzhiyun static int init_chipset_amd74xx(struct pci_dev *dev)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun u8 t = 0, offset = amd_offset(dev);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * Check 80-wire cable presence.
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (dev->vendor == PCI_VENDOR_ID_AMD &&
150*4882a593Smuzhiyun dev->device == PCI_DEVICE_ID_AMD_COBRA_7401)
151*4882a593Smuzhiyun ; /* no UDMA > 2 */
152*4882a593Smuzhiyun else if (dev->vendor == PCI_VENDOR_ID_AMD &&
153*4882a593Smuzhiyun dev->device == PCI_DEVICE_ID_AMD_VIPER_7409)
154*4882a593Smuzhiyun amd7409_cable_detect(dev);
155*4882a593Smuzhiyun else
156*4882a593Smuzhiyun amd7411_cable_detect(dev);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Take care of prefetch & postwrite.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun pci_read_config_byte(dev, AMD_IDE_CONFIG + offset, &t);
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun * Check for broken FIFO support.
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun if (dev->vendor == PCI_VENDOR_ID_AMD &&
167*4882a593Smuzhiyun dev->device == PCI_DEVICE_ID_AMD_VIPER_7411)
168*4882a593Smuzhiyun t &= 0x0f;
169*4882a593Smuzhiyun else
170*4882a593Smuzhiyun t |= 0xf0;
171*4882a593Smuzhiyun pci_write_config_byte(dev, AMD_IDE_CONFIG + offset, t);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
amd_cable_detect(ide_hwif_t * hwif)176*4882a593Smuzhiyun static u8 amd_cable_detect(ide_hwif_t *hwif)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun if ((amd_80w >> hwif->channel) & 1)
179*4882a593Smuzhiyun return ATA_CBL_PATA80;
180*4882a593Smuzhiyun else
181*4882a593Smuzhiyun return ATA_CBL_PATA40;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static const struct ide_port_ops amd_port_ops = {
185*4882a593Smuzhiyun .set_pio_mode = amd_set_pio_mode,
186*4882a593Smuzhiyun .set_dma_mode = amd_set_drive,
187*4882a593Smuzhiyun .cable_detect = amd_cable_detect,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define IDE_HFLAGS_AMD \
191*4882a593Smuzhiyun (IDE_HFLAG_PIO_NO_BLACKLIST | \
192*4882a593Smuzhiyun IDE_HFLAG_POST_SET_MODE | \
193*4882a593Smuzhiyun IDE_HFLAG_IO_32BIT | \
194*4882a593Smuzhiyun IDE_HFLAG_UNMASK_IRQS)
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define DECLARE_AMD_DEV(swdma, udma) \
197*4882a593Smuzhiyun { \
198*4882a593Smuzhiyun .name = DRV_NAME, \
199*4882a593Smuzhiyun .init_chipset = init_chipset_amd74xx, \
200*4882a593Smuzhiyun .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}}, \
201*4882a593Smuzhiyun .port_ops = &amd_port_ops, \
202*4882a593Smuzhiyun .host_flags = IDE_HFLAGS_AMD, \
203*4882a593Smuzhiyun .pio_mask = ATA_PIO5, \
204*4882a593Smuzhiyun .swdma_mask = swdma, \
205*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2, \
206*4882a593Smuzhiyun .udma_mask = udma, \
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define DECLARE_NV_DEV(udma) \
210*4882a593Smuzhiyun { \
211*4882a593Smuzhiyun .name = DRV_NAME, \
212*4882a593Smuzhiyun .init_chipset = init_chipset_amd74xx, \
213*4882a593Smuzhiyun .enablebits = {{0x50,0x02,0x02}, {0x50,0x01,0x01}}, \
214*4882a593Smuzhiyun .port_ops = &amd_port_ops, \
215*4882a593Smuzhiyun .host_flags = IDE_HFLAGS_AMD, \
216*4882a593Smuzhiyun .pio_mask = ATA_PIO5, \
217*4882a593Smuzhiyun .swdma_mask = ATA_SWDMA2, \
218*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2, \
219*4882a593Smuzhiyun .udma_mask = udma, \
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static const struct ide_port_info amd74xx_chipsets[] = {
223*4882a593Smuzhiyun /* 0: AMD7401 */ DECLARE_AMD_DEV(0x00, ATA_UDMA2),
224*4882a593Smuzhiyun /* 1: AMD7409 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA4),
225*4882a593Smuzhiyun /* 2: AMD7411/7441 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA5),
226*4882a593Smuzhiyun /* 3: AMD8111 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA6),
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* 4: NFORCE */ DECLARE_NV_DEV(ATA_UDMA5),
229*4882a593Smuzhiyun /* 5: >= NFORCE2 */ DECLARE_NV_DEV(ATA_UDMA6),
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* 6: AMD5536 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA5),
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
amd74xx_probe(struct pci_dev * dev,const struct pci_device_id * id)234*4882a593Smuzhiyun static int amd74xx_probe(struct pci_dev *dev, const struct pci_device_id *id)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct ide_port_info d;
237*4882a593Smuzhiyun u8 idx = id->driver_data;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun d = amd74xx_chipsets[idx];
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun * Check for bad SWDMA and incorrectly wired Serenade mainboards.
243*4882a593Smuzhiyun */
244*4882a593Smuzhiyun if (idx == 1) {
245*4882a593Smuzhiyun if (dev->revision <= 7)
246*4882a593Smuzhiyun d.swdma_mask = 0;
247*4882a593Smuzhiyun d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
248*4882a593Smuzhiyun } else if (idx == 3) {
249*4882a593Smuzhiyun if (dev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
250*4882a593Smuzhiyun dev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
251*4882a593Smuzhiyun d.udma_mask = ATA_UDMA5;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * It seems that on some nVidia controllers using AltStatus
256*4882a593Smuzhiyun * register can be unreliable so default to Status register
257*4882a593Smuzhiyun * if the device is in Compatibility Mode.
258*4882a593Smuzhiyun */
259*4882a593Smuzhiyun if (dev->vendor == PCI_VENDOR_ID_NVIDIA &&
260*4882a593Smuzhiyun ide_pci_is_in_compatibility_mode(dev))
261*4882a593Smuzhiyun d.host_flags |= IDE_HFLAG_BROKEN_ALTSTATUS;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun printk(KERN_INFO "%s %s: UDMA%s controller\n",
264*4882a593Smuzhiyun d.name, pci_name(dev), amd_dma[fls(d.udma_mask) - 1]);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun * Determine the system bus clock.
268*4882a593Smuzhiyun */
269*4882a593Smuzhiyun amd_clock = (ide_pci_clk ? ide_pci_clk : 33) * 1000;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun switch (amd_clock) {
272*4882a593Smuzhiyun case 33000: amd_clock = 33333; break;
273*4882a593Smuzhiyun case 37000: amd_clock = 37500; break;
274*4882a593Smuzhiyun case 41000: amd_clock = 41666; break;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (amd_clock < 20000 || amd_clock > 50000) {
278*4882a593Smuzhiyun printk(KERN_WARNING "%s: User given PCI clock speed impossible"
279*4882a593Smuzhiyun " (%d), using 33 MHz instead.\n",
280*4882a593Smuzhiyun d.name, amd_clock);
281*4882a593Smuzhiyun amd_clock = 33333;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return ide_pci_init_one(dev, &d, NULL);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static const struct pci_device_id amd74xx_pci_tbl[] = {
288*4882a593Smuzhiyun { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_COBRA_7401), 0 },
289*4882a593Smuzhiyun { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7409), 1 },
290*4882a593Smuzhiyun { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7411), 2 },
291*4882a593Smuzhiyun { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_OPUS_7441), 2 },
292*4882a593Smuzhiyun { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_8111_IDE), 3 },
293*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE), 4 },
294*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE), 5 },
295*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE), 5 },
296*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_IDE_SATA
297*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), 5 },
298*4882a593Smuzhiyun #endif
299*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE), 5 },
300*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE), 5 },
301*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_IDE_SATA
302*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), 5 },
303*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), 5 },
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE), 5 },
306*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE), 5 },
307*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE), 5 },
308*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE), 5 },
309*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE), 5 },
310*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE), 5 },
311*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE), 5 },
312*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE), 5 },
313*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE), 5 },
314*4882a593Smuzhiyun { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_IDE), 6 },
315*4882a593Smuzhiyun { 0, },
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, amd74xx_pci_tbl);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static struct pci_driver amd74xx_pci_driver = {
320*4882a593Smuzhiyun .name = "AMD_IDE",
321*4882a593Smuzhiyun .id_table = amd74xx_pci_tbl,
322*4882a593Smuzhiyun .probe = amd74xx_probe,
323*4882a593Smuzhiyun .remove = ide_pci_remove,
324*4882a593Smuzhiyun .suspend = ide_pci_suspend,
325*4882a593Smuzhiyun .resume = ide_pci_resume,
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun
amd74xx_ide_init(void)328*4882a593Smuzhiyun static int __init amd74xx_ide_init(void)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun return ide_pci_register_driver(&amd74xx_pci_driver);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
amd74xx_ide_exit(void)333*4882a593Smuzhiyun static void __exit amd74xx_ide_exit(void)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun pci_unregister_driver(&amd74xx_pci_driver);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun module_init(amd74xx_ide_init);
339*4882a593Smuzhiyun module_exit(amd74xx_ide_exit);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun MODULE_AUTHOR("Vojtech Pavlik, Bartlomiej Zolnierkiewicz");
342*4882a593Smuzhiyun MODULE_DESCRIPTION("AMD PCI IDE driver");
343*4882a593Smuzhiyun MODULE_LICENSE("GPL");
344