1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 1998-2000 Michel Aubry, Maintainer
3*4882a593Smuzhiyun * Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
4*4882a593Smuzhiyun * Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
7*4882a593Smuzhiyun * May be copied or modified under the terms of the GNU General Public License
8*4882a593Smuzhiyun * Copyright (C) 2002 Alan Cox
9*4882a593Smuzhiyun * ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
10*4882a593Smuzhiyun * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
11*4882a593Smuzhiyun * Copyright (C) 2007-2010 Bartlomiej Zolnierkiewicz
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * (U)DMA capable version of ali 1533/1543(C), 1535(D)
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun **********************************************************************
16*4882a593Smuzhiyun * 9/7/99 --Parts from the above author are included and need to be
17*4882a593Smuzhiyun * converted into standard interface, once I finish the thought.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Recent changes
20*4882a593Smuzhiyun * Don't use LBA48 mode on ALi <= 0xC4
21*4882a593Smuzhiyun * Don't poke 0x79 with a non ALi northbridge
22*4882a593Smuzhiyun * Don't flip undefined bits on newer chipsets (fix Fujitsu laptop hang)
23*4882a593Smuzhiyun * Allow UDMA6 on revisions > 0xC4
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * Documentation
26*4882a593Smuzhiyun * Chipset documentation available under NDA only
27*4882a593Smuzhiyun *
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <linux/module.h>
31*4882a593Smuzhiyun #include <linux/types.h>
32*4882a593Smuzhiyun #include <linux/kernel.h>
33*4882a593Smuzhiyun #include <linux/pci.h>
34*4882a593Smuzhiyun #include <linux/ide.h>
35*4882a593Smuzhiyun #include <linux/init.h>
36*4882a593Smuzhiyun #include <linux/dmi.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <asm/io.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define DRV_NAME "alim15x3"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * ALi devices are not plug in. Otherwise these static values would
44*4882a593Smuzhiyun * need to go. They ought to go away anyway
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static u8 m5229_revision;
48*4882a593Smuzhiyun static u8 chip_is_1543c_e;
49*4882a593Smuzhiyun static struct pci_dev *isa_dev;
50*4882a593Smuzhiyun
ali_fifo_control(ide_hwif_t * hwif,ide_drive_t * drive,int on)51*4882a593Smuzhiyun static void ali_fifo_control(ide_hwif_t *hwif, ide_drive_t *drive, int on)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(hwif->dev);
54*4882a593Smuzhiyun int pio_fifo = 0x54 + hwif->channel;
55*4882a593Smuzhiyun u8 fifo;
56*4882a593Smuzhiyun int shift = 4 * (drive->dn & 1);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun pci_read_config_byte(pdev, pio_fifo, &fifo);
59*4882a593Smuzhiyun fifo &= ~(0x0F << shift);
60*4882a593Smuzhiyun fifo |= (on << shift);
61*4882a593Smuzhiyun pci_write_config_byte(pdev, pio_fifo, fifo);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
ali_program_timings(ide_hwif_t * hwif,ide_drive_t * drive,struct ide_timing * t,u8 ultra)64*4882a593Smuzhiyun static void ali_program_timings(ide_hwif_t *hwif, ide_drive_t *drive,
65*4882a593Smuzhiyun struct ide_timing *t, u8 ultra)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
68*4882a593Smuzhiyun int port = hwif->channel ? 0x5c : 0x58;
69*4882a593Smuzhiyun int udmat = 0x56 + hwif->channel;
70*4882a593Smuzhiyun u8 unit = drive->dn & 1, udma;
71*4882a593Smuzhiyun int shift = 4 * unit;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Set up the UDMA */
74*4882a593Smuzhiyun pci_read_config_byte(dev, udmat, &udma);
75*4882a593Smuzhiyun udma &= ~(0x0F << shift);
76*4882a593Smuzhiyun udma |= ultra << shift;
77*4882a593Smuzhiyun pci_write_config_byte(dev, udmat, udma);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (t == NULL)
80*4882a593Smuzhiyun return;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun t->setup = clamp_val(t->setup, 1, 8) & 7;
83*4882a593Smuzhiyun t->act8b = clamp_val(t->act8b, 1, 8) & 7;
84*4882a593Smuzhiyun t->rec8b = clamp_val(t->rec8b, 1, 16) & 15;
85*4882a593Smuzhiyun t->active = clamp_val(t->active, 1, 8) & 7;
86*4882a593Smuzhiyun t->recover = clamp_val(t->recover, 1, 16) & 15;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun pci_write_config_byte(dev, port, t->setup);
89*4882a593Smuzhiyun pci_write_config_byte(dev, port + 1, (t->act8b << 4) | t->rec8b);
90*4882a593Smuzhiyun pci_write_config_byte(dev, port + unit + 2,
91*4882a593Smuzhiyun (t->active << 4) | t->recover);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /**
95*4882a593Smuzhiyun * ali_set_pio_mode - set host controller for PIO mode
96*4882a593Smuzhiyun * @hwif: port
97*4882a593Smuzhiyun * @drive: drive
98*4882a593Smuzhiyun *
99*4882a593Smuzhiyun * Program the controller for the given PIO mode.
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun
ali_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)102*4882a593Smuzhiyun static void ali_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun ide_drive_t *pair = ide_get_pair_dev(drive);
105*4882a593Smuzhiyun int bus_speed = ide_pci_clk ? ide_pci_clk : 33;
106*4882a593Smuzhiyun unsigned long T = 1000000 / bus_speed; /* PCI clock based */
107*4882a593Smuzhiyun struct ide_timing t;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun ide_timing_compute(drive, drive->pio_mode, &t, T, 1);
110*4882a593Smuzhiyun if (pair) {
111*4882a593Smuzhiyun struct ide_timing p;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun ide_timing_compute(pair, pair->pio_mode, &p, T, 1);
114*4882a593Smuzhiyun ide_timing_merge(&p, &t, &t,
115*4882a593Smuzhiyun IDE_TIMING_SETUP | IDE_TIMING_8BIT);
116*4882a593Smuzhiyun if (pair->dma_mode) {
117*4882a593Smuzhiyun ide_timing_compute(pair, pair->dma_mode, &p, T, 1);
118*4882a593Smuzhiyun ide_timing_merge(&p, &t, &t,
119*4882a593Smuzhiyun IDE_TIMING_SETUP | IDE_TIMING_8BIT);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * PIO mode => ATA FIFO on, ATAPI FIFO off
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun ali_fifo_control(hwif, drive, (drive->media == ide_disk) ? 0x05 : 0x00);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun ali_program_timings(hwif, drive, &t, 0);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /**
132*4882a593Smuzhiyun * ali_udma_filter - compute UDMA mask
133*4882a593Smuzhiyun * @drive: IDE device
134*4882a593Smuzhiyun *
135*4882a593Smuzhiyun * Return available UDMA modes.
136*4882a593Smuzhiyun *
137*4882a593Smuzhiyun * The actual rules for the ALi are:
138*4882a593Smuzhiyun * No UDMA on revisions <= 0x20
139*4882a593Smuzhiyun * Disk only for revisions < 0xC2
140*4882a593Smuzhiyun * Not WDC drives on M1543C-E (?)
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun
ali_udma_filter(ide_drive_t * drive)143*4882a593Smuzhiyun static u8 ali_udma_filter(ide_drive_t *drive)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun if (m5229_revision > 0x20 && m5229_revision < 0xC2) {
146*4882a593Smuzhiyun if (drive->media != ide_disk)
147*4882a593Smuzhiyun return 0;
148*4882a593Smuzhiyun if (chip_is_1543c_e &&
149*4882a593Smuzhiyun strstr((char *)&drive->id[ATA_ID_PROD], "WDC "))
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return drive->hwif->ultra_mask;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /**
157*4882a593Smuzhiyun * ali_set_dma_mode - set host controller for DMA mode
158*4882a593Smuzhiyun * @hwif: port
159*4882a593Smuzhiyun * @drive: drive
160*4882a593Smuzhiyun *
161*4882a593Smuzhiyun * Configure the hardware for the desired IDE transfer mode.
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun
ali_set_dma_mode(ide_hwif_t * hwif,ide_drive_t * drive)164*4882a593Smuzhiyun static void ali_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun static u8 udma_timing[7] = { 0xC, 0xB, 0xA, 0x9, 0x8, 0xF, 0xD };
167*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
168*4882a593Smuzhiyun ide_drive_t *pair = ide_get_pair_dev(drive);
169*4882a593Smuzhiyun int bus_speed = ide_pci_clk ? ide_pci_clk : 33;
170*4882a593Smuzhiyun unsigned long T = 1000000 / bus_speed; /* PCI clock based */
171*4882a593Smuzhiyun const u8 speed = drive->dma_mode;
172*4882a593Smuzhiyun u8 tmpbyte = 0x00;
173*4882a593Smuzhiyun struct ide_timing t;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (speed < XFER_UDMA_0) {
176*4882a593Smuzhiyun ide_timing_compute(drive, drive->dma_mode, &t, T, 1);
177*4882a593Smuzhiyun if (pair) {
178*4882a593Smuzhiyun struct ide_timing p;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun ide_timing_compute(pair, pair->pio_mode, &p, T, 1);
181*4882a593Smuzhiyun ide_timing_merge(&p, &t, &t,
182*4882a593Smuzhiyun IDE_TIMING_SETUP | IDE_TIMING_8BIT);
183*4882a593Smuzhiyun if (pair->dma_mode) {
184*4882a593Smuzhiyun ide_timing_compute(pair, pair->dma_mode,
185*4882a593Smuzhiyun &p, T, 1);
186*4882a593Smuzhiyun ide_timing_merge(&p, &t, &t,
187*4882a593Smuzhiyun IDE_TIMING_SETUP | IDE_TIMING_8BIT);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun ali_program_timings(hwif, drive, &t, 0);
191*4882a593Smuzhiyun } else {
192*4882a593Smuzhiyun ali_program_timings(hwif, drive, NULL,
193*4882a593Smuzhiyun udma_timing[speed - XFER_UDMA_0]);
194*4882a593Smuzhiyun if (speed >= XFER_UDMA_3) {
195*4882a593Smuzhiyun pci_read_config_byte(dev, 0x4b, &tmpbyte);
196*4882a593Smuzhiyun tmpbyte |= 1;
197*4882a593Smuzhiyun pci_write_config_byte(dev, 0x4b, tmpbyte);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /**
203*4882a593Smuzhiyun * ali_dma_check - DMA check
204*4882a593Smuzhiyun * @drive: target device
205*4882a593Smuzhiyun * @cmd: command
206*4882a593Smuzhiyun *
207*4882a593Smuzhiyun * Returns 1 if the DMA cannot be performed, zero on success.
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun
ali_dma_check(ide_drive_t * drive,struct ide_cmd * cmd)210*4882a593Smuzhiyun static int ali_dma_check(ide_drive_t *drive, struct ide_cmd *cmd)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun if (m5229_revision < 0xC2 && drive->media != ide_disk) {
213*4882a593Smuzhiyun if (cmd->tf_flags & IDE_TFLAG_WRITE)
214*4882a593Smuzhiyun return 1; /* try PIO instead of DMA */
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /**
220*4882a593Smuzhiyun * init_chipset_ali15x3 - Initialise an ALi IDE controller
221*4882a593Smuzhiyun * @dev: PCI device
222*4882a593Smuzhiyun *
223*4882a593Smuzhiyun * This function initializes the ALI IDE controller and where
224*4882a593Smuzhiyun * appropriate also sets up the 1533 southbridge.
225*4882a593Smuzhiyun */
226*4882a593Smuzhiyun
init_chipset_ali15x3(struct pci_dev * dev)227*4882a593Smuzhiyun static int init_chipset_ali15x3(struct pci_dev *dev)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun unsigned long flags;
230*4882a593Smuzhiyun u8 tmpbyte;
231*4882a593Smuzhiyun struct pci_dev *north = pci_get_slot(dev->bus, PCI_DEVFN(0,0));
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun m5229_revision = dev->revision;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun isa_dev = pci_get_device(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, NULL);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun local_irq_save(flags);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (m5229_revision < 0xC2) {
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * revision 0x20 (1543-E, 1543-F)
242*4882a593Smuzhiyun * revision 0xC0, 0xC1 (1543C-C, 1543C-D, 1543C-E)
243*4882a593Smuzhiyun * clear CD-ROM DMA write bit, m5229, 0x4b, bit 7
244*4882a593Smuzhiyun */
245*4882a593Smuzhiyun pci_read_config_byte(dev, 0x4b, &tmpbyte);
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun * clear bit 7
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun pci_write_config_byte(dev, 0x4b, tmpbyte & 0x7F);
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun * check m1533, 0x5e, bit 1~4 == 1001 => & 00011110 = 00010010
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun if (m5229_revision >= 0x20 && isa_dev) {
254*4882a593Smuzhiyun pci_read_config_byte(isa_dev, 0x5e, &tmpbyte);
255*4882a593Smuzhiyun chip_is_1543c_e = ((tmpbyte & 0x1e) == 0x12) ? 1: 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun goto out;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun * 1543C-B?, 1535, 1535D, 1553
262*4882a593Smuzhiyun * Note 1: not all "motherboard" support this detection
263*4882a593Smuzhiyun * Note 2: if no udma 66 device, the detection may "error".
264*4882a593Smuzhiyun * but in this case, we will not set the device to
265*4882a593Smuzhiyun * ultra 66, the detection result is not important
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun * enable "Cable Detection", m5229, 0x4b, bit3
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun pci_read_config_byte(dev, 0x4b, &tmpbyte);
272*4882a593Smuzhiyun pci_write_config_byte(dev, 0x4b, tmpbyte | 0x08);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * We should only tune the 1533 enable if we are using an ALi
276*4882a593Smuzhiyun * North bridge. We might have no north found on some zany
277*4882a593Smuzhiyun * box without a device at 0:0.0. The ALi bridge will be at
278*4882a593Smuzhiyun * 0:0.0 so if we didn't find one we know what is cooking.
279*4882a593Smuzhiyun */
280*4882a593Smuzhiyun if (north && north->vendor != PCI_VENDOR_ID_AL)
281*4882a593Smuzhiyun goto out;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (m5229_revision < 0xC5 && isa_dev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * set south-bridge's enable bit, m1533, 0x79
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun pci_read_config_byte(isa_dev, 0x79, &tmpbyte);
290*4882a593Smuzhiyun if (m5229_revision == 0xC2) {
291*4882a593Smuzhiyun /*
292*4882a593Smuzhiyun * 1543C-B0 (m1533, 0x79, bit 2)
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x04);
295*4882a593Smuzhiyun } else if (m5229_revision >= 0xC3) {
296*4882a593Smuzhiyun /*
297*4882a593Smuzhiyun * 1553/1535 (m1533, 0x79, bit 1)
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x02);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun out:
304*4882a593Smuzhiyun /*
305*4882a593Smuzhiyun * CD_ROM DMA on (m5229, 0x53, bit0)
306*4882a593Smuzhiyun * Enable this bit even if we want to use PIO.
307*4882a593Smuzhiyun * PIO FIFO off (m5229, 0x53, bit1)
308*4882a593Smuzhiyun * The hardware will use 0x54h and 0x55h to control PIO FIFO.
309*4882a593Smuzhiyun * (Not on later devices it seems)
310*4882a593Smuzhiyun *
311*4882a593Smuzhiyun * 0x53 changes meaning on later revs - we must no touch
312*4882a593Smuzhiyun * bit 1 on them. Need to check if 0x20 is the right break.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun if (m5229_revision >= 0x20) {
315*4882a593Smuzhiyun pci_read_config_byte(dev, 0x53, &tmpbyte);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (m5229_revision <= 0x20)
318*4882a593Smuzhiyun tmpbyte = (tmpbyte & (~0x02)) | 0x01;
319*4882a593Smuzhiyun else if (m5229_revision == 0xc7 || m5229_revision == 0xc8)
320*4882a593Smuzhiyun tmpbyte |= 0x03;
321*4882a593Smuzhiyun else
322*4882a593Smuzhiyun tmpbyte |= 0x01;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun pci_write_config_byte(dev, 0x53, tmpbyte);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun local_irq_restore(flags);
327*4882a593Smuzhiyun pci_dev_put(north);
328*4882a593Smuzhiyun pci_dev_put(isa_dev);
329*4882a593Smuzhiyun return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * Cable special cases
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static const struct dmi_system_id cable_dmi_table[] = {
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun .ident = "HP Pavilion N5430",
339*4882a593Smuzhiyun .matches = {
340*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
341*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
342*4882a593Smuzhiyun },
343*4882a593Smuzhiyun },
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun .ident = "Toshiba Satellite S1800-814",
346*4882a593Smuzhiyun .matches = {
347*4882a593Smuzhiyun DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
348*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "S1800-814"),
349*4882a593Smuzhiyun },
350*4882a593Smuzhiyun },
351*4882a593Smuzhiyun { }
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
ali_cable_override(struct pci_dev * pdev)354*4882a593Smuzhiyun static int ali_cable_override(struct pci_dev *pdev)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun /* Fujitsu P2000 */
357*4882a593Smuzhiyun if (pdev->subsystem_vendor == 0x10CF &&
358*4882a593Smuzhiyun pdev->subsystem_device == 0x10AF)
359*4882a593Smuzhiyun return 1;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* Mitac 8317 (Winbook-A) and relatives */
362*4882a593Smuzhiyun if (pdev->subsystem_vendor == 0x1071 &&
363*4882a593Smuzhiyun pdev->subsystem_device == 0x8317)
364*4882a593Smuzhiyun return 1;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* Systems by DMI */
367*4882a593Smuzhiyun if (dmi_check_system(cable_dmi_table))
368*4882a593Smuzhiyun return 1;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /**
374*4882a593Smuzhiyun * ali_cable_detect - cable detection
375*4882a593Smuzhiyun * @hwif: IDE interface
376*4882a593Smuzhiyun *
377*4882a593Smuzhiyun * This checks if the controller and the cable are capable
378*4882a593Smuzhiyun * of UDMA66 transfers. It doesn't check the drives.
379*4882a593Smuzhiyun */
380*4882a593Smuzhiyun
ali_cable_detect(ide_hwif_t * hwif)381*4882a593Smuzhiyun static u8 ali_cable_detect(ide_hwif_t *hwif)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
384*4882a593Smuzhiyun u8 cbl = ATA_CBL_PATA40, tmpbyte;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (m5229_revision >= 0xC2) {
387*4882a593Smuzhiyun /*
388*4882a593Smuzhiyun * m5229 80-pin cable detection (from Host View)
389*4882a593Smuzhiyun *
390*4882a593Smuzhiyun * 0x4a bit0 is 0 => primary channel has 80-pin
391*4882a593Smuzhiyun * 0x4a bit1 is 0 => secondary channel has 80-pin
392*4882a593Smuzhiyun *
393*4882a593Smuzhiyun * Certain laptops use short but suitable cables
394*4882a593Smuzhiyun * and don't implement the detect logic.
395*4882a593Smuzhiyun */
396*4882a593Smuzhiyun if (ali_cable_override(dev))
397*4882a593Smuzhiyun cbl = ATA_CBL_PATA40_SHORT;
398*4882a593Smuzhiyun else {
399*4882a593Smuzhiyun pci_read_config_byte(dev, 0x4a, &tmpbyte);
400*4882a593Smuzhiyun if ((tmpbyte & (1 << hwif->channel)) == 0)
401*4882a593Smuzhiyun cbl = ATA_CBL_PATA80;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return cbl;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun #ifndef CONFIG_SPARC64
409*4882a593Smuzhiyun /**
410*4882a593Smuzhiyun * init_hwif_ali15x3 - Initialize the ALI IDE x86 stuff
411*4882a593Smuzhiyun * @hwif: interface to configure
412*4882a593Smuzhiyun *
413*4882a593Smuzhiyun * Obtain the IRQ tables for an ALi based IDE solution on the PC
414*4882a593Smuzhiyun * class platforms. This part of the code isn't applicable to the
415*4882a593Smuzhiyun * Sparc systems.
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun
init_hwif_ali15x3(ide_hwif_t * hwif)418*4882a593Smuzhiyun static void init_hwif_ali15x3(ide_hwif_t *hwif)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun u8 ideic, inmir;
421*4882a593Smuzhiyun s8 irq_routing_table[] = { -1, 9, 3, 10, 4, 5, 7, 6,
422*4882a593Smuzhiyun 1, 11, 0, 12, 0, 14, 0, 15 };
423*4882a593Smuzhiyun int irq = -1;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (isa_dev) {
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun * read IDE interface control
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun pci_read_config_byte(isa_dev, 0x58, &ideic);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* bit0, bit1 */
432*4882a593Smuzhiyun ideic = ideic & 0x03;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* get IRQ for IDE Controller */
435*4882a593Smuzhiyun if ((hwif->channel && ideic == 0x03) ||
436*4882a593Smuzhiyun (!hwif->channel && !ideic)) {
437*4882a593Smuzhiyun /*
438*4882a593Smuzhiyun * get SIRQ1 routing table
439*4882a593Smuzhiyun */
440*4882a593Smuzhiyun pci_read_config_byte(isa_dev, 0x44, &inmir);
441*4882a593Smuzhiyun inmir = inmir & 0x0f;
442*4882a593Smuzhiyun irq = irq_routing_table[inmir];
443*4882a593Smuzhiyun } else if (hwif->channel && !(ideic & 0x01)) {
444*4882a593Smuzhiyun /*
445*4882a593Smuzhiyun * get SIRQ2 routing table
446*4882a593Smuzhiyun */
447*4882a593Smuzhiyun pci_read_config_byte(isa_dev, 0x75, &inmir);
448*4882a593Smuzhiyun inmir = inmir & 0x0f;
449*4882a593Smuzhiyun irq = irq_routing_table[inmir];
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun if(irq >= 0)
452*4882a593Smuzhiyun hwif->irq = irq;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun #else
456*4882a593Smuzhiyun #define init_hwif_ali15x3 NULL
457*4882a593Smuzhiyun #endif /* CONFIG_SPARC64 */
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /**
460*4882a593Smuzhiyun * init_dma_ali15x3 - set up DMA on ALi15x3
461*4882a593Smuzhiyun * @hwif: IDE interface
462*4882a593Smuzhiyun * @d: IDE port info
463*4882a593Smuzhiyun *
464*4882a593Smuzhiyun * Set up the DMA functionality on the ALi 15x3.
465*4882a593Smuzhiyun */
466*4882a593Smuzhiyun
init_dma_ali15x3(ide_hwif_t * hwif,const struct ide_port_info * d)467*4882a593Smuzhiyun static int init_dma_ali15x3(ide_hwif_t *hwif, const struct ide_port_info *d)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
470*4882a593Smuzhiyun unsigned long base = ide_pci_dma_base(hwif, d);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (base == 0)
473*4882a593Smuzhiyun return -1;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun hwif->dma_base = base;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (ide_pci_check_simplex(hwif, d) < 0)
478*4882a593Smuzhiyun return -1;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (ide_pci_set_master(dev, d->name) < 0)
481*4882a593Smuzhiyun return -1;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (!hwif->channel)
484*4882a593Smuzhiyun outb(inb(base + 2) & 0x60, base + 2);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
487*4882a593Smuzhiyun hwif->name, base, base + 7);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if (ide_allocate_dma_engine(hwif))
490*4882a593Smuzhiyun return -1;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return 0;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun static const struct ide_port_ops ali_port_ops = {
496*4882a593Smuzhiyun .set_pio_mode = ali_set_pio_mode,
497*4882a593Smuzhiyun .set_dma_mode = ali_set_dma_mode,
498*4882a593Smuzhiyun .udma_filter = ali_udma_filter,
499*4882a593Smuzhiyun .cable_detect = ali_cable_detect,
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun static const struct ide_dma_ops ali_dma_ops = {
503*4882a593Smuzhiyun .dma_host_set = ide_dma_host_set,
504*4882a593Smuzhiyun .dma_setup = ide_dma_setup,
505*4882a593Smuzhiyun .dma_start = ide_dma_start,
506*4882a593Smuzhiyun .dma_end = ide_dma_end,
507*4882a593Smuzhiyun .dma_test_irq = ide_dma_test_irq,
508*4882a593Smuzhiyun .dma_lost_irq = ide_dma_lost_irq,
509*4882a593Smuzhiyun .dma_check = ali_dma_check,
510*4882a593Smuzhiyun .dma_timer_expiry = ide_dma_sff_timer_expiry,
511*4882a593Smuzhiyun .dma_sff_read_status = ide_dma_sff_read_status,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static const struct ide_port_info ali15x3_chipset = {
515*4882a593Smuzhiyun .name = DRV_NAME,
516*4882a593Smuzhiyun .init_chipset = init_chipset_ali15x3,
517*4882a593Smuzhiyun .init_hwif = init_hwif_ali15x3,
518*4882a593Smuzhiyun .init_dma = init_dma_ali15x3,
519*4882a593Smuzhiyun .port_ops = &ali_port_ops,
520*4882a593Smuzhiyun .dma_ops = &sff_dma_ops,
521*4882a593Smuzhiyun .pio_mask = ATA_PIO5,
522*4882a593Smuzhiyun .swdma_mask = ATA_SWDMA2,
523*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /**
527*4882a593Smuzhiyun * alim15x3_init_one - set up an ALi15x3 IDE controller
528*4882a593Smuzhiyun * @dev: PCI device to set up
529*4882a593Smuzhiyun *
530*4882a593Smuzhiyun * Perform the actual set up for an ALi15x3 that has been found by the
531*4882a593Smuzhiyun * hot plug layer.
532*4882a593Smuzhiyun */
533*4882a593Smuzhiyun
alim15x3_init_one(struct pci_dev * dev,const struct pci_device_id * id)534*4882a593Smuzhiyun static int alim15x3_init_one(struct pci_dev *dev,
535*4882a593Smuzhiyun const struct pci_device_id *id)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct ide_port_info d = ali15x3_chipset;
538*4882a593Smuzhiyun u8 rev = dev->revision, idx = id->driver_data;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* don't use LBA48 DMA on ALi devices before rev 0xC5 */
541*4882a593Smuzhiyun if (rev <= 0xC4)
542*4882a593Smuzhiyun d.host_flags |= IDE_HFLAG_NO_LBA48_DMA;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (rev >= 0x20) {
545*4882a593Smuzhiyun if (rev == 0x20)
546*4882a593Smuzhiyun d.host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (rev < 0xC2)
549*4882a593Smuzhiyun d.udma_mask = ATA_UDMA2;
550*4882a593Smuzhiyun else if (rev == 0xC2 || rev == 0xC3)
551*4882a593Smuzhiyun d.udma_mask = ATA_UDMA4;
552*4882a593Smuzhiyun else if (rev == 0xC4)
553*4882a593Smuzhiyun d.udma_mask = ATA_UDMA5;
554*4882a593Smuzhiyun else
555*4882a593Smuzhiyun d.udma_mask = ATA_UDMA6;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun d.dma_ops = &ali_dma_ops;
558*4882a593Smuzhiyun } else {
559*4882a593Smuzhiyun d.host_flags |= IDE_HFLAG_NO_DMA;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun d.mwdma_mask = d.swdma_mask = 0;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (idx == 0)
565*4882a593Smuzhiyun d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return ide_pci_init_one(dev, &d, NULL);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun static const struct pci_device_id alim15x3_pci_tbl[] = {
572*4882a593Smuzhiyun { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5229), 0 },
573*4882a593Smuzhiyun { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5228), 1 },
574*4882a593Smuzhiyun { 0, },
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, alim15x3_pci_tbl);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun static struct pci_driver alim15x3_pci_driver = {
579*4882a593Smuzhiyun .name = "ALI15x3_IDE",
580*4882a593Smuzhiyun .id_table = alim15x3_pci_tbl,
581*4882a593Smuzhiyun .probe = alim15x3_init_one,
582*4882a593Smuzhiyun .remove = ide_pci_remove,
583*4882a593Smuzhiyun .suspend = ide_pci_suspend,
584*4882a593Smuzhiyun .resume = ide_pci_resume,
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
ali15x3_ide_init(void)587*4882a593Smuzhiyun static int __init ali15x3_ide_init(void)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun return ide_pci_register_driver(&alim15x3_pci_driver);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
ali15x3_ide_exit(void)592*4882a593Smuzhiyun static void __exit ali15x3_ide_exit(void)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun pci_unregister_driver(&alim15x3_pci_driver);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun module_init(ali15x3_ide_init);
598*4882a593Smuzhiyun module_exit(ali15x3_ide_exit);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun MODULE_AUTHOR("Michael Aubry, Andrzej Krzysztofowicz, CJ, Andre Hedrick, Alan Cox, Bartlomiej Zolnierkiewicz");
601*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for ALi 15x3 IDE");
602*4882a593Smuzhiyun MODULE_LICENSE("GPL");
603