1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
4*4882a593Smuzhiyun * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/ide.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define DRV_NAME "aec62xx"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct chipset_bus_clock_list_entry {
19*4882a593Smuzhiyun u8 xfer_speed;
20*4882a593Smuzhiyun u8 chipset_settings;
21*4882a593Smuzhiyun u8 ultra_settings;
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static const struct chipset_bus_clock_list_entry aec6xxx_33_base [] = {
25*4882a593Smuzhiyun { XFER_UDMA_6, 0x31, 0x07 },
26*4882a593Smuzhiyun { XFER_UDMA_5, 0x31, 0x06 },
27*4882a593Smuzhiyun { XFER_UDMA_4, 0x31, 0x05 },
28*4882a593Smuzhiyun { XFER_UDMA_3, 0x31, 0x04 },
29*4882a593Smuzhiyun { XFER_UDMA_2, 0x31, 0x03 },
30*4882a593Smuzhiyun { XFER_UDMA_1, 0x31, 0x02 },
31*4882a593Smuzhiyun { XFER_UDMA_0, 0x31, 0x01 },
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun { XFER_MW_DMA_2, 0x31, 0x00 },
34*4882a593Smuzhiyun { XFER_MW_DMA_1, 0x31, 0x00 },
35*4882a593Smuzhiyun { XFER_MW_DMA_0, 0x0a, 0x00 },
36*4882a593Smuzhiyun { XFER_PIO_4, 0x31, 0x00 },
37*4882a593Smuzhiyun { XFER_PIO_3, 0x33, 0x00 },
38*4882a593Smuzhiyun { XFER_PIO_2, 0x08, 0x00 },
39*4882a593Smuzhiyun { XFER_PIO_1, 0x0a, 0x00 },
40*4882a593Smuzhiyun { XFER_PIO_0, 0x00, 0x00 },
41*4882a593Smuzhiyun { 0, 0x00, 0x00 }
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const struct chipset_bus_clock_list_entry aec6xxx_34_base [] = {
45*4882a593Smuzhiyun { XFER_UDMA_6, 0x41, 0x06 },
46*4882a593Smuzhiyun { XFER_UDMA_5, 0x41, 0x05 },
47*4882a593Smuzhiyun { XFER_UDMA_4, 0x41, 0x04 },
48*4882a593Smuzhiyun { XFER_UDMA_3, 0x41, 0x03 },
49*4882a593Smuzhiyun { XFER_UDMA_2, 0x41, 0x02 },
50*4882a593Smuzhiyun { XFER_UDMA_1, 0x41, 0x01 },
51*4882a593Smuzhiyun { XFER_UDMA_0, 0x41, 0x01 },
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun { XFER_MW_DMA_2, 0x41, 0x00 },
54*4882a593Smuzhiyun { XFER_MW_DMA_1, 0x42, 0x00 },
55*4882a593Smuzhiyun { XFER_MW_DMA_0, 0x7a, 0x00 },
56*4882a593Smuzhiyun { XFER_PIO_4, 0x41, 0x00 },
57*4882a593Smuzhiyun { XFER_PIO_3, 0x43, 0x00 },
58*4882a593Smuzhiyun { XFER_PIO_2, 0x78, 0x00 },
59*4882a593Smuzhiyun { XFER_PIO_1, 0x7a, 0x00 },
60*4882a593Smuzhiyun { XFER_PIO_0, 0x70, 0x00 },
61*4882a593Smuzhiyun { 0, 0x00, 0x00 }
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * TO DO: active tuning and correction of cards without a bios.
66*4882a593Smuzhiyun */
pci_bus_clock_list(u8 speed,struct chipset_bus_clock_list_entry * chipset_table)67*4882a593Smuzhiyun static u8 pci_bus_clock_list (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun for ( ; chipset_table->xfer_speed ; chipset_table++)
70*4882a593Smuzhiyun if (chipset_table->xfer_speed == speed) {
71*4882a593Smuzhiyun return chipset_table->chipset_settings;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun return chipset_table->chipset_settings;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
pci_bus_clock_list_ultra(u8 speed,struct chipset_bus_clock_list_entry * chipset_table)76*4882a593Smuzhiyun static u8 pci_bus_clock_list_ultra (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun for ( ; chipset_table->xfer_speed ; chipset_table++)
79*4882a593Smuzhiyun if (chipset_table->xfer_speed == speed) {
80*4882a593Smuzhiyun return chipset_table->ultra_settings;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun return chipset_table->ultra_settings;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
aec6210_set_mode(ide_hwif_t * hwif,ide_drive_t * drive)85*4882a593Smuzhiyun static void aec6210_set_mode(ide_hwif_t *hwif, ide_drive_t *drive)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
88*4882a593Smuzhiyun struct ide_host *host = pci_get_drvdata(dev);
89*4882a593Smuzhiyun struct chipset_bus_clock_list_entry *bus_clock = host->host_priv;
90*4882a593Smuzhiyun u16 d_conf = 0;
91*4882a593Smuzhiyun u8 ultra = 0, ultra_conf = 0;
92*4882a593Smuzhiyun u8 tmp0 = 0, tmp1 = 0, tmp2 = 0;
93*4882a593Smuzhiyun const u8 speed = drive->dma_mode;
94*4882a593Smuzhiyun unsigned long flags;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun local_irq_save(flags);
97*4882a593Smuzhiyun /* 0x40|(2*drive->dn): Active, 0x41|(2*drive->dn): Recovery */
98*4882a593Smuzhiyun pci_read_config_word(dev, 0x40|(2*drive->dn), &d_conf);
99*4882a593Smuzhiyun tmp0 = pci_bus_clock_list(speed, bus_clock);
100*4882a593Smuzhiyun d_conf = ((tmp0 & 0xf0) << 4) | (tmp0 & 0xf);
101*4882a593Smuzhiyun pci_write_config_word(dev, 0x40|(2*drive->dn), d_conf);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun tmp1 = 0x00;
104*4882a593Smuzhiyun tmp2 = 0x00;
105*4882a593Smuzhiyun pci_read_config_byte(dev, 0x54, &ultra);
106*4882a593Smuzhiyun tmp1 = ((0x00 << (2*drive->dn)) | (ultra & ~(3 << (2*drive->dn))));
107*4882a593Smuzhiyun ultra_conf = pci_bus_clock_list_ultra(speed, bus_clock);
108*4882a593Smuzhiyun tmp2 = ((ultra_conf << (2*drive->dn)) | (tmp1 & ~(3 << (2*drive->dn))));
109*4882a593Smuzhiyun pci_write_config_byte(dev, 0x54, tmp2);
110*4882a593Smuzhiyun local_irq_restore(flags);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
aec6260_set_mode(ide_hwif_t * hwif,ide_drive_t * drive)113*4882a593Smuzhiyun static void aec6260_set_mode(ide_hwif_t *hwif, ide_drive_t *drive)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
116*4882a593Smuzhiyun struct ide_host *host = pci_get_drvdata(dev);
117*4882a593Smuzhiyun struct chipset_bus_clock_list_entry *bus_clock = host->host_priv;
118*4882a593Smuzhiyun u8 unit = drive->dn & 1;
119*4882a593Smuzhiyun u8 tmp1 = 0, tmp2 = 0;
120*4882a593Smuzhiyun u8 ultra = 0, drive_conf = 0, ultra_conf = 0;
121*4882a593Smuzhiyun const u8 speed = drive->dma_mode;
122*4882a593Smuzhiyun unsigned long flags;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun local_irq_save(flags);
125*4882a593Smuzhiyun /* high 4-bits: Active, low 4-bits: Recovery */
126*4882a593Smuzhiyun pci_read_config_byte(dev, 0x40|drive->dn, &drive_conf);
127*4882a593Smuzhiyun drive_conf = pci_bus_clock_list(speed, bus_clock);
128*4882a593Smuzhiyun pci_write_config_byte(dev, 0x40|drive->dn, drive_conf);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun pci_read_config_byte(dev, (0x44|hwif->channel), &ultra);
131*4882a593Smuzhiyun tmp1 = ((0x00 << (4*unit)) | (ultra & ~(7 << (4*unit))));
132*4882a593Smuzhiyun ultra_conf = pci_bus_clock_list_ultra(speed, bus_clock);
133*4882a593Smuzhiyun tmp2 = ((ultra_conf << (4*unit)) | (tmp1 & ~(7 << (4*unit))));
134*4882a593Smuzhiyun pci_write_config_byte(dev, (0x44|hwif->channel), tmp2);
135*4882a593Smuzhiyun local_irq_restore(flags);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
aec_set_pio_mode(ide_hwif_t * hwif,ide_drive_t * drive)138*4882a593Smuzhiyun static void aec_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun drive->dma_mode = drive->pio_mode;
141*4882a593Smuzhiyun hwif->port_ops->set_dma_mode(hwif, drive);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
init_chipset_aec62xx(struct pci_dev * dev)144*4882a593Smuzhiyun static int init_chipset_aec62xx(struct pci_dev *dev)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun /* These are necessary to get AEC6280 Macintosh cards to work */
147*4882a593Smuzhiyun if ((dev->device == PCI_DEVICE_ID_ARTOP_ATP865) ||
148*4882a593Smuzhiyun (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)) {
149*4882a593Smuzhiyun u8 reg49h = 0, reg4ah = 0;
150*4882a593Smuzhiyun /* Clear reset and test bits. */
151*4882a593Smuzhiyun pci_read_config_byte(dev, 0x49, ®49h);
152*4882a593Smuzhiyun pci_write_config_byte(dev, 0x49, reg49h & ~0x30);
153*4882a593Smuzhiyun /* Enable chip interrupt output. */
154*4882a593Smuzhiyun pci_read_config_byte(dev, 0x4a, ®4ah);
155*4882a593Smuzhiyun pci_write_config_byte(dev, 0x4a, reg4ah & ~0x01);
156*4882a593Smuzhiyun /* Enable burst mode. */
157*4882a593Smuzhiyun pci_read_config_byte(dev, 0x4a, ®4ah);
158*4882a593Smuzhiyun pci_write_config_byte(dev, 0x4a, reg4ah | 0x80);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
atp86x_cable_detect(ide_hwif_t * hwif)164*4882a593Smuzhiyun static u8 atp86x_cable_detect(ide_hwif_t *hwif)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(hwif->dev);
167*4882a593Smuzhiyun u8 ata66 = 0, mask = hwif->channel ? 0x02 : 0x01;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun pci_read_config_byte(dev, 0x49, &ata66);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return (ata66 & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static const struct ide_port_ops atp850_port_ops = {
175*4882a593Smuzhiyun .set_pio_mode = aec_set_pio_mode,
176*4882a593Smuzhiyun .set_dma_mode = aec6210_set_mode,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct ide_port_ops atp86x_port_ops = {
180*4882a593Smuzhiyun .set_pio_mode = aec_set_pio_mode,
181*4882a593Smuzhiyun .set_dma_mode = aec6260_set_mode,
182*4882a593Smuzhiyun .cable_detect = atp86x_cable_detect,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static const struct ide_port_info aec62xx_chipsets[] = {
186*4882a593Smuzhiyun { /* 0: AEC6210 */
187*4882a593Smuzhiyun .name = DRV_NAME,
188*4882a593Smuzhiyun .init_chipset = init_chipset_aec62xx,
189*4882a593Smuzhiyun .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
190*4882a593Smuzhiyun .port_ops = &atp850_port_ops,
191*4882a593Smuzhiyun .host_flags = IDE_HFLAG_SERIALIZE |
192*4882a593Smuzhiyun IDE_HFLAG_NO_ATAPI_DMA |
193*4882a593Smuzhiyun IDE_HFLAG_NO_DSC |
194*4882a593Smuzhiyun IDE_HFLAG_OFF_BOARD,
195*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
196*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
197*4882a593Smuzhiyun .udma_mask = ATA_UDMA2,
198*4882a593Smuzhiyun },
199*4882a593Smuzhiyun { /* 1: AEC6260 */
200*4882a593Smuzhiyun .name = DRV_NAME,
201*4882a593Smuzhiyun .init_chipset = init_chipset_aec62xx,
202*4882a593Smuzhiyun .port_ops = &atp86x_port_ops,
203*4882a593Smuzhiyun .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_NO_AUTODMA |
204*4882a593Smuzhiyun IDE_HFLAG_OFF_BOARD,
205*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
206*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
207*4882a593Smuzhiyun .udma_mask = ATA_UDMA4,
208*4882a593Smuzhiyun },
209*4882a593Smuzhiyun { /* 2: AEC6260R */
210*4882a593Smuzhiyun .name = DRV_NAME,
211*4882a593Smuzhiyun .init_chipset = init_chipset_aec62xx,
212*4882a593Smuzhiyun .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
213*4882a593Smuzhiyun .port_ops = &atp86x_port_ops,
214*4882a593Smuzhiyun .host_flags = IDE_HFLAG_NO_ATAPI_DMA |
215*4882a593Smuzhiyun IDE_HFLAG_NON_BOOTABLE,
216*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
217*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
218*4882a593Smuzhiyun .udma_mask = ATA_UDMA4,
219*4882a593Smuzhiyun },
220*4882a593Smuzhiyun { /* 3: AEC6280 */
221*4882a593Smuzhiyun .name = DRV_NAME,
222*4882a593Smuzhiyun .init_chipset = init_chipset_aec62xx,
223*4882a593Smuzhiyun .port_ops = &atp86x_port_ops,
224*4882a593Smuzhiyun .host_flags = IDE_HFLAG_NO_ATAPI_DMA |
225*4882a593Smuzhiyun IDE_HFLAG_OFF_BOARD,
226*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
227*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
228*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
229*4882a593Smuzhiyun },
230*4882a593Smuzhiyun { /* 4: AEC6280R */
231*4882a593Smuzhiyun .name = DRV_NAME,
232*4882a593Smuzhiyun .init_chipset = init_chipset_aec62xx,
233*4882a593Smuzhiyun .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
234*4882a593Smuzhiyun .port_ops = &atp86x_port_ops,
235*4882a593Smuzhiyun .host_flags = IDE_HFLAG_NO_ATAPI_DMA |
236*4882a593Smuzhiyun IDE_HFLAG_OFF_BOARD,
237*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
238*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
239*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /**
244*4882a593Smuzhiyun * aec62xx_init_one - called when a AEC is found
245*4882a593Smuzhiyun * @dev: the aec62xx device
246*4882a593Smuzhiyun * @id: the matching pci id
247*4882a593Smuzhiyun *
248*4882a593Smuzhiyun * Called when the PCI registration layer (or the IDE initialization)
249*4882a593Smuzhiyun * finds a device matching our IDE device tables.
250*4882a593Smuzhiyun *
251*4882a593Smuzhiyun * NOTE: since we're going to modify the 'name' field for AEC-6[26]80[R]
252*4882a593Smuzhiyun * chips, pass a local copy of 'struct ide_port_info' down the call chain.
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun
aec62xx_init_one(struct pci_dev * dev,const struct pci_device_id * id)255*4882a593Smuzhiyun static int aec62xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun const struct chipset_bus_clock_list_entry *bus_clock;
258*4882a593Smuzhiyun struct ide_port_info d;
259*4882a593Smuzhiyun u8 idx = id->driver_data;
260*4882a593Smuzhiyun int bus_speed = ide_pci_clk ? ide_pci_clk : 33;
261*4882a593Smuzhiyun int err;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (bus_speed <= 33)
264*4882a593Smuzhiyun bus_clock = aec6xxx_33_base;
265*4882a593Smuzhiyun else
266*4882a593Smuzhiyun bus_clock = aec6xxx_34_base;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun err = pci_enable_device(dev);
269*4882a593Smuzhiyun if (err)
270*4882a593Smuzhiyun return err;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun d = aec62xx_chipsets[idx];
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (idx == 3 || idx == 4) {
275*4882a593Smuzhiyun unsigned long dma_base = pci_resource_start(dev, 4);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (inb(dma_base + 2) & 0x10) {
278*4882a593Smuzhiyun printk(KERN_INFO DRV_NAME " %s: AEC6880%s card detected"
279*4882a593Smuzhiyun "\n", pci_name(dev), (idx == 4) ? "R" : "");
280*4882a593Smuzhiyun d.udma_mask = ATA_UDMA6;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun err = ide_pci_init_one(dev, &d, (void *)bus_clock);
285*4882a593Smuzhiyun if (err)
286*4882a593Smuzhiyun pci_disable_device(dev);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return err;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
aec62xx_remove(struct pci_dev * dev)291*4882a593Smuzhiyun static void aec62xx_remove(struct pci_dev *dev)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun ide_pci_remove(dev);
294*4882a593Smuzhiyun pci_disable_device(dev);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static const struct pci_device_id aec62xx_pci_tbl[] = {
298*4882a593Smuzhiyun { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP850UF), 0 },
299*4882a593Smuzhiyun { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP860), 1 },
300*4882a593Smuzhiyun { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP860R), 2 },
301*4882a593Smuzhiyun { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP865), 3 },
302*4882a593Smuzhiyun { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP865R), 4 },
303*4882a593Smuzhiyun { 0, },
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, aec62xx_pci_tbl);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static struct pci_driver aec62xx_pci_driver = {
308*4882a593Smuzhiyun .name = "AEC62xx_IDE",
309*4882a593Smuzhiyun .id_table = aec62xx_pci_tbl,
310*4882a593Smuzhiyun .probe = aec62xx_init_one,
311*4882a593Smuzhiyun .remove = aec62xx_remove,
312*4882a593Smuzhiyun .suspend = ide_pci_suspend,
313*4882a593Smuzhiyun .resume = ide_pci_resume,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
aec62xx_ide_init(void)316*4882a593Smuzhiyun static int __init aec62xx_ide_init(void)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun return ide_pci_register_driver(&aec62xx_pci_driver);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
aec62xx_ide_exit(void)321*4882a593Smuzhiyun static void __exit aec62xx_ide_exit(void)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun pci_unregister_driver(&aec62xx_pci_driver);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun module_init(aec62xx_ide_init);
327*4882a593Smuzhiyun module_exit(aec62xx_ide_exit);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun MODULE_AUTHOR("Andre Hedrick");
330*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI driver module for ARTOP AEC62xx IDE");
331*4882a593Smuzhiyun MODULE_LICENSE("GPL");
332