1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018 Cadence Design Systems Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Boris Brezillon <boris.brezillon@bootlin.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/i3c/master.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/iopoll.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/list.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/spinlock.h>
24*4882a593Smuzhiyun #include <linux/workqueue.h>
25*4882a593Smuzhiyun #include <linux/of_device.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define DEV_ID 0x0
28*4882a593Smuzhiyun #define DEV_ID_I3C_MASTER 0x5034
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define CONF_STATUS0 0x4
31*4882a593Smuzhiyun #define CONF_STATUS0_CMDR_DEPTH(x) (4 << (((x) & GENMASK(31, 29)) >> 29))
32*4882a593Smuzhiyun #define CONF_STATUS0_ECC_CHK BIT(28)
33*4882a593Smuzhiyun #define CONF_STATUS0_INTEG_CHK BIT(27)
34*4882a593Smuzhiyun #define CONF_STATUS0_CSR_DAP_CHK BIT(26)
35*4882a593Smuzhiyun #define CONF_STATUS0_TRANS_TOUT_CHK BIT(25)
36*4882a593Smuzhiyun #define CONF_STATUS0_PROT_FAULTS_CHK BIT(24)
37*4882a593Smuzhiyun #define CONF_STATUS0_GPO_NUM(x) (((x) & GENMASK(23, 16)) >> 16)
38*4882a593Smuzhiyun #define CONF_STATUS0_GPI_NUM(x) (((x) & GENMASK(15, 8)) >> 8)
39*4882a593Smuzhiyun #define CONF_STATUS0_IBIR_DEPTH(x) (4 << (((x) & GENMASK(7, 6)) >> 7))
40*4882a593Smuzhiyun #define CONF_STATUS0_SUPPORTS_DDR BIT(5)
41*4882a593Smuzhiyun #define CONF_STATUS0_SEC_MASTER BIT(4)
42*4882a593Smuzhiyun #define CONF_STATUS0_DEVS_NUM(x) ((x) & GENMASK(3, 0))
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CONF_STATUS1 0x8
45*4882a593Smuzhiyun #define CONF_STATUS1_IBI_HW_RES(x) ((((x) & GENMASK(31, 28)) >> 28) + 1)
46*4882a593Smuzhiyun #define CONF_STATUS1_CMD_DEPTH(x) (4 << (((x) & GENMASK(27, 26)) >> 26))
47*4882a593Smuzhiyun #define CONF_STATUS1_SLVDDR_RX_DEPTH(x) (8 << (((x) & GENMASK(25, 21)) >> 21))
48*4882a593Smuzhiyun #define CONF_STATUS1_SLVDDR_TX_DEPTH(x) (8 << (((x) & GENMASK(20, 16)) >> 16))
49*4882a593Smuzhiyun #define CONF_STATUS1_IBI_DEPTH(x) (2 << (((x) & GENMASK(12, 10)) >> 10))
50*4882a593Smuzhiyun #define CONF_STATUS1_RX_DEPTH(x) (8 << (((x) & GENMASK(9, 5)) >> 5))
51*4882a593Smuzhiyun #define CONF_STATUS1_TX_DEPTH(x) (8 << ((x) & GENMASK(4, 0)))
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define REV_ID 0xc
54*4882a593Smuzhiyun #define REV_ID_VID(id) (((id) & GENMASK(31, 20)) >> 20)
55*4882a593Smuzhiyun #define REV_ID_PID(id) (((id) & GENMASK(19, 8)) >> 8)
56*4882a593Smuzhiyun #define REV_ID_REV_MAJOR(id) (((id) & GENMASK(7, 4)) >> 4)
57*4882a593Smuzhiyun #define REV_ID_REV_MINOR(id) ((id) & GENMASK(3, 0))
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define CTRL 0x10
60*4882a593Smuzhiyun #define CTRL_DEV_EN BIT(31)
61*4882a593Smuzhiyun #define CTRL_HALT_EN BIT(30)
62*4882a593Smuzhiyun #define CTRL_MCS BIT(29)
63*4882a593Smuzhiyun #define CTRL_MCS_EN BIT(28)
64*4882a593Smuzhiyun #define CTRL_THD_DELAY(x) (((x) << 24) & GENMASK(25, 24))
65*4882a593Smuzhiyun #define CTRL_HJ_DISEC BIT(8)
66*4882a593Smuzhiyun #define CTRL_MST_ACK BIT(7)
67*4882a593Smuzhiyun #define CTRL_HJ_ACK BIT(6)
68*4882a593Smuzhiyun #define CTRL_HJ_INIT BIT(5)
69*4882a593Smuzhiyun #define CTRL_MST_INIT BIT(4)
70*4882a593Smuzhiyun #define CTRL_AHDR_OPT BIT(3)
71*4882a593Smuzhiyun #define CTRL_PURE_BUS_MODE 0
72*4882a593Smuzhiyun #define CTRL_MIXED_FAST_BUS_MODE 2
73*4882a593Smuzhiyun #define CTRL_MIXED_SLOW_BUS_MODE 3
74*4882a593Smuzhiyun #define CTRL_BUS_MODE_MASK GENMASK(1, 0)
75*4882a593Smuzhiyun #define THD_DELAY_MAX 3
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define PRESCL_CTRL0 0x14
78*4882a593Smuzhiyun #define PRESCL_CTRL0_I2C(x) ((x) << 16)
79*4882a593Smuzhiyun #define PRESCL_CTRL0_I3C(x) (x)
80*4882a593Smuzhiyun #define PRESCL_CTRL0_MAX GENMASK(9, 0)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define PRESCL_CTRL1 0x18
83*4882a593Smuzhiyun #define PRESCL_CTRL1_PP_LOW_MASK GENMASK(15, 8)
84*4882a593Smuzhiyun #define PRESCL_CTRL1_PP_LOW(x) ((x) << 8)
85*4882a593Smuzhiyun #define PRESCL_CTRL1_OD_LOW_MASK GENMASK(7, 0)
86*4882a593Smuzhiyun #define PRESCL_CTRL1_OD_LOW(x) (x)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define MST_IER 0x20
89*4882a593Smuzhiyun #define MST_IDR 0x24
90*4882a593Smuzhiyun #define MST_IMR 0x28
91*4882a593Smuzhiyun #define MST_ICR 0x2c
92*4882a593Smuzhiyun #define MST_ISR 0x30
93*4882a593Smuzhiyun #define MST_INT_HALTED BIT(18)
94*4882a593Smuzhiyun #define MST_INT_MR_DONE BIT(17)
95*4882a593Smuzhiyun #define MST_INT_IMM_COMP BIT(16)
96*4882a593Smuzhiyun #define MST_INT_TX_THR BIT(15)
97*4882a593Smuzhiyun #define MST_INT_TX_OVF BIT(14)
98*4882a593Smuzhiyun #define MST_INT_IBID_THR BIT(12)
99*4882a593Smuzhiyun #define MST_INT_IBID_UNF BIT(11)
100*4882a593Smuzhiyun #define MST_INT_IBIR_THR BIT(10)
101*4882a593Smuzhiyun #define MST_INT_IBIR_UNF BIT(9)
102*4882a593Smuzhiyun #define MST_INT_IBIR_OVF BIT(8)
103*4882a593Smuzhiyun #define MST_INT_RX_THR BIT(7)
104*4882a593Smuzhiyun #define MST_INT_RX_UNF BIT(6)
105*4882a593Smuzhiyun #define MST_INT_CMDD_EMP BIT(5)
106*4882a593Smuzhiyun #define MST_INT_CMDD_THR BIT(4)
107*4882a593Smuzhiyun #define MST_INT_CMDD_OVF BIT(3)
108*4882a593Smuzhiyun #define MST_INT_CMDR_THR BIT(2)
109*4882a593Smuzhiyun #define MST_INT_CMDR_UNF BIT(1)
110*4882a593Smuzhiyun #define MST_INT_CMDR_OVF BIT(0)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define MST_STATUS0 0x34
113*4882a593Smuzhiyun #define MST_STATUS0_IDLE BIT(18)
114*4882a593Smuzhiyun #define MST_STATUS0_HALTED BIT(17)
115*4882a593Smuzhiyun #define MST_STATUS0_MASTER_MODE BIT(16)
116*4882a593Smuzhiyun #define MST_STATUS0_TX_FULL BIT(13)
117*4882a593Smuzhiyun #define MST_STATUS0_IBID_FULL BIT(12)
118*4882a593Smuzhiyun #define MST_STATUS0_IBIR_FULL BIT(11)
119*4882a593Smuzhiyun #define MST_STATUS0_RX_FULL BIT(10)
120*4882a593Smuzhiyun #define MST_STATUS0_CMDD_FULL BIT(9)
121*4882a593Smuzhiyun #define MST_STATUS0_CMDR_FULL BIT(8)
122*4882a593Smuzhiyun #define MST_STATUS0_TX_EMP BIT(5)
123*4882a593Smuzhiyun #define MST_STATUS0_IBID_EMP BIT(4)
124*4882a593Smuzhiyun #define MST_STATUS0_IBIR_EMP BIT(3)
125*4882a593Smuzhiyun #define MST_STATUS0_RX_EMP BIT(2)
126*4882a593Smuzhiyun #define MST_STATUS0_CMDD_EMP BIT(1)
127*4882a593Smuzhiyun #define MST_STATUS0_CMDR_EMP BIT(0)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define CMDR 0x38
130*4882a593Smuzhiyun #define CMDR_NO_ERROR 0
131*4882a593Smuzhiyun #define CMDR_DDR_PREAMBLE_ERROR 1
132*4882a593Smuzhiyun #define CMDR_DDR_PARITY_ERROR 2
133*4882a593Smuzhiyun #define CMDR_DDR_RX_FIFO_OVF 3
134*4882a593Smuzhiyun #define CMDR_DDR_TX_FIFO_UNF 4
135*4882a593Smuzhiyun #define CMDR_M0_ERROR 5
136*4882a593Smuzhiyun #define CMDR_M1_ERROR 6
137*4882a593Smuzhiyun #define CMDR_M2_ERROR 7
138*4882a593Smuzhiyun #define CMDR_MST_ABORT 8
139*4882a593Smuzhiyun #define CMDR_NACK_RESP 9
140*4882a593Smuzhiyun #define CMDR_INVALID_DA 10
141*4882a593Smuzhiyun #define CMDR_DDR_DROPPED 11
142*4882a593Smuzhiyun #define CMDR_ERROR(x) (((x) & GENMASK(27, 24)) >> 24)
143*4882a593Smuzhiyun #define CMDR_XFER_BYTES(x) (((x) & GENMASK(19, 8)) >> 8)
144*4882a593Smuzhiyun #define CMDR_CMDID_HJACK_DISEC 0xfe
145*4882a593Smuzhiyun #define CMDR_CMDID_HJACK_ENTDAA 0xff
146*4882a593Smuzhiyun #define CMDR_CMDID(x) ((x) & GENMASK(7, 0))
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define IBIR 0x3c
149*4882a593Smuzhiyun #define IBIR_ACKED BIT(12)
150*4882a593Smuzhiyun #define IBIR_SLVID(x) (((x) & GENMASK(11, 8)) >> 8)
151*4882a593Smuzhiyun #define IBIR_ERROR BIT(7)
152*4882a593Smuzhiyun #define IBIR_XFER_BYTES(x) (((x) & GENMASK(6, 2)) >> 2)
153*4882a593Smuzhiyun #define IBIR_TYPE_IBI 0
154*4882a593Smuzhiyun #define IBIR_TYPE_HJ 1
155*4882a593Smuzhiyun #define IBIR_TYPE_MR 2
156*4882a593Smuzhiyun #define IBIR_TYPE(x) ((x) & GENMASK(1, 0))
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define SLV_IER 0x40
159*4882a593Smuzhiyun #define SLV_IDR 0x44
160*4882a593Smuzhiyun #define SLV_IMR 0x48
161*4882a593Smuzhiyun #define SLV_ICR 0x4c
162*4882a593Smuzhiyun #define SLV_ISR 0x50
163*4882a593Smuzhiyun #define SLV_INT_TM BIT(20)
164*4882a593Smuzhiyun #define SLV_INT_ERROR BIT(19)
165*4882a593Smuzhiyun #define SLV_INT_EVENT_UP BIT(18)
166*4882a593Smuzhiyun #define SLV_INT_HJ_DONE BIT(17)
167*4882a593Smuzhiyun #define SLV_INT_MR_DONE BIT(16)
168*4882a593Smuzhiyun #define SLV_INT_DA_UPD BIT(15)
169*4882a593Smuzhiyun #define SLV_INT_SDR_FAIL BIT(14)
170*4882a593Smuzhiyun #define SLV_INT_DDR_FAIL BIT(13)
171*4882a593Smuzhiyun #define SLV_INT_M_RD_ABORT BIT(12)
172*4882a593Smuzhiyun #define SLV_INT_DDR_RX_THR BIT(11)
173*4882a593Smuzhiyun #define SLV_INT_DDR_TX_THR BIT(10)
174*4882a593Smuzhiyun #define SLV_INT_SDR_RX_THR BIT(9)
175*4882a593Smuzhiyun #define SLV_INT_SDR_TX_THR BIT(8)
176*4882a593Smuzhiyun #define SLV_INT_DDR_RX_UNF BIT(7)
177*4882a593Smuzhiyun #define SLV_INT_DDR_TX_OVF BIT(6)
178*4882a593Smuzhiyun #define SLV_INT_SDR_RX_UNF BIT(5)
179*4882a593Smuzhiyun #define SLV_INT_SDR_TX_OVF BIT(4)
180*4882a593Smuzhiyun #define SLV_INT_DDR_RD_COMP BIT(3)
181*4882a593Smuzhiyun #define SLV_INT_DDR_WR_COMP BIT(2)
182*4882a593Smuzhiyun #define SLV_INT_SDR_RD_COMP BIT(1)
183*4882a593Smuzhiyun #define SLV_INT_SDR_WR_COMP BIT(0)
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define SLV_STATUS0 0x54
186*4882a593Smuzhiyun #define SLV_STATUS0_REG_ADDR(s) (((s) & GENMASK(23, 16)) >> 16)
187*4882a593Smuzhiyun #define SLV_STATUS0_XFRD_BYTES(s) ((s) & GENMASK(15, 0))
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define SLV_STATUS1 0x58
190*4882a593Smuzhiyun #define SLV_STATUS1_AS(s) (((s) & GENMASK(21, 20)) >> 20)
191*4882a593Smuzhiyun #define SLV_STATUS1_VEN_TM BIT(19)
192*4882a593Smuzhiyun #define SLV_STATUS1_HJ_DIS BIT(18)
193*4882a593Smuzhiyun #define SLV_STATUS1_MR_DIS BIT(17)
194*4882a593Smuzhiyun #define SLV_STATUS1_PROT_ERR BIT(16)
195*4882a593Smuzhiyun #define SLV_STATUS1_DA(x) (((s) & GENMASK(15, 9)) >> 9)
196*4882a593Smuzhiyun #define SLV_STATUS1_HAS_DA BIT(8)
197*4882a593Smuzhiyun #define SLV_STATUS1_DDR_RX_FULL BIT(7)
198*4882a593Smuzhiyun #define SLV_STATUS1_DDR_TX_FULL BIT(6)
199*4882a593Smuzhiyun #define SLV_STATUS1_DDR_RX_EMPTY BIT(5)
200*4882a593Smuzhiyun #define SLV_STATUS1_DDR_TX_EMPTY BIT(4)
201*4882a593Smuzhiyun #define SLV_STATUS1_SDR_RX_FULL BIT(3)
202*4882a593Smuzhiyun #define SLV_STATUS1_SDR_TX_FULL BIT(2)
203*4882a593Smuzhiyun #define SLV_STATUS1_SDR_RX_EMPTY BIT(1)
204*4882a593Smuzhiyun #define SLV_STATUS1_SDR_TX_EMPTY BIT(0)
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun #define CMD0_FIFO 0x60
207*4882a593Smuzhiyun #define CMD0_FIFO_IS_DDR BIT(31)
208*4882a593Smuzhiyun #define CMD0_FIFO_IS_CCC BIT(30)
209*4882a593Smuzhiyun #define CMD0_FIFO_BCH BIT(29)
210*4882a593Smuzhiyun #define XMIT_BURST_STATIC_SUBADDR 0
211*4882a593Smuzhiyun #define XMIT_SINGLE_INC_SUBADDR 1
212*4882a593Smuzhiyun #define XMIT_SINGLE_STATIC_SUBADDR 2
213*4882a593Smuzhiyun #define XMIT_BURST_WITHOUT_SUBADDR 3
214*4882a593Smuzhiyun #define CMD0_FIFO_PRIV_XMIT_MODE(m) ((m) << 27)
215*4882a593Smuzhiyun #define CMD0_FIFO_SBCA BIT(26)
216*4882a593Smuzhiyun #define CMD0_FIFO_RSBC BIT(25)
217*4882a593Smuzhiyun #define CMD0_FIFO_IS_10B BIT(24)
218*4882a593Smuzhiyun #define CMD0_FIFO_PL_LEN(l) ((l) << 12)
219*4882a593Smuzhiyun #define CMD0_FIFO_PL_LEN_MAX 4095
220*4882a593Smuzhiyun #define CMD0_FIFO_DEV_ADDR(a) ((a) << 1)
221*4882a593Smuzhiyun #define CMD0_FIFO_RNW BIT(0)
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define CMD1_FIFO 0x64
224*4882a593Smuzhiyun #define CMD1_FIFO_CMDID(id) ((id) << 24)
225*4882a593Smuzhiyun #define CMD1_FIFO_CSRADDR(a) (a)
226*4882a593Smuzhiyun #define CMD1_FIFO_CCC(id) (id)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #define TX_FIFO 0x68
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define IMD_CMD0 0x70
231*4882a593Smuzhiyun #define IMD_CMD0_PL_LEN(l) ((l) << 12)
232*4882a593Smuzhiyun #define IMD_CMD0_DEV_ADDR(a) ((a) << 1)
233*4882a593Smuzhiyun #define IMD_CMD0_RNW BIT(0)
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define IMD_CMD1 0x74
236*4882a593Smuzhiyun #define IMD_CMD1_CCC(id) (id)
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun #define IMD_DATA 0x78
239*4882a593Smuzhiyun #define RX_FIFO 0x80
240*4882a593Smuzhiyun #define IBI_DATA_FIFO 0x84
241*4882a593Smuzhiyun #define SLV_DDR_TX_FIFO 0x88
242*4882a593Smuzhiyun #define SLV_DDR_RX_FIFO 0x8c
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #define CMD_IBI_THR_CTRL 0x90
245*4882a593Smuzhiyun #define IBIR_THR(t) ((t) << 24)
246*4882a593Smuzhiyun #define CMDR_THR(t) ((t) << 16)
247*4882a593Smuzhiyun #define IBI_THR(t) ((t) << 8)
248*4882a593Smuzhiyun #define CMD_THR(t) (t)
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun #define TX_RX_THR_CTRL 0x94
251*4882a593Smuzhiyun #define RX_THR(t) ((t) << 16)
252*4882a593Smuzhiyun #define TX_THR(t) (t)
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define SLV_DDR_TX_RX_THR_CTRL 0x98
255*4882a593Smuzhiyun #define SLV_DDR_RX_THR(t) ((t) << 16)
256*4882a593Smuzhiyun #define SLV_DDR_TX_THR(t) (t)
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define FLUSH_CTRL 0x9c
259*4882a593Smuzhiyun #define FLUSH_IBI_RESP BIT(23)
260*4882a593Smuzhiyun #define FLUSH_CMD_RESP BIT(22)
261*4882a593Smuzhiyun #define FLUSH_SLV_DDR_RX_FIFO BIT(22)
262*4882a593Smuzhiyun #define FLUSH_SLV_DDR_TX_FIFO BIT(21)
263*4882a593Smuzhiyun #define FLUSH_IMM_FIFO BIT(20)
264*4882a593Smuzhiyun #define FLUSH_IBI_FIFO BIT(19)
265*4882a593Smuzhiyun #define FLUSH_RX_FIFO BIT(18)
266*4882a593Smuzhiyun #define FLUSH_TX_FIFO BIT(17)
267*4882a593Smuzhiyun #define FLUSH_CMD_FIFO BIT(16)
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #define TTO_PRESCL_CTRL0 0xb0
270*4882a593Smuzhiyun #define TTO_PRESCL_CTRL0_DIVB(x) ((x) << 16)
271*4882a593Smuzhiyun #define TTO_PRESCL_CTRL0_DIVA(x) (x)
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #define TTO_PRESCL_CTRL1 0xb4
274*4882a593Smuzhiyun #define TTO_PRESCL_CTRL1_DIVB(x) ((x) << 16)
275*4882a593Smuzhiyun #define TTO_PRESCL_CTRL1_DIVA(x) (x)
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #define DEVS_CTRL 0xb8
278*4882a593Smuzhiyun #define DEVS_CTRL_DEV_CLR_SHIFT 16
279*4882a593Smuzhiyun #define DEVS_CTRL_DEV_CLR_ALL GENMASK(31, 16)
280*4882a593Smuzhiyun #define DEVS_CTRL_DEV_CLR(dev) BIT(16 + (dev))
281*4882a593Smuzhiyun #define DEVS_CTRL_DEV_ACTIVE(dev) BIT(dev)
282*4882a593Smuzhiyun #define DEVS_CTRL_DEVS_ACTIVE_MASK GENMASK(15, 0)
283*4882a593Smuzhiyun #define MAX_DEVS 16
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define DEV_ID_RR0(d) (0xc0 + ((d) * 0x10))
286*4882a593Smuzhiyun #define DEV_ID_RR0_LVR_EXT_ADDR BIT(11)
287*4882a593Smuzhiyun #define DEV_ID_RR0_HDR_CAP BIT(10)
288*4882a593Smuzhiyun #define DEV_ID_RR0_IS_I3C BIT(9)
289*4882a593Smuzhiyun #define DEV_ID_RR0_DEV_ADDR_MASK (GENMASK(6, 0) | GENMASK(15, 13))
290*4882a593Smuzhiyun #define DEV_ID_RR0_SET_DEV_ADDR(a) (((a) & GENMASK(6, 0)) | \
291*4882a593Smuzhiyun (((a) & GENMASK(9, 7)) << 6))
292*4882a593Smuzhiyun #define DEV_ID_RR0_GET_DEV_ADDR(x) ((((x) >> 1) & GENMASK(6, 0)) | \
293*4882a593Smuzhiyun (((x) >> 6) & GENMASK(9, 7)))
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun #define DEV_ID_RR1(d) (0xc4 + ((d) * 0x10))
296*4882a593Smuzhiyun #define DEV_ID_RR1_PID_MSB(pid) (pid)
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun #define DEV_ID_RR2(d) (0xc8 + ((d) * 0x10))
299*4882a593Smuzhiyun #define DEV_ID_RR2_PID_LSB(pid) ((pid) << 16)
300*4882a593Smuzhiyun #define DEV_ID_RR2_BCR(bcr) ((bcr) << 8)
301*4882a593Smuzhiyun #define DEV_ID_RR2_DCR(dcr) (dcr)
302*4882a593Smuzhiyun #define DEV_ID_RR2_LVR(lvr) (lvr)
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #define SIR_MAP(x) (0x180 + ((x) * 4))
305*4882a593Smuzhiyun #define SIR_MAP_DEV_REG(d) SIR_MAP((d) / 2)
306*4882a593Smuzhiyun #define SIR_MAP_DEV_SHIFT(d, fs) ((fs) + (((d) % 2) ? 16 : 0))
307*4882a593Smuzhiyun #define SIR_MAP_DEV_CONF_MASK(d) (GENMASK(15, 0) << (((d) % 2) ? 16 : 0))
308*4882a593Smuzhiyun #define SIR_MAP_DEV_CONF(d, c) ((c) << (((d) % 2) ? 16 : 0))
309*4882a593Smuzhiyun #define DEV_ROLE_SLAVE 0
310*4882a593Smuzhiyun #define DEV_ROLE_MASTER 1
311*4882a593Smuzhiyun #define SIR_MAP_DEV_ROLE(role) ((role) << 14)
312*4882a593Smuzhiyun #define SIR_MAP_DEV_SLOW BIT(13)
313*4882a593Smuzhiyun #define SIR_MAP_DEV_PL(l) ((l) << 8)
314*4882a593Smuzhiyun #define SIR_MAP_PL_MAX GENMASK(4, 0)
315*4882a593Smuzhiyun #define SIR_MAP_DEV_DA(a) ((a) << 1)
316*4882a593Smuzhiyun #define SIR_MAP_DEV_ACK BIT(0)
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #define GPIR_WORD(x) (0x200 + ((x) * 4))
319*4882a593Smuzhiyun #define GPI_REG(val, id) \
320*4882a593Smuzhiyun (((val) >> (((id) % 4) * 8)) & GENMASK(7, 0))
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun #define GPOR_WORD(x) (0x220 + ((x) * 4))
323*4882a593Smuzhiyun #define GPO_REG(val, id) \
324*4882a593Smuzhiyun (((val) >> (((id) % 4) * 8)) & GENMASK(7, 0))
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #define ASF_INT_STATUS 0x300
327*4882a593Smuzhiyun #define ASF_INT_RAW_STATUS 0x304
328*4882a593Smuzhiyun #define ASF_INT_MASK 0x308
329*4882a593Smuzhiyun #define ASF_INT_TEST 0x30c
330*4882a593Smuzhiyun #define ASF_INT_FATAL_SELECT 0x310
331*4882a593Smuzhiyun #define ASF_INTEGRITY_ERR BIT(6)
332*4882a593Smuzhiyun #define ASF_PROTOCOL_ERR BIT(5)
333*4882a593Smuzhiyun #define ASF_TRANS_TIMEOUT_ERR BIT(4)
334*4882a593Smuzhiyun #define ASF_CSR_ERR BIT(3)
335*4882a593Smuzhiyun #define ASF_DAP_ERR BIT(2)
336*4882a593Smuzhiyun #define ASF_SRAM_UNCORR_ERR BIT(1)
337*4882a593Smuzhiyun #define ASF_SRAM_CORR_ERR BIT(0)
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define ASF_SRAM_CORR_FAULT_STATUS 0x320
340*4882a593Smuzhiyun #define ASF_SRAM_UNCORR_FAULT_STATUS 0x324
341*4882a593Smuzhiyun #define ASF_SRAM_CORR_FAULT_INSTANCE(x) ((x) >> 24)
342*4882a593Smuzhiyun #define ASF_SRAM_CORR_FAULT_ADDR(x) ((x) & GENMASK(23, 0))
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun #define ASF_SRAM_FAULT_STATS 0x328
345*4882a593Smuzhiyun #define ASF_SRAM_FAULT_UNCORR_STATS(x) ((x) >> 16)
346*4882a593Smuzhiyun #define ASF_SRAM_FAULT_CORR_STATS(x) ((x) & GENMASK(15, 0))
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun #define ASF_TRANS_TOUT_CTRL 0x330
349*4882a593Smuzhiyun #define ASF_TRANS_TOUT_EN BIT(31)
350*4882a593Smuzhiyun #define ASF_TRANS_TOUT_VAL(x) (x)
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun #define ASF_TRANS_TOUT_FAULT_MASK 0x334
353*4882a593Smuzhiyun #define ASF_TRANS_TOUT_FAULT_STATUS 0x338
354*4882a593Smuzhiyun #define ASF_TRANS_TOUT_FAULT_APB BIT(3)
355*4882a593Smuzhiyun #define ASF_TRANS_TOUT_FAULT_SCL_LOW BIT(2)
356*4882a593Smuzhiyun #define ASF_TRANS_TOUT_FAULT_SCL_HIGH BIT(1)
357*4882a593Smuzhiyun #define ASF_TRANS_TOUT_FAULT_FSCL_HIGH BIT(0)
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun #define ASF_PROTO_FAULT_MASK 0x340
360*4882a593Smuzhiyun #define ASF_PROTO_FAULT_STATUS 0x344
361*4882a593Smuzhiyun #define ASF_PROTO_FAULT_SLVSDR_RD_ABORT BIT(31)
362*4882a593Smuzhiyun #define ASF_PROTO_FAULT_SLVDDR_FAIL BIT(30)
363*4882a593Smuzhiyun #define ASF_PROTO_FAULT_S(x) BIT(16 + (x))
364*4882a593Smuzhiyun #define ASF_PROTO_FAULT_MSTSDR_RD_ABORT BIT(15)
365*4882a593Smuzhiyun #define ASF_PROTO_FAULT_MSTDDR_FAIL BIT(14)
366*4882a593Smuzhiyun #define ASF_PROTO_FAULT_M(x) BIT(x)
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun struct cdns_i3c_master_caps {
369*4882a593Smuzhiyun u32 cmdfifodepth;
370*4882a593Smuzhiyun u32 cmdrfifodepth;
371*4882a593Smuzhiyun u32 txfifodepth;
372*4882a593Smuzhiyun u32 rxfifodepth;
373*4882a593Smuzhiyun u32 ibirfifodepth;
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun struct cdns_i3c_cmd {
377*4882a593Smuzhiyun u32 cmd0;
378*4882a593Smuzhiyun u32 cmd1;
379*4882a593Smuzhiyun u32 tx_len;
380*4882a593Smuzhiyun const void *tx_buf;
381*4882a593Smuzhiyun u32 rx_len;
382*4882a593Smuzhiyun void *rx_buf;
383*4882a593Smuzhiyun u32 error;
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun struct cdns_i3c_xfer {
387*4882a593Smuzhiyun struct list_head node;
388*4882a593Smuzhiyun struct completion comp;
389*4882a593Smuzhiyun int ret;
390*4882a593Smuzhiyun unsigned int ncmds;
391*4882a593Smuzhiyun struct cdns_i3c_cmd cmds[];
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun struct cdns_i3c_data {
395*4882a593Smuzhiyun u8 thd_delay_ns;
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun struct cdns_i3c_master {
399*4882a593Smuzhiyun struct work_struct hj_work;
400*4882a593Smuzhiyun struct i3c_master_controller base;
401*4882a593Smuzhiyun u32 free_rr_slots;
402*4882a593Smuzhiyun unsigned int maxdevs;
403*4882a593Smuzhiyun struct {
404*4882a593Smuzhiyun unsigned int num_slots;
405*4882a593Smuzhiyun struct i3c_dev_desc **slots;
406*4882a593Smuzhiyun spinlock_t lock;
407*4882a593Smuzhiyun } ibi;
408*4882a593Smuzhiyun struct {
409*4882a593Smuzhiyun struct list_head list;
410*4882a593Smuzhiyun struct cdns_i3c_xfer *cur;
411*4882a593Smuzhiyun spinlock_t lock;
412*4882a593Smuzhiyun } xferqueue;
413*4882a593Smuzhiyun void __iomem *regs;
414*4882a593Smuzhiyun struct clk *sysclk;
415*4882a593Smuzhiyun struct clk *pclk;
416*4882a593Smuzhiyun struct cdns_i3c_master_caps caps;
417*4882a593Smuzhiyun unsigned long i3c_scl_lim;
418*4882a593Smuzhiyun const struct cdns_i3c_data *devdata;
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static inline struct cdns_i3c_master *
to_cdns_i3c_master(struct i3c_master_controller * master)422*4882a593Smuzhiyun to_cdns_i3c_master(struct i3c_master_controller *master)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun return container_of(master, struct cdns_i3c_master, base);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
cdns_i3c_master_wr_to_tx_fifo(struct cdns_i3c_master * master,const u8 * bytes,int nbytes)427*4882a593Smuzhiyun static void cdns_i3c_master_wr_to_tx_fifo(struct cdns_i3c_master *master,
428*4882a593Smuzhiyun const u8 *bytes, int nbytes)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun writesl(master->regs + TX_FIFO, bytes, nbytes / 4);
431*4882a593Smuzhiyun if (nbytes & 3) {
432*4882a593Smuzhiyun u32 tmp = 0;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun memcpy(&tmp, bytes + (nbytes & ~3), nbytes & 3);
435*4882a593Smuzhiyun writesl(master->regs + TX_FIFO, &tmp, 1);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
cdns_i3c_master_rd_from_rx_fifo(struct cdns_i3c_master * master,u8 * bytes,int nbytes)439*4882a593Smuzhiyun static void cdns_i3c_master_rd_from_rx_fifo(struct cdns_i3c_master *master,
440*4882a593Smuzhiyun u8 *bytes, int nbytes)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun readsl(master->regs + RX_FIFO, bytes, nbytes / 4);
443*4882a593Smuzhiyun if (nbytes & 3) {
444*4882a593Smuzhiyun u32 tmp;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun readsl(master->regs + RX_FIFO, &tmp, 1);
447*4882a593Smuzhiyun memcpy(bytes + (nbytes & ~3), &tmp, nbytes & 3);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
cdns_i3c_master_supports_ccc_cmd(struct i3c_master_controller * m,const struct i3c_ccc_cmd * cmd)451*4882a593Smuzhiyun static bool cdns_i3c_master_supports_ccc_cmd(struct i3c_master_controller *m,
452*4882a593Smuzhiyun const struct i3c_ccc_cmd *cmd)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun if (cmd->ndests > 1)
455*4882a593Smuzhiyun return false;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun switch (cmd->id) {
458*4882a593Smuzhiyun case I3C_CCC_ENEC(true):
459*4882a593Smuzhiyun case I3C_CCC_ENEC(false):
460*4882a593Smuzhiyun case I3C_CCC_DISEC(true):
461*4882a593Smuzhiyun case I3C_CCC_DISEC(false):
462*4882a593Smuzhiyun case I3C_CCC_ENTAS(0, true):
463*4882a593Smuzhiyun case I3C_CCC_ENTAS(0, false):
464*4882a593Smuzhiyun case I3C_CCC_RSTDAA(true):
465*4882a593Smuzhiyun case I3C_CCC_RSTDAA(false):
466*4882a593Smuzhiyun case I3C_CCC_ENTDAA:
467*4882a593Smuzhiyun case I3C_CCC_SETMWL(true):
468*4882a593Smuzhiyun case I3C_CCC_SETMWL(false):
469*4882a593Smuzhiyun case I3C_CCC_SETMRL(true):
470*4882a593Smuzhiyun case I3C_CCC_SETMRL(false):
471*4882a593Smuzhiyun case I3C_CCC_DEFSLVS:
472*4882a593Smuzhiyun case I3C_CCC_ENTHDR(0):
473*4882a593Smuzhiyun case I3C_CCC_SETDASA:
474*4882a593Smuzhiyun case I3C_CCC_SETNEWDA:
475*4882a593Smuzhiyun case I3C_CCC_GETMWL:
476*4882a593Smuzhiyun case I3C_CCC_GETMRL:
477*4882a593Smuzhiyun case I3C_CCC_GETPID:
478*4882a593Smuzhiyun case I3C_CCC_GETBCR:
479*4882a593Smuzhiyun case I3C_CCC_GETDCR:
480*4882a593Smuzhiyun case I3C_CCC_GETSTATUS:
481*4882a593Smuzhiyun case I3C_CCC_GETACCMST:
482*4882a593Smuzhiyun case I3C_CCC_GETMXDS:
483*4882a593Smuzhiyun case I3C_CCC_GETHDRCAP:
484*4882a593Smuzhiyun return true;
485*4882a593Smuzhiyun default:
486*4882a593Smuzhiyun break;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun return false;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
cdns_i3c_master_disable(struct cdns_i3c_master * master)492*4882a593Smuzhiyun static int cdns_i3c_master_disable(struct cdns_i3c_master *master)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun u32 status;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun writel(readl(master->regs + CTRL) & ~CTRL_DEV_EN, master->regs + CTRL);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun return readl_poll_timeout(master->regs + MST_STATUS0, status,
499*4882a593Smuzhiyun status & MST_STATUS0_IDLE, 10, 1000000);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
cdns_i3c_master_enable(struct cdns_i3c_master * master)502*4882a593Smuzhiyun static void cdns_i3c_master_enable(struct cdns_i3c_master *master)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun writel(readl(master->regs + CTRL) | CTRL_DEV_EN, master->regs + CTRL);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static struct cdns_i3c_xfer *
cdns_i3c_master_alloc_xfer(struct cdns_i3c_master * master,unsigned int ncmds)508*4882a593Smuzhiyun cdns_i3c_master_alloc_xfer(struct cdns_i3c_master *master, unsigned int ncmds)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun struct cdns_i3c_xfer *xfer;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun xfer = kzalloc(struct_size(xfer, cmds, ncmds), GFP_KERNEL);
513*4882a593Smuzhiyun if (!xfer)
514*4882a593Smuzhiyun return NULL;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun INIT_LIST_HEAD(&xfer->node);
517*4882a593Smuzhiyun xfer->ncmds = ncmds;
518*4882a593Smuzhiyun xfer->ret = -ETIMEDOUT;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun return xfer;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
cdns_i3c_master_free_xfer(struct cdns_i3c_xfer * xfer)523*4882a593Smuzhiyun static void cdns_i3c_master_free_xfer(struct cdns_i3c_xfer *xfer)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun kfree(xfer);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
cdns_i3c_master_start_xfer_locked(struct cdns_i3c_master * master)528*4882a593Smuzhiyun static void cdns_i3c_master_start_xfer_locked(struct cdns_i3c_master *master)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun struct cdns_i3c_xfer *xfer = master->xferqueue.cur;
531*4882a593Smuzhiyun unsigned int i;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (!xfer)
534*4882a593Smuzhiyun return;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun writel(MST_INT_CMDD_EMP, master->regs + MST_ICR);
537*4882a593Smuzhiyun for (i = 0; i < xfer->ncmds; i++) {
538*4882a593Smuzhiyun struct cdns_i3c_cmd *cmd = &xfer->cmds[i];
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun cdns_i3c_master_wr_to_tx_fifo(master, cmd->tx_buf,
541*4882a593Smuzhiyun cmd->tx_len);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun for (i = 0; i < xfer->ncmds; i++) {
545*4882a593Smuzhiyun struct cdns_i3c_cmd *cmd = &xfer->cmds[i];
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun writel(cmd->cmd1 | CMD1_FIFO_CMDID(i),
548*4882a593Smuzhiyun master->regs + CMD1_FIFO);
549*4882a593Smuzhiyun writel(cmd->cmd0, master->regs + CMD0_FIFO);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun writel(readl(master->regs + CTRL) | CTRL_MCS,
553*4882a593Smuzhiyun master->regs + CTRL);
554*4882a593Smuzhiyun writel(MST_INT_CMDD_EMP, master->regs + MST_IER);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
cdns_i3c_master_end_xfer_locked(struct cdns_i3c_master * master,u32 isr)557*4882a593Smuzhiyun static void cdns_i3c_master_end_xfer_locked(struct cdns_i3c_master *master,
558*4882a593Smuzhiyun u32 isr)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct cdns_i3c_xfer *xfer = master->xferqueue.cur;
561*4882a593Smuzhiyun int i, ret = 0;
562*4882a593Smuzhiyun u32 status0;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (!xfer)
565*4882a593Smuzhiyun return;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun if (!(isr & MST_INT_CMDD_EMP))
568*4882a593Smuzhiyun return;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun writel(MST_INT_CMDD_EMP, master->regs + MST_IDR);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun for (status0 = readl(master->regs + MST_STATUS0);
573*4882a593Smuzhiyun !(status0 & MST_STATUS0_CMDR_EMP);
574*4882a593Smuzhiyun status0 = readl(master->regs + MST_STATUS0)) {
575*4882a593Smuzhiyun struct cdns_i3c_cmd *cmd;
576*4882a593Smuzhiyun u32 cmdr, rx_len, id;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun cmdr = readl(master->regs + CMDR);
579*4882a593Smuzhiyun id = CMDR_CMDID(cmdr);
580*4882a593Smuzhiyun if (id == CMDR_CMDID_HJACK_DISEC ||
581*4882a593Smuzhiyun id == CMDR_CMDID_HJACK_ENTDAA ||
582*4882a593Smuzhiyun WARN_ON(id >= xfer->ncmds))
583*4882a593Smuzhiyun continue;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun cmd = &xfer->cmds[CMDR_CMDID(cmdr)];
586*4882a593Smuzhiyun rx_len = min_t(u32, CMDR_XFER_BYTES(cmdr), cmd->rx_len);
587*4882a593Smuzhiyun cdns_i3c_master_rd_from_rx_fifo(master, cmd->rx_buf, rx_len);
588*4882a593Smuzhiyun cmd->error = CMDR_ERROR(cmdr);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun for (i = 0; i < xfer->ncmds; i++) {
592*4882a593Smuzhiyun switch (xfer->cmds[i].error) {
593*4882a593Smuzhiyun case CMDR_NO_ERROR:
594*4882a593Smuzhiyun break;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun case CMDR_DDR_PREAMBLE_ERROR:
597*4882a593Smuzhiyun case CMDR_DDR_PARITY_ERROR:
598*4882a593Smuzhiyun case CMDR_M0_ERROR:
599*4882a593Smuzhiyun case CMDR_M1_ERROR:
600*4882a593Smuzhiyun case CMDR_M2_ERROR:
601*4882a593Smuzhiyun case CMDR_MST_ABORT:
602*4882a593Smuzhiyun case CMDR_NACK_RESP:
603*4882a593Smuzhiyun case CMDR_DDR_DROPPED:
604*4882a593Smuzhiyun ret = -EIO;
605*4882a593Smuzhiyun break;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun case CMDR_DDR_RX_FIFO_OVF:
608*4882a593Smuzhiyun case CMDR_DDR_TX_FIFO_UNF:
609*4882a593Smuzhiyun ret = -ENOSPC;
610*4882a593Smuzhiyun break;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun case CMDR_INVALID_DA:
613*4882a593Smuzhiyun default:
614*4882a593Smuzhiyun ret = -EINVAL;
615*4882a593Smuzhiyun break;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun xfer->ret = ret;
620*4882a593Smuzhiyun complete(&xfer->comp);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun xfer = list_first_entry_or_null(&master->xferqueue.list,
623*4882a593Smuzhiyun struct cdns_i3c_xfer, node);
624*4882a593Smuzhiyun if (xfer)
625*4882a593Smuzhiyun list_del_init(&xfer->node);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun master->xferqueue.cur = xfer;
628*4882a593Smuzhiyun cdns_i3c_master_start_xfer_locked(master);
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
cdns_i3c_master_queue_xfer(struct cdns_i3c_master * master,struct cdns_i3c_xfer * xfer)631*4882a593Smuzhiyun static void cdns_i3c_master_queue_xfer(struct cdns_i3c_master *master,
632*4882a593Smuzhiyun struct cdns_i3c_xfer *xfer)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun unsigned long flags;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun init_completion(&xfer->comp);
637*4882a593Smuzhiyun spin_lock_irqsave(&master->xferqueue.lock, flags);
638*4882a593Smuzhiyun if (master->xferqueue.cur) {
639*4882a593Smuzhiyun list_add_tail(&xfer->node, &master->xferqueue.list);
640*4882a593Smuzhiyun } else {
641*4882a593Smuzhiyun master->xferqueue.cur = xfer;
642*4882a593Smuzhiyun cdns_i3c_master_start_xfer_locked(master);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun spin_unlock_irqrestore(&master->xferqueue.lock, flags);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
cdns_i3c_master_unqueue_xfer(struct cdns_i3c_master * master,struct cdns_i3c_xfer * xfer)647*4882a593Smuzhiyun static void cdns_i3c_master_unqueue_xfer(struct cdns_i3c_master *master,
648*4882a593Smuzhiyun struct cdns_i3c_xfer *xfer)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun unsigned long flags;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun spin_lock_irqsave(&master->xferqueue.lock, flags);
653*4882a593Smuzhiyun if (master->xferqueue.cur == xfer) {
654*4882a593Smuzhiyun u32 status;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun writel(readl(master->regs + CTRL) & ~CTRL_DEV_EN,
657*4882a593Smuzhiyun master->regs + CTRL);
658*4882a593Smuzhiyun readl_poll_timeout_atomic(master->regs + MST_STATUS0, status,
659*4882a593Smuzhiyun status & MST_STATUS0_IDLE, 10,
660*4882a593Smuzhiyun 1000000);
661*4882a593Smuzhiyun master->xferqueue.cur = NULL;
662*4882a593Smuzhiyun writel(FLUSH_RX_FIFO | FLUSH_TX_FIFO | FLUSH_CMD_FIFO |
663*4882a593Smuzhiyun FLUSH_CMD_RESP,
664*4882a593Smuzhiyun master->regs + FLUSH_CTRL);
665*4882a593Smuzhiyun writel(MST_INT_CMDD_EMP, master->regs + MST_IDR);
666*4882a593Smuzhiyun writel(readl(master->regs + CTRL) | CTRL_DEV_EN,
667*4882a593Smuzhiyun master->regs + CTRL);
668*4882a593Smuzhiyun } else {
669*4882a593Smuzhiyun list_del_init(&xfer->node);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun spin_unlock_irqrestore(&master->xferqueue.lock, flags);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
cdns_i3c_cmd_get_err(struct cdns_i3c_cmd * cmd)674*4882a593Smuzhiyun static enum i3c_error_code cdns_i3c_cmd_get_err(struct cdns_i3c_cmd *cmd)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun switch (cmd->error) {
677*4882a593Smuzhiyun case CMDR_M0_ERROR:
678*4882a593Smuzhiyun return I3C_ERROR_M0;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun case CMDR_M1_ERROR:
681*4882a593Smuzhiyun return I3C_ERROR_M1;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun case CMDR_M2_ERROR:
684*4882a593Smuzhiyun case CMDR_NACK_RESP:
685*4882a593Smuzhiyun return I3C_ERROR_M2;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun default:
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return I3C_ERROR_UNKNOWN;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
cdns_i3c_master_send_ccc_cmd(struct i3c_master_controller * m,struct i3c_ccc_cmd * cmd)694*4882a593Smuzhiyun static int cdns_i3c_master_send_ccc_cmd(struct i3c_master_controller *m,
695*4882a593Smuzhiyun struct i3c_ccc_cmd *cmd)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
698*4882a593Smuzhiyun struct cdns_i3c_xfer *xfer;
699*4882a593Smuzhiyun struct cdns_i3c_cmd *ccmd;
700*4882a593Smuzhiyun int ret;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun xfer = cdns_i3c_master_alloc_xfer(master, 1);
703*4882a593Smuzhiyun if (!xfer)
704*4882a593Smuzhiyun return -ENOMEM;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun ccmd = xfer->cmds;
707*4882a593Smuzhiyun ccmd->cmd1 = CMD1_FIFO_CCC(cmd->id);
708*4882a593Smuzhiyun ccmd->cmd0 = CMD0_FIFO_IS_CCC |
709*4882a593Smuzhiyun CMD0_FIFO_PL_LEN(cmd->dests[0].payload.len);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (cmd->id & I3C_CCC_DIRECT)
712*4882a593Smuzhiyun ccmd->cmd0 |= CMD0_FIFO_DEV_ADDR(cmd->dests[0].addr);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (cmd->rnw) {
715*4882a593Smuzhiyun ccmd->cmd0 |= CMD0_FIFO_RNW;
716*4882a593Smuzhiyun ccmd->rx_buf = cmd->dests[0].payload.data;
717*4882a593Smuzhiyun ccmd->rx_len = cmd->dests[0].payload.len;
718*4882a593Smuzhiyun } else {
719*4882a593Smuzhiyun ccmd->tx_buf = cmd->dests[0].payload.data;
720*4882a593Smuzhiyun ccmd->tx_len = cmd->dests[0].payload.len;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun cdns_i3c_master_queue_xfer(master, xfer);
724*4882a593Smuzhiyun if (!wait_for_completion_timeout(&xfer->comp, msecs_to_jiffies(1000)))
725*4882a593Smuzhiyun cdns_i3c_master_unqueue_xfer(master, xfer);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun ret = xfer->ret;
728*4882a593Smuzhiyun cmd->err = cdns_i3c_cmd_get_err(&xfer->cmds[0]);
729*4882a593Smuzhiyun cdns_i3c_master_free_xfer(xfer);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun return ret;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
cdns_i3c_master_priv_xfers(struct i3c_dev_desc * dev,struct i3c_priv_xfer * xfers,int nxfers)734*4882a593Smuzhiyun static int cdns_i3c_master_priv_xfers(struct i3c_dev_desc *dev,
735*4882a593Smuzhiyun struct i3c_priv_xfer *xfers,
736*4882a593Smuzhiyun int nxfers)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
739*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
740*4882a593Smuzhiyun int txslots = 0, rxslots = 0, i, ret;
741*4882a593Smuzhiyun struct cdns_i3c_xfer *cdns_xfer;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun for (i = 0; i < nxfers; i++) {
744*4882a593Smuzhiyun if (xfers[i].len > CMD0_FIFO_PL_LEN_MAX)
745*4882a593Smuzhiyun return -ENOTSUPP;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (!nxfers)
749*4882a593Smuzhiyun return 0;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (nxfers > master->caps.cmdfifodepth ||
752*4882a593Smuzhiyun nxfers > master->caps.cmdrfifodepth)
753*4882a593Smuzhiyun return -ENOTSUPP;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /*
756*4882a593Smuzhiyun * First make sure that all transactions (block of transfers separated
757*4882a593Smuzhiyun * by a STOP marker) fit in the FIFOs.
758*4882a593Smuzhiyun */
759*4882a593Smuzhiyun for (i = 0; i < nxfers; i++) {
760*4882a593Smuzhiyun if (xfers[i].rnw)
761*4882a593Smuzhiyun rxslots += DIV_ROUND_UP(xfers[i].len, 4);
762*4882a593Smuzhiyun else
763*4882a593Smuzhiyun txslots += DIV_ROUND_UP(xfers[i].len, 4);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (rxslots > master->caps.rxfifodepth ||
767*4882a593Smuzhiyun txslots > master->caps.txfifodepth)
768*4882a593Smuzhiyun return -ENOTSUPP;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun cdns_xfer = cdns_i3c_master_alloc_xfer(master, nxfers);
771*4882a593Smuzhiyun if (!cdns_xfer)
772*4882a593Smuzhiyun return -ENOMEM;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun for (i = 0; i < nxfers; i++) {
775*4882a593Smuzhiyun struct cdns_i3c_cmd *ccmd = &cdns_xfer->cmds[i];
776*4882a593Smuzhiyun u32 pl_len = xfers[i].len;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun ccmd->cmd0 = CMD0_FIFO_DEV_ADDR(dev->info.dyn_addr) |
779*4882a593Smuzhiyun CMD0_FIFO_PRIV_XMIT_MODE(XMIT_BURST_WITHOUT_SUBADDR);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun if (xfers[i].rnw) {
782*4882a593Smuzhiyun ccmd->cmd0 |= CMD0_FIFO_RNW;
783*4882a593Smuzhiyun ccmd->rx_buf = xfers[i].data.in;
784*4882a593Smuzhiyun ccmd->rx_len = xfers[i].len;
785*4882a593Smuzhiyun pl_len++;
786*4882a593Smuzhiyun } else {
787*4882a593Smuzhiyun ccmd->tx_buf = xfers[i].data.out;
788*4882a593Smuzhiyun ccmd->tx_len = xfers[i].len;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun ccmd->cmd0 |= CMD0_FIFO_PL_LEN(pl_len);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun if (i < nxfers - 1)
794*4882a593Smuzhiyun ccmd->cmd0 |= CMD0_FIFO_RSBC;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if (!i)
797*4882a593Smuzhiyun ccmd->cmd0 |= CMD0_FIFO_BCH;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun cdns_i3c_master_queue_xfer(master, cdns_xfer);
801*4882a593Smuzhiyun if (!wait_for_completion_timeout(&cdns_xfer->comp,
802*4882a593Smuzhiyun msecs_to_jiffies(1000)))
803*4882a593Smuzhiyun cdns_i3c_master_unqueue_xfer(master, cdns_xfer);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun ret = cdns_xfer->ret;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun for (i = 0; i < nxfers; i++)
808*4882a593Smuzhiyun xfers[i].err = cdns_i3c_cmd_get_err(&cdns_xfer->cmds[i]);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun cdns_i3c_master_free_xfer(cdns_xfer);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun return ret;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
cdns_i3c_master_i2c_xfers(struct i2c_dev_desc * dev,const struct i2c_msg * xfers,int nxfers)815*4882a593Smuzhiyun static int cdns_i3c_master_i2c_xfers(struct i2c_dev_desc *dev,
816*4882a593Smuzhiyun const struct i2c_msg *xfers, int nxfers)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun struct i3c_master_controller *m = i2c_dev_get_master(dev);
819*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
820*4882a593Smuzhiyun unsigned int nrxwords = 0, ntxwords = 0;
821*4882a593Smuzhiyun struct cdns_i3c_xfer *xfer;
822*4882a593Smuzhiyun int i, ret = 0;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun if (nxfers > master->caps.cmdfifodepth)
825*4882a593Smuzhiyun return -ENOTSUPP;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun for (i = 0; i < nxfers; i++) {
828*4882a593Smuzhiyun if (xfers[i].len > CMD0_FIFO_PL_LEN_MAX)
829*4882a593Smuzhiyun return -ENOTSUPP;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun if (xfers[i].flags & I2C_M_RD)
832*4882a593Smuzhiyun nrxwords += DIV_ROUND_UP(xfers[i].len, 4);
833*4882a593Smuzhiyun else
834*4882a593Smuzhiyun ntxwords += DIV_ROUND_UP(xfers[i].len, 4);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if (ntxwords > master->caps.txfifodepth ||
838*4882a593Smuzhiyun nrxwords > master->caps.rxfifodepth)
839*4882a593Smuzhiyun return -ENOTSUPP;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun xfer = cdns_i3c_master_alloc_xfer(master, nxfers);
842*4882a593Smuzhiyun if (!xfer)
843*4882a593Smuzhiyun return -ENOMEM;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun for (i = 0; i < nxfers; i++) {
846*4882a593Smuzhiyun struct cdns_i3c_cmd *ccmd = &xfer->cmds[i];
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun ccmd->cmd0 = CMD0_FIFO_DEV_ADDR(xfers[i].addr) |
849*4882a593Smuzhiyun CMD0_FIFO_PL_LEN(xfers[i].len) |
850*4882a593Smuzhiyun CMD0_FIFO_PRIV_XMIT_MODE(XMIT_BURST_WITHOUT_SUBADDR);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun if (xfers[i].flags & I2C_M_TEN)
853*4882a593Smuzhiyun ccmd->cmd0 |= CMD0_FIFO_IS_10B;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun if (xfers[i].flags & I2C_M_RD) {
856*4882a593Smuzhiyun ccmd->cmd0 |= CMD0_FIFO_RNW;
857*4882a593Smuzhiyun ccmd->rx_buf = xfers[i].buf;
858*4882a593Smuzhiyun ccmd->rx_len = xfers[i].len;
859*4882a593Smuzhiyun } else {
860*4882a593Smuzhiyun ccmd->tx_buf = xfers[i].buf;
861*4882a593Smuzhiyun ccmd->tx_len = xfers[i].len;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun cdns_i3c_master_queue_xfer(master, xfer);
866*4882a593Smuzhiyun if (!wait_for_completion_timeout(&xfer->comp, msecs_to_jiffies(1000)))
867*4882a593Smuzhiyun cdns_i3c_master_unqueue_xfer(master, xfer);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun ret = xfer->ret;
870*4882a593Smuzhiyun cdns_i3c_master_free_xfer(xfer);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun return ret;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data {
876*4882a593Smuzhiyun u16 id;
877*4882a593Smuzhiyun s16 ibi;
878*4882a593Smuzhiyun struct i3c_generic_ibi_pool *ibi_pool;
879*4882a593Smuzhiyun };
880*4882a593Smuzhiyun
prepare_rr0_dev_address(u32 addr)881*4882a593Smuzhiyun static u32 prepare_rr0_dev_address(u32 addr)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun u32 ret = (addr << 1) & 0xff;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* RR0[7:1] = addr[6:0] */
886*4882a593Smuzhiyun ret |= (addr & GENMASK(6, 0)) << 1;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* RR0[15:13] = addr[9:7] */
889*4882a593Smuzhiyun ret |= (addr & GENMASK(9, 7)) << 6;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /* RR0[0] = ~XOR(addr[6:0]) */
892*4882a593Smuzhiyun if (!(hweight8(addr & 0x7f) & 1))
893*4882a593Smuzhiyun ret |= 1;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun return ret;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
cdns_i3c_master_upd_i3c_addr(struct i3c_dev_desc * dev)898*4882a593Smuzhiyun static void cdns_i3c_master_upd_i3c_addr(struct i3c_dev_desc *dev)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
901*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
902*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data = i3c_dev_get_master_data(dev);
903*4882a593Smuzhiyun u32 rr;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun rr = prepare_rr0_dev_address(dev->info.dyn_addr ?
906*4882a593Smuzhiyun dev->info.dyn_addr :
907*4882a593Smuzhiyun dev->info.static_addr);
908*4882a593Smuzhiyun writel(DEV_ID_RR0_IS_I3C | rr, master->regs + DEV_ID_RR0(data->id));
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
cdns_i3c_master_get_rr_slot(struct cdns_i3c_master * master,u8 dyn_addr)911*4882a593Smuzhiyun static int cdns_i3c_master_get_rr_slot(struct cdns_i3c_master *master,
912*4882a593Smuzhiyun u8 dyn_addr)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun unsigned long activedevs;
915*4882a593Smuzhiyun u32 rr;
916*4882a593Smuzhiyun int i;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (!dyn_addr) {
919*4882a593Smuzhiyun if (!master->free_rr_slots)
920*4882a593Smuzhiyun return -ENOSPC;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun return ffs(master->free_rr_slots) - 1;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun activedevs = readl(master->regs + DEVS_CTRL) & DEVS_CTRL_DEVS_ACTIVE_MASK;
926*4882a593Smuzhiyun activedevs &= ~BIT(0);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun for_each_set_bit(i, &activedevs, master->maxdevs + 1) {
929*4882a593Smuzhiyun rr = readl(master->regs + DEV_ID_RR0(i));
930*4882a593Smuzhiyun if (!(rr & DEV_ID_RR0_IS_I3C) ||
931*4882a593Smuzhiyun DEV_ID_RR0_GET_DEV_ADDR(rr) != dyn_addr)
932*4882a593Smuzhiyun continue;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun return i;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun return -EINVAL;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
cdns_i3c_master_reattach_i3c_dev(struct i3c_dev_desc * dev,u8 old_dyn_addr)940*4882a593Smuzhiyun static int cdns_i3c_master_reattach_i3c_dev(struct i3c_dev_desc *dev,
941*4882a593Smuzhiyun u8 old_dyn_addr)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun cdns_i3c_master_upd_i3c_addr(dev);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun return 0;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
cdns_i3c_master_attach_i3c_dev(struct i3c_dev_desc * dev)948*4882a593Smuzhiyun static int cdns_i3c_master_attach_i3c_dev(struct i3c_dev_desc *dev)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
951*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
952*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data;
953*4882a593Smuzhiyun int slot;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
956*4882a593Smuzhiyun if (!data)
957*4882a593Smuzhiyun return -ENOMEM;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun slot = cdns_i3c_master_get_rr_slot(master, dev->info.dyn_addr);
960*4882a593Smuzhiyun if (slot < 0) {
961*4882a593Smuzhiyun kfree(data);
962*4882a593Smuzhiyun return slot;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun data->ibi = -1;
966*4882a593Smuzhiyun data->id = slot;
967*4882a593Smuzhiyun i3c_dev_set_master_data(dev, data);
968*4882a593Smuzhiyun master->free_rr_slots &= ~BIT(slot);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (!dev->info.dyn_addr) {
971*4882a593Smuzhiyun cdns_i3c_master_upd_i3c_addr(dev);
972*4882a593Smuzhiyun writel(readl(master->regs + DEVS_CTRL) |
973*4882a593Smuzhiyun DEVS_CTRL_DEV_ACTIVE(data->id),
974*4882a593Smuzhiyun master->regs + DEVS_CTRL);
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun return 0;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
cdns_i3c_master_detach_i3c_dev(struct i3c_dev_desc * dev)980*4882a593Smuzhiyun static void cdns_i3c_master_detach_i3c_dev(struct i3c_dev_desc *dev)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
983*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
984*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data = i3c_dev_get_master_data(dev);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun writel(readl(master->regs + DEVS_CTRL) |
987*4882a593Smuzhiyun DEVS_CTRL_DEV_CLR(data->id),
988*4882a593Smuzhiyun master->regs + DEVS_CTRL);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun i3c_dev_set_master_data(dev, NULL);
991*4882a593Smuzhiyun master->free_rr_slots |= BIT(data->id);
992*4882a593Smuzhiyun kfree(data);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
cdns_i3c_master_attach_i2c_dev(struct i2c_dev_desc * dev)995*4882a593Smuzhiyun static int cdns_i3c_master_attach_i2c_dev(struct i2c_dev_desc *dev)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct i3c_master_controller *m = i2c_dev_get_master(dev);
998*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
999*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data;
1000*4882a593Smuzhiyun int slot;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun slot = cdns_i3c_master_get_rr_slot(master, 0);
1003*4882a593Smuzhiyun if (slot < 0)
1004*4882a593Smuzhiyun return slot;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
1007*4882a593Smuzhiyun if (!data)
1008*4882a593Smuzhiyun return -ENOMEM;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun data->id = slot;
1011*4882a593Smuzhiyun master->free_rr_slots &= ~BIT(slot);
1012*4882a593Smuzhiyun i2c_dev_set_master_data(dev, data);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun writel(prepare_rr0_dev_address(dev->addr),
1015*4882a593Smuzhiyun master->regs + DEV_ID_RR0(data->id));
1016*4882a593Smuzhiyun writel(dev->lvr, master->regs + DEV_ID_RR2(data->id));
1017*4882a593Smuzhiyun writel(readl(master->regs + DEVS_CTRL) |
1018*4882a593Smuzhiyun DEVS_CTRL_DEV_ACTIVE(data->id),
1019*4882a593Smuzhiyun master->regs + DEVS_CTRL);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun return 0;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
cdns_i3c_master_detach_i2c_dev(struct i2c_dev_desc * dev)1024*4882a593Smuzhiyun static void cdns_i3c_master_detach_i2c_dev(struct i2c_dev_desc *dev)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun struct i3c_master_controller *m = i2c_dev_get_master(dev);
1027*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
1028*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data = i2c_dev_get_master_data(dev);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun writel(readl(master->regs + DEVS_CTRL) |
1031*4882a593Smuzhiyun DEVS_CTRL_DEV_CLR(data->id),
1032*4882a593Smuzhiyun master->regs + DEVS_CTRL);
1033*4882a593Smuzhiyun master->free_rr_slots |= BIT(data->id);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun i2c_dev_set_master_data(dev, NULL);
1036*4882a593Smuzhiyun kfree(data);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
cdns_i3c_master_bus_cleanup(struct i3c_master_controller * m)1039*4882a593Smuzhiyun static void cdns_i3c_master_bus_cleanup(struct i3c_master_controller *m)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun cdns_i3c_master_disable(master);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
cdns_i3c_master_dev_rr_to_info(struct cdns_i3c_master * master,unsigned int slot,struct i3c_device_info * info)1046*4882a593Smuzhiyun static void cdns_i3c_master_dev_rr_to_info(struct cdns_i3c_master *master,
1047*4882a593Smuzhiyun unsigned int slot,
1048*4882a593Smuzhiyun struct i3c_device_info *info)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun u32 rr;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun memset(info, 0, sizeof(*info));
1053*4882a593Smuzhiyun rr = readl(master->regs + DEV_ID_RR0(slot));
1054*4882a593Smuzhiyun info->dyn_addr = DEV_ID_RR0_GET_DEV_ADDR(rr);
1055*4882a593Smuzhiyun rr = readl(master->regs + DEV_ID_RR2(slot));
1056*4882a593Smuzhiyun info->dcr = rr;
1057*4882a593Smuzhiyun info->bcr = rr >> 8;
1058*4882a593Smuzhiyun info->pid = rr >> 16;
1059*4882a593Smuzhiyun info->pid |= (u64)readl(master->regs + DEV_ID_RR1(slot)) << 16;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun
cdns_i3c_master_upd_i3c_scl_lim(struct cdns_i3c_master * master)1062*4882a593Smuzhiyun static void cdns_i3c_master_upd_i3c_scl_lim(struct cdns_i3c_master *master)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun struct i3c_master_controller *m = &master->base;
1065*4882a593Smuzhiyun unsigned long i3c_lim_period, pres_step, ncycles;
1066*4882a593Smuzhiyun struct i3c_bus *bus = i3c_master_get_bus(m);
1067*4882a593Smuzhiyun unsigned long new_i3c_scl_lim = 0;
1068*4882a593Smuzhiyun struct i3c_dev_desc *dev;
1069*4882a593Smuzhiyun u32 prescl1, ctrl;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun i3c_bus_for_each_i3cdev(bus, dev) {
1072*4882a593Smuzhiyun unsigned long max_fscl;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun max_fscl = max(I3C_CCC_MAX_SDR_FSCL(dev->info.max_read_ds),
1075*4882a593Smuzhiyun I3C_CCC_MAX_SDR_FSCL(dev->info.max_write_ds));
1076*4882a593Smuzhiyun switch (max_fscl) {
1077*4882a593Smuzhiyun case I3C_SDR1_FSCL_8MHZ:
1078*4882a593Smuzhiyun max_fscl = 8000000;
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun case I3C_SDR2_FSCL_6MHZ:
1081*4882a593Smuzhiyun max_fscl = 6000000;
1082*4882a593Smuzhiyun break;
1083*4882a593Smuzhiyun case I3C_SDR3_FSCL_4MHZ:
1084*4882a593Smuzhiyun max_fscl = 4000000;
1085*4882a593Smuzhiyun break;
1086*4882a593Smuzhiyun case I3C_SDR4_FSCL_2MHZ:
1087*4882a593Smuzhiyun max_fscl = 2000000;
1088*4882a593Smuzhiyun break;
1089*4882a593Smuzhiyun case I3C_SDR0_FSCL_MAX:
1090*4882a593Smuzhiyun default:
1091*4882a593Smuzhiyun max_fscl = 0;
1092*4882a593Smuzhiyun break;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun if (max_fscl &&
1096*4882a593Smuzhiyun (new_i3c_scl_lim > max_fscl || !new_i3c_scl_lim))
1097*4882a593Smuzhiyun new_i3c_scl_lim = max_fscl;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /* Only update PRESCL_CTRL1 if the I3C SCL limitation has changed. */
1101*4882a593Smuzhiyun if (new_i3c_scl_lim == master->i3c_scl_lim)
1102*4882a593Smuzhiyun return;
1103*4882a593Smuzhiyun master->i3c_scl_lim = new_i3c_scl_lim;
1104*4882a593Smuzhiyun if (!new_i3c_scl_lim)
1105*4882a593Smuzhiyun return;
1106*4882a593Smuzhiyun pres_step = 1000000000UL / (bus->scl_rate.i3c * 4);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* Configure PP_LOW to meet I3C slave limitations. */
1109*4882a593Smuzhiyun prescl1 = readl(master->regs + PRESCL_CTRL1) &
1110*4882a593Smuzhiyun ~PRESCL_CTRL1_PP_LOW_MASK;
1111*4882a593Smuzhiyun ctrl = readl(master->regs + CTRL);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun i3c_lim_period = DIV_ROUND_UP(1000000000, master->i3c_scl_lim);
1114*4882a593Smuzhiyun ncycles = DIV_ROUND_UP(i3c_lim_period, pres_step);
1115*4882a593Smuzhiyun if (ncycles < 4)
1116*4882a593Smuzhiyun ncycles = 0;
1117*4882a593Smuzhiyun else
1118*4882a593Smuzhiyun ncycles -= 4;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun prescl1 |= PRESCL_CTRL1_PP_LOW(ncycles);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun /* Disable I3C master before updating PRESCL_CTRL1. */
1123*4882a593Smuzhiyun if (ctrl & CTRL_DEV_EN)
1124*4882a593Smuzhiyun cdns_i3c_master_disable(master);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun writel(prescl1, master->regs + PRESCL_CTRL1);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun if (ctrl & CTRL_DEV_EN)
1129*4882a593Smuzhiyun cdns_i3c_master_enable(master);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
cdns_i3c_master_do_daa(struct i3c_master_controller * m)1132*4882a593Smuzhiyun static int cdns_i3c_master_do_daa(struct i3c_master_controller *m)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
1135*4882a593Smuzhiyun unsigned long olddevs, newdevs;
1136*4882a593Smuzhiyun int ret, slot;
1137*4882a593Smuzhiyun u8 addrs[MAX_DEVS] = { };
1138*4882a593Smuzhiyun u8 last_addr = 0;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun olddevs = readl(master->regs + DEVS_CTRL) & DEVS_CTRL_DEVS_ACTIVE_MASK;
1141*4882a593Smuzhiyun olddevs |= BIT(0);
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* Prepare RR slots before launching DAA. */
1144*4882a593Smuzhiyun for_each_clear_bit(slot, &olddevs, master->maxdevs + 1) {
1145*4882a593Smuzhiyun ret = i3c_master_get_free_addr(m, last_addr + 1);
1146*4882a593Smuzhiyun if (ret < 0)
1147*4882a593Smuzhiyun return -ENOSPC;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun last_addr = ret;
1150*4882a593Smuzhiyun addrs[slot] = last_addr;
1151*4882a593Smuzhiyun writel(prepare_rr0_dev_address(last_addr) | DEV_ID_RR0_IS_I3C,
1152*4882a593Smuzhiyun master->regs + DEV_ID_RR0(slot));
1153*4882a593Smuzhiyun writel(0, master->regs + DEV_ID_RR1(slot));
1154*4882a593Smuzhiyun writel(0, master->regs + DEV_ID_RR2(slot));
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun ret = i3c_master_entdaa_locked(&master->base);
1158*4882a593Smuzhiyun if (ret && ret != I3C_ERROR_M2)
1159*4882a593Smuzhiyun return ret;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun newdevs = readl(master->regs + DEVS_CTRL) & DEVS_CTRL_DEVS_ACTIVE_MASK;
1162*4882a593Smuzhiyun newdevs &= ~olddevs;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /*
1165*4882a593Smuzhiyun * Clear all retaining registers filled during DAA. We already
1166*4882a593Smuzhiyun * have the addressed assigned to them in the addrs array.
1167*4882a593Smuzhiyun */
1168*4882a593Smuzhiyun for_each_set_bit(slot, &newdevs, master->maxdevs + 1)
1169*4882a593Smuzhiyun i3c_master_add_i3c_dev_locked(m, addrs[slot]);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /*
1172*4882a593Smuzhiyun * Clear slots that ended up not being used. Can be caused by I3C
1173*4882a593Smuzhiyun * device creation failure or when the I3C device was already known
1174*4882a593Smuzhiyun * by the system but with a different address (in this case the device
1175*4882a593Smuzhiyun * already has a slot and does not need a new one).
1176*4882a593Smuzhiyun */
1177*4882a593Smuzhiyun writel(readl(master->regs + DEVS_CTRL) |
1178*4882a593Smuzhiyun master->free_rr_slots << DEVS_CTRL_DEV_CLR_SHIFT,
1179*4882a593Smuzhiyun master->regs + DEVS_CTRL);
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun i3c_master_defslvs_locked(&master->base);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun cdns_i3c_master_upd_i3c_scl_lim(master);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* Unmask Hot-Join and Mastership request interrupts. */
1186*4882a593Smuzhiyun i3c_master_enec_locked(m, I3C_BROADCAST_ADDR,
1187*4882a593Smuzhiyun I3C_CCC_EVENT_HJ | I3C_CCC_EVENT_MR);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun return 0;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
cdns_i3c_master_calculate_thd_delay(struct cdns_i3c_master * master)1192*4882a593Smuzhiyun static u8 cdns_i3c_master_calculate_thd_delay(struct cdns_i3c_master *master)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun unsigned long sysclk_rate = clk_get_rate(master->sysclk);
1195*4882a593Smuzhiyun u8 thd_delay = DIV_ROUND_UP(master->devdata->thd_delay_ns,
1196*4882a593Smuzhiyun (NSEC_PER_SEC / sysclk_rate));
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* Every value greater than 3 is not valid. */
1199*4882a593Smuzhiyun if (thd_delay > THD_DELAY_MAX)
1200*4882a593Smuzhiyun thd_delay = THD_DELAY_MAX;
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun /* CTLR_THD_DEL value is encoded. */
1203*4882a593Smuzhiyun return (THD_DELAY_MAX - thd_delay);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
cdns_i3c_master_bus_init(struct i3c_master_controller * m)1206*4882a593Smuzhiyun static int cdns_i3c_master_bus_init(struct i3c_master_controller *m)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
1209*4882a593Smuzhiyun unsigned long pres_step, sysclk_rate, max_i2cfreq;
1210*4882a593Smuzhiyun struct i3c_bus *bus = i3c_master_get_bus(m);
1211*4882a593Smuzhiyun u32 ctrl, prescl0, prescl1, pres, low;
1212*4882a593Smuzhiyun struct i3c_device_info info = { };
1213*4882a593Smuzhiyun int ret, ncycles;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun switch (bus->mode) {
1216*4882a593Smuzhiyun case I3C_BUS_MODE_PURE:
1217*4882a593Smuzhiyun ctrl = CTRL_PURE_BUS_MODE;
1218*4882a593Smuzhiyun break;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun case I3C_BUS_MODE_MIXED_FAST:
1221*4882a593Smuzhiyun ctrl = CTRL_MIXED_FAST_BUS_MODE;
1222*4882a593Smuzhiyun break;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun case I3C_BUS_MODE_MIXED_SLOW:
1225*4882a593Smuzhiyun ctrl = CTRL_MIXED_SLOW_BUS_MODE;
1226*4882a593Smuzhiyun break;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun default:
1229*4882a593Smuzhiyun return -EINVAL;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun sysclk_rate = clk_get_rate(master->sysclk);
1233*4882a593Smuzhiyun if (!sysclk_rate)
1234*4882a593Smuzhiyun return -EINVAL;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun pres = DIV_ROUND_UP(sysclk_rate, (bus->scl_rate.i3c * 4)) - 1;
1237*4882a593Smuzhiyun if (pres > PRESCL_CTRL0_MAX)
1238*4882a593Smuzhiyun return -ERANGE;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun bus->scl_rate.i3c = sysclk_rate / ((pres + 1) * 4);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun prescl0 = PRESCL_CTRL0_I3C(pres);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun low = ((I3C_BUS_TLOW_OD_MIN_NS * sysclk_rate) / (pres + 1)) - 2;
1245*4882a593Smuzhiyun prescl1 = PRESCL_CTRL1_OD_LOW(low);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun max_i2cfreq = bus->scl_rate.i2c;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun pres = (sysclk_rate / (max_i2cfreq * 5)) - 1;
1250*4882a593Smuzhiyun if (pres > PRESCL_CTRL0_MAX)
1251*4882a593Smuzhiyun return -ERANGE;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun bus->scl_rate.i2c = sysclk_rate / ((pres + 1) * 5);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun prescl0 |= PRESCL_CTRL0_I2C(pres);
1256*4882a593Smuzhiyun writel(prescl0, master->regs + PRESCL_CTRL0);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun /* Calculate OD and PP low. */
1259*4882a593Smuzhiyun pres_step = 1000000000 / (bus->scl_rate.i3c * 4);
1260*4882a593Smuzhiyun ncycles = DIV_ROUND_UP(I3C_BUS_TLOW_OD_MIN_NS, pres_step) - 2;
1261*4882a593Smuzhiyun if (ncycles < 0)
1262*4882a593Smuzhiyun ncycles = 0;
1263*4882a593Smuzhiyun prescl1 = PRESCL_CTRL1_OD_LOW(ncycles);
1264*4882a593Smuzhiyun writel(prescl1, master->regs + PRESCL_CTRL1);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun /* Get an address for the master. */
1267*4882a593Smuzhiyun ret = i3c_master_get_free_addr(m, 0);
1268*4882a593Smuzhiyun if (ret < 0)
1269*4882a593Smuzhiyun return ret;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun writel(prepare_rr0_dev_address(ret) | DEV_ID_RR0_IS_I3C,
1272*4882a593Smuzhiyun master->regs + DEV_ID_RR0(0));
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun cdns_i3c_master_dev_rr_to_info(master, 0, &info);
1275*4882a593Smuzhiyun if (info.bcr & I3C_BCR_HDR_CAP)
1276*4882a593Smuzhiyun info.hdr_cap = I3C_CCC_HDR_MODE(I3C_HDR_DDR);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun ret = i3c_master_set_info(&master->base, &info);
1279*4882a593Smuzhiyun if (ret)
1280*4882a593Smuzhiyun return ret;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun /*
1283*4882a593Smuzhiyun * Enable Hot-Join, and, when a Hot-Join request happens, disable all
1284*4882a593Smuzhiyun * events coming from this device.
1285*4882a593Smuzhiyun *
1286*4882a593Smuzhiyun * We will issue ENTDAA afterwards from the threaded IRQ handler.
1287*4882a593Smuzhiyun */
1288*4882a593Smuzhiyun ctrl |= CTRL_HJ_ACK | CTRL_HJ_DISEC | CTRL_HALT_EN | CTRL_MCS_EN;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun /*
1291*4882a593Smuzhiyun * Configure data hold delay based on device-specific data.
1292*4882a593Smuzhiyun *
1293*4882a593Smuzhiyun * MIPI I3C Specification 1.0 defines non-zero minimal tHD_PP timing on
1294*4882a593Smuzhiyun * master output. This setting allows to meet this timing on master's
1295*4882a593Smuzhiyun * SoC outputs, regardless of PCB balancing.
1296*4882a593Smuzhiyun */
1297*4882a593Smuzhiyun ctrl |= CTRL_THD_DELAY(cdns_i3c_master_calculate_thd_delay(master));
1298*4882a593Smuzhiyun writel(ctrl, master->regs + CTRL);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun cdns_i3c_master_enable(master);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun return 0;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
cdns_i3c_master_handle_ibi(struct cdns_i3c_master * master,u32 ibir)1305*4882a593Smuzhiyun static void cdns_i3c_master_handle_ibi(struct cdns_i3c_master *master,
1306*4882a593Smuzhiyun u32 ibir)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data;
1309*4882a593Smuzhiyun bool data_consumed = false;
1310*4882a593Smuzhiyun struct i3c_ibi_slot *slot;
1311*4882a593Smuzhiyun u32 id = IBIR_SLVID(ibir);
1312*4882a593Smuzhiyun struct i3c_dev_desc *dev;
1313*4882a593Smuzhiyun size_t nbytes;
1314*4882a593Smuzhiyun u8 *buf;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun /*
1317*4882a593Smuzhiyun * FIXME: maybe we should report the FIFO OVF errors to the upper
1318*4882a593Smuzhiyun * layer.
1319*4882a593Smuzhiyun */
1320*4882a593Smuzhiyun if (id >= master->ibi.num_slots || (ibir & IBIR_ERROR))
1321*4882a593Smuzhiyun goto out;
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun dev = master->ibi.slots[id];
1324*4882a593Smuzhiyun spin_lock(&master->ibi.lock);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun data = i3c_dev_get_master_data(dev);
1327*4882a593Smuzhiyun slot = i3c_generic_ibi_get_free_slot(data->ibi_pool);
1328*4882a593Smuzhiyun if (!slot)
1329*4882a593Smuzhiyun goto out_unlock;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun buf = slot->data;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun nbytes = IBIR_XFER_BYTES(ibir);
1334*4882a593Smuzhiyun readsl(master->regs + IBI_DATA_FIFO, buf, nbytes / 4);
1335*4882a593Smuzhiyun if (nbytes % 3) {
1336*4882a593Smuzhiyun u32 tmp = __raw_readl(master->regs + IBI_DATA_FIFO);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun memcpy(buf + (nbytes & ~3), &tmp, nbytes & 3);
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun slot->len = min_t(unsigned int, IBIR_XFER_BYTES(ibir),
1342*4882a593Smuzhiyun dev->ibi->max_payload_len);
1343*4882a593Smuzhiyun i3c_master_queue_ibi(dev, slot);
1344*4882a593Smuzhiyun data_consumed = true;
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun out_unlock:
1347*4882a593Smuzhiyun spin_unlock(&master->ibi.lock);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun out:
1350*4882a593Smuzhiyun /* Consume data from the FIFO if it's not been done already. */
1351*4882a593Smuzhiyun if (!data_consumed) {
1352*4882a593Smuzhiyun int i;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun for (i = 0; i < IBIR_XFER_BYTES(ibir); i += 4)
1355*4882a593Smuzhiyun readl(master->regs + IBI_DATA_FIFO);
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
cnds_i3c_master_demux_ibis(struct cdns_i3c_master * master)1359*4882a593Smuzhiyun static void cnds_i3c_master_demux_ibis(struct cdns_i3c_master *master)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun u32 status0;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun writel(MST_INT_IBIR_THR, master->regs + MST_ICR);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun for (status0 = readl(master->regs + MST_STATUS0);
1366*4882a593Smuzhiyun !(status0 & MST_STATUS0_IBIR_EMP);
1367*4882a593Smuzhiyun status0 = readl(master->regs + MST_STATUS0)) {
1368*4882a593Smuzhiyun u32 ibir = readl(master->regs + IBIR);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun switch (IBIR_TYPE(ibir)) {
1371*4882a593Smuzhiyun case IBIR_TYPE_IBI:
1372*4882a593Smuzhiyun cdns_i3c_master_handle_ibi(master, ibir);
1373*4882a593Smuzhiyun break;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun case IBIR_TYPE_HJ:
1376*4882a593Smuzhiyun WARN_ON(IBIR_XFER_BYTES(ibir) || (ibir & IBIR_ERROR));
1377*4882a593Smuzhiyun queue_work(master->base.wq, &master->hj_work);
1378*4882a593Smuzhiyun break;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun case IBIR_TYPE_MR:
1381*4882a593Smuzhiyun WARN_ON(IBIR_XFER_BYTES(ibir) || (ibir & IBIR_ERROR));
1382*4882a593Smuzhiyun default:
1383*4882a593Smuzhiyun break;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
cdns_i3c_master_interrupt(int irq,void * data)1388*4882a593Smuzhiyun static irqreturn_t cdns_i3c_master_interrupt(int irq, void *data)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun struct cdns_i3c_master *master = data;
1391*4882a593Smuzhiyun u32 status;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun status = readl(master->regs + MST_ISR);
1394*4882a593Smuzhiyun if (!(status & readl(master->regs + MST_IMR)))
1395*4882a593Smuzhiyun return IRQ_NONE;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun spin_lock(&master->xferqueue.lock);
1398*4882a593Smuzhiyun cdns_i3c_master_end_xfer_locked(master, status);
1399*4882a593Smuzhiyun spin_unlock(&master->xferqueue.lock);
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun if (status & MST_INT_IBIR_THR)
1402*4882a593Smuzhiyun cnds_i3c_master_demux_ibis(master);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun return IRQ_HANDLED;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
cdns_i3c_master_disable_ibi(struct i3c_dev_desc * dev)1407*4882a593Smuzhiyun static int cdns_i3c_master_disable_ibi(struct i3c_dev_desc *dev)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
1410*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
1411*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data = i3c_dev_get_master_data(dev);
1412*4882a593Smuzhiyun unsigned long flags;
1413*4882a593Smuzhiyun u32 sirmap;
1414*4882a593Smuzhiyun int ret;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun ret = i3c_master_disec_locked(m, dev->info.dyn_addr,
1417*4882a593Smuzhiyun I3C_CCC_EVENT_SIR);
1418*4882a593Smuzhiyun if (ret)
1419*4882a593Smuzhiyun return ret;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun spin_lock_irqsave(&master->ibi.lock, flags);
1422*4882a593Smuzhiyun sirmap = readl(master->regs + SIR_MAP_DEV_REG(data->ibi));
1423*4882a593Smuzhiyun sirmap &= ~SIR_MAP_DEV_CONF_MASK(data->ibi);
1424*4882a593Smuzhiyun sirmap |= SIR_MAP_DEV_CONF(data->ibi,
1425*4882a593Smuzhiyun SIR_MAP_DEV_DA(I3C_BROADCAST_ADDR));
1426*4882a593Smuzhiyun writel(sirmap, master->regs + SIR_MAP_DEV_REG(data->ibi));
1427*4882a593Smuzhiyun spin_unlock_irqrestore(&master->ibi.lock, flags);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun return ret;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
cdns_i3c_master_enable_ibi(struct i3c_dev_desc * dev)1432*4882a593Smuzhiyun static int cdns_i3c_master_enable_ibi(struct i3c_dev_desc *dev)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
1435*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
1436*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data = i3c_dev_get_master_data(dev);
1437*4882a593Smuzhiyun unsigned long flags;
1438*4882a593Smuzhiyun u32 sircfg, sirmap;
1439*4882a593Smuzhiyun int ret;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun spin_lock_irqsave(&master->ibi.lock, flags);
1442*4882a593Smuzhiyun sirmap = readl(master->regs + SIR_MAP_DEV_REG(data->ibi));
1443*4882a593Smuzhiyun sirmap &= ~SIR_MAP_DEV_CONF_MASK(data->ibi);
1444*4882a593Smuzhiyun sircfg = SIR_MAP_DEV_ROLE(dev->info.bcr >> 6) |
1445*4882a593Smuzhiyun SIR_MAP_DEV_DA(dev->info.dyn_addr) |
1446*4882a593Smuzhiyun SIR_MAP_DEV_PL(dev->info.max_ibi_len) |
1447*4882a593Smuzhiyun SIR_MAP_DEV_ACK;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun if (dev->info.bcr & I3C_BCR_MAX_DATA_SPEED_LIM)
1450*4882a593Smuzhiyun sircfg |= SIR_MAP_DEV_SLOW;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun sirmap |= SIR_MAP_DEV_CONF(data->ibi, sircfg);
1453*4882a593Smuzhiyun writel(sirmap, master->regs + SIR_MAP_DEV_REG(data->ibi));
1454*4882a593Smuzhiyun spin_unlock_irqrestore(&master->ibi.lock, flags);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun ret = i3c_master_enec_locked(m, dev->info.dyn_addr,
1457*4882a593Smuzhiyun I3C_CCC_EVENT_SIR);
1458*4882a593Smuzhiyun if (ret) {
1459*4882a593Smuzhiyun spin_lock_irqsave(&master->ibi.lock, flags);
1460*4882a593Smuzhiyun sirmap = readl(master->regs + SIR_MAP_DEV_REG(data->ibi));
1461*4882a593Smuzhiyun sirmap &= ~SIR_MAP_DEV_CONF_MASK(data->ibi);
1462*4882a593Smuzhiyun sirmap |= SIR_MAP_DEV_CONF(data->ibi,
1463*4882a593Smuzhiyun SIR_MAP_DEV_DA(I3C_BROADCAST_ADDR));
1464*4882a593Smuzhiyun writel(sirmap, master->regs + SIR_MAP_DEV_REG(data->ibi));
1465*4882a593Smuzhiyun spin_unlock_irqrestore(&master->ibi.lock, flags);
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun return ret;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
cdns_i3c_master_request_ibi(struct i3c_dev_desc * dev,const struct i3c_ibi_setup * req)1471*4882a593Smuzhiyun static int cdns_i3c_master_request_ibi(struct i3c_dev_desc *dev,
1472*4882a593Smuzhiyun const struct i3c_ibi_setup *req)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
1475*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
1476*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data = i3c_dev_get_master_data(dev);
1477*4882a593Smuzhiyun unsigned long flags;
1478*4882a593Smuzhiyun unsigned int i;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun data->ibi_pool = i3c_generic_ibi_alloc_pool(dev, req);
1481*4882a593Smuzhiyun if (IS_ERR(data->ibi_pool))
1482*4882a593Smuzhiyun return PTR_ERR(data->ibi_pool);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun spin_lock_irqsave(&master->ibi.lock, flags);
1485*4882a593Smuzhiyun for (i = 0; i < master->ibi.num_slots; i++) {
1486*4882a593Smuzhiyun if (!master->ibi.slots[i]) {
1487*4882a593Smuzhiyun data->ibi = i;
1488*4882a593Smuzhiyun master->ibi.slots[i] = dev;
1489*4882a593Smuzhiyun break;
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun spin_unlock_irqrestore(&master->ibi.lock, flags);
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun if (i < master->ibi.num_slots)
1495*4882a593Smuzhiyun return 0;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun i3c_generic_ibi_free_pool(data->ibi_pool);
1498*4882a593Smuzhiyun data->ibi_pool = NULL;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun return -ENOSPC;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun
cdns_i3c_master_free_ibi(struct i3c_dev_desc * dev)1503*4882a593Smuzhiyun static void cdns_i3c_master_free_ibi(struct i3c_dev_desc *dev)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
1506*4882a593Smuzhiyun struct cdns_i3c_master *master = to_cdns_i3c_master(m);
1507*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data = i3c_dev_get_master_data(dev);
1508*4882a593Smuzhiyun unsigned long flags;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun spin_lock_irqsave(&master->ibi.lock, flags);
1511*4882a593Smuzhiyun master->ibi.slots[data->ibi] = NULL;
1512*4882a593Smuzhiyun data->ibi = -1;
1513*4882a593Smuzhiyun spin_unlock_irqrestore(&master->ibi.lock, flags);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun i3c_generic_ibi_free_pool(data->ibi_pool);
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
cdns_i3c_master_recycle_ibi_slot(struct i3c_dev_desc * dev,struct i3c_ibi_slot * slot)1518*4882a593Smuzhiyun static void cdns_i3c_master_recycle_ibi_slot(struct i3c_dev_desc *dev,
1519*4882a593Smuzhiyun struct i3c_ibi_slot *slot)
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun struct cdns_i3c_i2c_dev_data *data = i3c_dev_get_master_data(dev);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun i3c_generic_ibi_recycle_slot(data->ibi_pool, slot);
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun static const struct i3c_master_controller_ops cdns_i3c_master_ops = {
1527*4882a593Smuzhiyun .bus_init = cdns_i3c_master_bus_init,
1528*4882a593Smuzhiyun .bus_cleanup = cdns_i3c_master_bus_cleanup,
1529*4882a593Smuzhiyun .do_daa = cdns_i3c_master_do_daa,
1530*4882a593Smuzhiyun .attach_i3c_dev = cdns_i3c_master_attach_i3c_dev,
1531*4882a593Smuzhiyun .reattach_i3c_dev = cdns_i3c_master_reattach_i3c_dev,
1532*4882a593Smuzhiyun .detach_i3c_dev = cdns_i3c_master_detach_i3c_dev,
1533*4882a593Smuzhiyun .attach_i2c_dev = cdns_i3c_master_attach_i2c_dev,
1534*4882a593Smuzhiyun .detach_i2c_dev = cdns_i3c_master_detach_i2c_dev,
1535*4882a593Smuzhiyun .supports_ccc_cmd = cdns_i3c_master_supports_ccc_cmd,
1536*4882a593Smuzhiyun .send_ccc_cmd = cdns_i3c_master_send_ccc_cmd,
1537*4882a593Smuzhiyun .priv_xfers = cdns_i3c_master_priv_xfers,
1538*4882a593Smuzhiyun .i2c_xfers = cdns_i3c_master_i2c_xfers,
1539*4882a593Smuzhiyun .enable_ibi = cdns_i3c_master_enable_ibi,
1540*4882a593Smuzhiyun .disable_ibi = cdns_i3c_master_disable_ibi,
1541*4882a593Smuzhiyun .request_ibi = cdns_i3c_master_request_ibi,
1542*4882a593Smuzhiyun .free_ibi = cdns_i3c_master_free_ibi,
1543*4882a593Smuzhiyun .recycle_ibi_slot = cdns_i3c_master_recycle_ibi_slot,
1544*4882a593Smuzhiyun };
1545*4882a593Smuzhiyun
cdns_i3c_master_hj(struct work_struct * work)1546*4882a593Smuzhiyun static void cdns_i3c_master_hj(struct work_struct *work)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun struct cdns_i3c_master *master = container_of(work,
1549*4882a593Smuzhiyun struct cdns_i3c_master,
1550*4882a593Smuzhiyun hj_work);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun i3c_master_do_daa(&master->base);
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun static struct cdns_i3c_data cdns_i3c_devdata = {
1556*4882a593Smuzhiyun .thd_delay_ns = 10,
1557*4882a593Smuzhiyun };
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun static const struct of_device_id cdns_i3c_master_of_ids[] = {
1560*4882a593Smuzhiyun { .compatible = "cdns,i3c-master", .data = &cdns_i3c_devdata },
1561*4882a593Smuzhiyun { /* sentinel */ },
1562*4882a593Smuzhiyun };
1563*4882a593Smuzhiyun
cdns_i3c_master_probe(struct platform_device * pdev)1564*4882a593Smuzhiyun static int cdns_i3c_master_probe(struct platform_device *pdev)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun struct cdns_i3c_master *master;
1567*4882a593Smuzhiyun int ret, irq;
1568*4882a593Smuzhiyun u32 val;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun master = devm_kzalloc(&pdev->dev, sizeof(*master), GFP_KERNEL);
1571*4882a593Smuzhiyun if (!master)
1572*4882a593Smuzhiyun return -ENOMEM;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun master->devdata = of_device_get_match_data(&pdev->dev);
1575*4882a593Smuzhiyun if (!master->devdata)
1576*4882a593Smuzhiyun return -EINVAL;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun master->regs = devm_platform_ioremap_resource(pdev, 0);
1579*4882a593Smuzhiyun if (IS_ERR(master->regs))
1580*4882a593Smuzhiyun return PTR_ERR(master->regs);
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun master->pclk = devm_clk_get(&pdev->dev, "pclk");
1583*4882a593Smuzhiyun if (IS_ERR(master->pclk))
1584*4882a593Smuzhiyun return PTR_ERR(master->pclk);
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun master->sysclk = devm_clk_get(&pdev->dev, "sysclk");
1587*4882a593Smuzhiyun if (IS_ERR(master->sysclk))
1588*4882a593Smuzhiyun return PTR_ERR(master->sysclk);
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1591*4882a593Smuzhiyun if (irq < 0)
1592*4882a593Smuzhiyun return irq;
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun ret = clk_prepare_enable(master->pclk);
1595*4882a593Smuzhiyun if (ret)
1596*4882a593Smuzhiyun return ret;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun ret = clk_prepare_enable(master->sysclk);
1599*4882a593Smuzhiyun if (ret)
1600*4882a593Smuzhiyun goto err_disable_pclk;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun if (readl(master->regs + DEV_ID) != DEV_ID_I3C_MASTER) {
1603*4882a593Smuzhiyun ret = -EINVAL;
1604*4882a593Smuzhiyun goto err_disable_sysclk;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun spin_lock_init(&master->xferqueue.lock);
1608*4882a593Smuzhiyun INIT_LIST_HEAD(&master->xferqueue.list);
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun INIT_WORK(&master->hj_work, cdns_i3c_master_hj);
1611*4882a593Smuzhiyun writel(0xffffffff, master->regs + MST_IDR);
1612*4882a593Smuzhiyun writel(0xffffffff, master->regs + SLV_IDR);
1613*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, cdns_i3c_master_interrupt, 0,
1614*4882a593Smuzhiyun dev_name(&pdev->dev), master);
1615*4882a593Smuzhiyun if (ret)
1616*4882a593Smuzhiyun goto err_disable_sysclk;
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun platform_set_drvdata(pdev, master);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun val = readl(master->regs + CONF_STATUS0);
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun /* Device ID0 is reserved to describe this master. */
1623*4882a593Smuzhiyun master->maxdevs = CONF_STATUS0_DEVS_NUM(val);
1624*4882a593Smuzhiyun master->free_rr_slots = GENMASK(master->maxdevs, 1);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun val = readl(master->regs + CONF_STATUS1);
1627*4882a593Smuzhiyun master->caps.cmdfifodepth = CONF_STATUS1_CMD_DEPTH(val);
1628*4882a593Smuzhiyun master->caps.rxfifodepth = CONF_STATUS1_RX_DEPTH(val);
1629*4882a593Smuzhiyun master->caps.txfifodepth = CONF_STATUS1_TX_DEPTH(val);
1630*4882a593Smuzhiyun master->caps.ibirfifodepth = CONF_STATUS0_IBIR_DEPTH(val);
1631*4882a593Smuzhiyun master->caps.cmdrfifodepth = CONF_STATUS0_CMDR_DEPTH(val);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun spin_lock_init(&master->ibi.lock);
1634*4882a593Smuzhiyun master->ibi.num_slots = CONF_STATUS1_IBI_HW_RES(val);
1635*4882a593Smuzhiyun master->ibi.slots = devm_kcalloc(&pdev->dev, master->ibi.num_slots,
1636*4882a593Smuzhiyun sizeof(*master->ibi.slots),
1637*4882a593Smuzhiyun GFP_KERNEL);
1638*4882a593Smuzhiyun if (!master->ibi.slots) {
1639*4882a593Smuzhiyun ret = -ENOMEM;
1640*4882a593Smuzhiyun goto err_disable_sysclk;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun writel(IBIR_THR(1), master->regs + CMD_IBI_THR_CTRL);
1644*4882a593Smuzhiyun writel(MST_INT_IBIR_THR, master->regs + MST_IER);
1645*4882a593Smuzhiyun writel(DEVS_CTRL_DEV_CLR_ALL, master->regs + DEVS_CTRL);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun ret = i3c_master_register(&master->base, &pdev->dev,
1648*4882a593Smuzhiyun &cdns_i3c_master_ops, false);
1649*4882a593Smuzhiyun if (ret)
1650*4882a593Smuzhiyun goto err_disable_sysclk;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun return 0;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun err_disable_sysclk:
1655*4882a593Smuzhiyun clk_disable_unprepare(master->sysclk);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun err_disable_pclk:
1658*4882a593Smuzhiyun clk_disable_unprepare(master->pclk);
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun return ret;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
cdns_i3c_master_remove(struct platform_device * pdev)1663*4882a593Smuzhiyun static int cdns_i3c_master_remove(struct platform_device *pdev)
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun struct cdns_i3c_master *master = platform_get_drvdata(pdev);
1666*4882a593Smuzhiyun int ret;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun ret = i3c_master_unregister(&master->base);
1669*4882a593Smuzhiyun if (ret)
1670*4882a593Smuzhiyun return ret;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun clk_disable_unprepare(master->sysclk);
1673*4882a593Smuzhiyun clk_disable_unprepare(master->pclk);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun return 0;
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun static struct platform_driver cdns_i3c_master = {
1679*4882a593Smuzhiyun .probe = cdns_i3c_master_probe,
1680*4882a593Smuzhiyun .remove = cdns_i3c_master_remove,
1681*4882a593Smuzhiyun .driver = {
1682*4882a593Smuzhiyun .name = "cdns-i3c-master",
1683*4882a593Smuzhiyun .of_match_table = cdns_i3c_master_of_ids,
1684*4882a593Smuzhiyun },
1685*4882a593Smuzhiyun };
1686*4882a593Smuzhiyun module_platform_driver(cdns_i3c_master);
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun MODULE_AUTHOR("Boris Brezillon <boris.brezillon@bootlin.com>");
1689*4882a593Smuzhiyun MODULE_DESCRIPTION("Cadence I3C master driver");
1690*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1691*4882a593Smuzhiyun MODULE_ALIAS("platform:cdns-i3c-master");
1692