1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018 Synopsys, Inc. and/or its affiliates.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Vitor Soares <vitor.soares@synopsys.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/completion.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/i3c/master.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/ioport.h>
16*4882a593Smuzhiyun #include <linux/iopoll.h>
17*4882a593Smuzhiyun #include <linux/list.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/reset.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define DEVICE_CTRL 0x0
25*4882a593Smuzhiyun #define DEV_CTRL_ENABLE BIT(31)
26*4882a593Smuzhiyun #define DEV_CTRL_RESUME BIT(30)
27*4882a593Smuzhiyun #define DEV_CTRL_HOT_JOIN_NACK BIT(8)
28*4882a593Smuzhiyun #define DEV_CTRL_I2C_SLAVE_PRESENT BIT(7)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define DEVICE_ADDR 0x4
31*4882a593Smuzhiyun #define DEV_ADDR_DYNAMIC_ADDR_VALID BIT(31)
32*4882a593Smuzhiyun #define DEV_ADDR_DYNAMIC(x) (((x) << 16) & GENMASK(22, 16))
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define HW_CAPABILITY 0x8
35*4882a593Smuzhiyun #define COMMAND_QUEUE_PORT 0xc
36*4882a593Smuzhiyun #define COMMAND_PORT_TOC BIT(30)
37*4882a593Smuzhiyun #define COMMAND_PORT_READ_TRANSFER BIT(28)
38*4882a593Smuzhiyun #define COMMAND_PORT_SDAP BIT(27)
39*4882a593Smuzhiyun #define COMMAND_PORT_ROC BIT(26)
40*4882a593Smuzhiyun #define COMMAND_PORT_SPEED(x) (((x) << 21) & GENMASK(23, 21))
41*4882a593Smuzhiyun #define COMMAND_PORT_DEV_INDEX(x) (((x) << 16) & GENMASK(20, 16))
42*4882a593Smuzhiyun #define COMMAND_PORT_CP BIT(15)
43*4882a593Smuzhiyun #define COMMAND_PORT_CMD(x) (((x) << 7) & GENMASK(14, 7))
44*4882a593Smuzhiyun #define COMMAND_PORT_TID(x) (((x) << 3) & GENMASK(6, 3))
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define COMMAND_PORT_ARG_DATA_LEN(x) (((x) << 16) & GENMASK(31, 16))
47*4882a593Smuzhiyun #define COMMAND_PORT_ARG_DATA_LEN_MAX 65536
48*4882a593Smuzhiyun #define COMMAND_PORT_TRANSFER_ARG 0x01
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define COMMAND_PORT_SDA_DATA_BYTE_3(x) (((x) << 24) & GENMASK(31, 24))
51*4882a593Smuzhiyun #define COMMAND_PORT_SDA_DATA_BYTE_2(x) (((x) << 16) & GENMASK(23, 16))
52*4882a593Smuzhiyun #define COMMAND_PORT_SDA_DATA_BYTE_1(x) (((x) << 8) & GENMASK(15, 8))
53*4882a593Smuzhiyun #define COMMAND_PORT_SDA_BYTE_STRB_3 BIT(5)
54*4882a593Smuzhiyun #define COMMAND_PORT_SDA_BYTE_STRB_2 BIT(4)
55*4882a593Smuzhiyun #define COMMAND_PORT_SDA_BYTE_STRB_1 BIT(3)
56*4882a593Smuzhiyun #define COMMAND_PORT_SHORT_DATA_ARG 0x02
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define COMMAND_PORT_DEV_COUNT(x) (((x) << 21) & GENMASK(25, 21))
59*4882a593Smuzhiyun #define COMMAND_PORT_ADDR_ASSGN_CMD 0x03
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define RESPONSE_QUEUE_PORT 0x10
62*4882a593Smuzhiyun #define RESPONSE_PORT_ERR_STATUS(x) (((x) & GENMASK(31, 28)) >> 28)
63*4882a593Smuzhiyun #define RESPONSE_NO_ERROR 0
64*4882a593Smuzhiyun #define RESPONSE_ERROR_CRC 1
65*4882a593Smuzhiyun #define RESPONSE_ERROR_PARITY 2
66*4882a593Smuzhiyun #define RESPONSE_ERROR_FRAME 3
67*4882a593Smuzhiyun #define RESPONSE_ERROR_IBA_NACK 4
68*4882a593Smuzhiyun #define RESPONSE_ERROR_ADDRESS_NACK 5
69*4882a593Smuzhiyun #define RESPONSE_ERROR_OVER_UNDER_FLOW 6
70*4882a593Smuzhiyun #define RESPONSE_ERROR_TRANSF_ABORT 8
71*4882a593Smuzhiyun #define RESPONSE_ERROR_I2C_W_NACK_ERR 9
72*4882a593Smuzhiyun #define RESPONSE_PORT_TID(x) (((x) & GENMASK(27, 24)) >> 24)
73*4882a593Smuzhiyun #define RESPONSE_PORT_DATA_LEN(x) ((x) & GENMASK(15, 0))
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define RX_TX_DATA_PORT 0x14
76*4882a593Smuzhiyun #define IBI_QUEUE_STATUS 0x18
77*4882a593Smuzhiyun #define QUEUE_THLD_CTRL 0x1c
78*4882a593Smuzhiyun #define QUEUE_THLD_CTRL_RESP_BUF_MASK GENMASK(15, 8)
79*4882a593Smuzhiyun #define QUEUE_THLD_CTRL_RESP_BUF(x) (((x) - 1) << 8)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define DATA_BUFFER_THLD_CTRL 0x20
82*4882a593Smuzhiyun #define DATA_BUFFER_THLD_CTRL_RX_BUF GENMASK(11, 8)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define IBI_QUEUE_CTRL 0x24
85*4882a593Smuzhiyun #define IBI_MR_REQ_REJECT 0x2C
86*4882a593Smuzhiyun #define IBI_SIR_REQ_REJECT 0x30
87*4882a593Smuzhiyun #define IBI_REQ_REJECT_ALL GENMASK(31, 0)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define RESET_CTRL 0x34
90*4882a593Smuzhiyun #define RESET_CTRL_IBI_QUEUE BIT(5)
91*4882a593Smuzhiyun #define RESET_CTRL_RX_FIFO BIT(4)
92*4882a593Smuzhiyun #define RESET_CTRL_TX_FIFO BIT(3)
93*4882a593Smuzhiyun #define RESET_CTRL_RESP_QUEUE BIT(2)
94*4882a593Smuzhiyun #define RESET_CTRL_CMD_QUEUE BIT(1)
95*4882a593Smuzhiyun #define RESET_CTRL_SOFT BIT(0)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define SLV_EVENT_CTRL 0x38
98*4882a593Smuzhiyun #define INTR_STATUS 0x3c
99*4882a593Smuzhiyun #define INTR_STATUS_EN 0x40
100*4882a593Smuzhiyun #define INTR_SIGNAL_EN 0x44
101*4882a593Smuzhiyun #define INTR_FORCE 0x48
102*4882a593Smuzhiyun #define INTR_BUSOWNER_UPDATE_STAT BIT(13)
103*4882a593Smuzhiyun #define INTR_IBI_UPDATED_STAT BIT(12)
104*4882a593Smuzhiyun #define INTR_READ_REQ_RECV_STAT BIT(11)
105*4882a593Smuzhiyun #define INTR_DEFSLV_STAT BIT(10)
106*4882a593Smuzhiyun #define INTR_TRANSFER_ERR_STAT BIT(9)
107*4882a593Smuzhiyun #define INTR_DYN_ADDR_ASSGN_STAT BIT(8)
108*4882a593Smuzhiyun #define INTR_CCC_UPDATED_STAT BIT(6)
109*4882a593Smuzhiyun #define INTR_TRANSFER_ABORT_STAT BIT(5)
110*4882a593Smuzhiyun #define INTR_RESP_READY_STAT BIT(4)
111*4882a593Smuzhiyun #define INTR_CMD_QUEUE_READY_STAT BIT(3)
112*4882a593Smuzhiyun #define INTR_IBI_THLD_STAT BIT(2)
113*4882a593Smuzhiyun #define INTR_RX_THLD_STAT BIT(1)
114*4882a593Smuzhiyun #define INTR_TX_THLD_STAT BIT(0)
115*4882a593Smuzhiyun #define INTR_ALL (INTR_BUSOWNER_UPDATE_STAT | \
116*4882a593Smuzhiyun INTR_IBI_UPDATED_STAT | \
117*4882a593Smuzhiyun INTR_READ_REQ_RECV_STAT | \
118*4882a593Smuzhiyun INTR_DEFSLV_STAT | \
119*4882a593Smuzhiyun INTR_TRANSFER_ERR_STAT | \
120*4882a593Smuzhiyun INTR_DYN_ADDR_ASSGN_STAT | \
121*4882a593Smuzhiyun INTR_CCC_UPDATED_STAT | \
122*4882a593Smuzhiyun INTR_TRANSFER_ABORT_STAT | \
123*4882a593Smuzhiyun INTR_RESP_READY_STAT | \
124*4882a593Smuzhiyun INTR_CMD_QUEUE_READY_STAT | \
125*4882a593Smuzhiyun INTR_IBI_THLD_STAT | \
126*4882a593Smuzhiyun INTR_TX_THLD_STAT | \
127*4882a593Smuzhiyun INTR_RX_THLD_STAT)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define INTR_MASTER_MASK (INTR_TRANSFER_ERR_STAT | \
130*4882a593Smuzhiyun INTR_RESP_READY_STAT)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define QUEUE_STATUS_LEVEL 0x4c
133*4882a593Smuzhiyun #define QUEUE_STATUS_IBI_STATUS_CNT(x) (((x) & GENMASK(28, 24)) >> 24)
134*4882a593Smuzhiyun #define QUEUE_STATUS_IBI_BUF_BLR(x) (((x) & GENMASK(23, 16)) >> 16)
135*4882a593Smuzhiyun #define QUEUE_STATUS_LEVEL_RESP(x) (((x) & GENMASK(15, 8)) >> 8)
136*4882a593Smuzhiyun #define QUEUE_STATUS_LEVEL_CMD(x) ((x) & GENMASK(7, 0))
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define DATA_BUFFER_STATUS_LEVEL 0x50
139*4882a593Smuzhiyun #define DATA_BUFFER_STATUS_LEVEL_TX(x) ((x) & GENMASK(7, 0))
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define PRESENT_STATE 0x54
142*4882a593Smuzhiyun #define CCC_DEVICE_STATUS 0x58
143*4882a593Smuzhiyun #define DEVICE_ADDR_TABLE_POINTER 0x5c
144*4882a593Smuzhiyun #define DEVICE_ADDR_TABLE_DEPTH(x) (((x) & GENMASK(31, 16)) >> 16)
145*4882a593Smuzhiyun #define DEVICE_ADDR_TABLE_ADDR(x) ((x) & GENMASK(7, 0))
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define DEV_CHAR_TABLE_POINTER 0x60
148*4882a593Smuzhiyun #define VENDOR_SPECIFIC_REG_POINTER 0x6c
149*4882a593Smuzhiyun #define SLV_PID_VALUE 0x74
150*4882a593Smuzhiyun #define SLV_CHAR_CTRL 0x78
151*4882a593Smuzhiyun #define SLV_MAX_LEN 0x7c
152*4882a593Smuzhiyun #define MAX_READ_TURNAROUND 0x80
153*4882a593Smuzhiyun #define MAX_DATA_SPEED 0x84
154*4882a593Smuzhiyun #define SLV_DEBUG_STATUS 0x88
155*4882a593Smuzhiyun #define SLV_INTR_REQ 0x8c
156*4882a593Smuzhiyun #define DEVICE_CTRL_EXTENDED 0xb0
157*4882a593Smuzhiyun #define SCL_I3C_OD_TIMING 0xb4
158*4882a593Smuzhiyun #define SCL_I3C_PP_TIMING 0xb8
159*4882a593Smuzhiyun #define SCL_I3C_TIMING_HCNT(x) (((x) << 16) & GENMASK(23, 16))
160*4882a593Smuzhiyun #define SCL_I3C_TIMING_LCNT(x) ((x) & GENMASK(7, 0))
161*4882a593Smuzhiyun #define SCL_I3C_TIMING_CNT_MIN 5
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #define SCL_I2C_FM_TIMING 0xbc
164*4882a593Smuzhiyun #define SCL_I2C_FM_TIMING_HCNT(x) (((x) << 16) & GENMASK(31, 16))
165*4882a593Smuzhiyun #define SCL_I2C_FM_TIMING_LCNT(x) ((x) & GENMASK(15, 0))
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define SCL_I2C_FMP_TIMING 0xc0
168*4882a593Smuzhiyun #define SCL_I2C_FMP_TIMING_HCNT(x) (((x) << 16) & GENMASK(23, 16))
169*4882a593Smuzhiyun #define SCL_I2C_FMP_TIMING_LCNT(x) ((x) & GENMASK(15, 0))
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define SCL_EXT_LCNT_TIMING 0xc8
172*4882a593Smuzhiyun #define SCL_EXT_LCNT_4(x) (((x) << 24) & GENMASK(31, 24))
173*4882a593Smuzhiyun #define SCL_EXT_LCNT_3(x) (((x) << 16) & GENMASK(23, 16))
174*4882a593Smuzhiyun #define SCL_EXT_LCNT_2(x) (((x) << 8) & GENMASK(15, 8))
175*4882a593Smuzhiyun #define SCL_EXT_LCNT_1(x) ((x) & GENMASK(7, 0))
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #define SCL_EXT_TERMN_LCNT_TIMING 0xcc
178*4882a593Smuzhiyun #define BUS_FREE_TIMING 0xd4
179*4882a593Smuzhiyun #define BUS_I3C_MST_FREE(x) ((x) & GENMASK(15, 0))
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define BUS_IDLE_TIMING 0xd8
182*4882a593Smuzhiyun #define I3C_VER_ID 0xe0
183*4882a593Smuzhiyun #define I3C_VER_TYPE 0xe4
184*4882a593Smuzhiyun #define EXTENDED_CAPABILITY 0xe8
185*4882a593Smuzhiyun #define SLAVE_CONFIG 0xec
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #define DEV_ADDR_TABLE_LEGACY_I2C_DEV BIT(31)
188*4882a593Smuzhiyun #define DEV_ADDR_TABLE_DYNAMIC_ADDR(x) (((x) << 16) & GENMASK(23, 16))
189*4882a593Smuzhiyun #define DEV_ADDR_TABLE_STATIC_ADDR(x) ((x) & GENMASK(6, 0))
190*4882a593Smuzhiyun #define DEV_ADDR_TABLE_LOC(start, idx) ((start) + ((idx) << 2))
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define MAX_DEVS 32
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define I3C_BUS_SDR1_SCL_RATE 8000000
195*4882a593Smuzhiyun #define I3C_BUS_SDR2_SCL_RATE 6000000
196*4882a593Smuzhiyun #define I3C_BUS_SDR3_SCL_RATE 4000000
197*4882a593Smuzhiyun #define I3C_BUS_SDR4_SCL_RATE 2000000
198*4882a593Smuzhiyun #define I3C_BUS_I2C_FM_TLOW_MIN_NS 1300
199*4882a593Smuzhiyun #define I3C_BUS_I2C_FMP_TLOW_MIN_NS 500
200*4882a593Smuzhiyun #define I3C_BUS_THIGH_MAX_NS 41
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun #define XFER_TIMEOUT (msecs_to_jiffies(1000))
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun struct dw_i3c_master_caps {
205*4882a593Smuzhiyun u8 cmdfifodepth;
206*4882a593Smuzhiyun u8 datafifodepth;
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun struct dw_i3c_cmd {
210*4882a593Smuzhiyun u32 cmd_lo;
211*4882a593Smuzhiyun u32 cmd_hi;
212*4882a593Smuzhiyun u16 tx_len;
213*4882a593Smuzhiyun const void *tx_buf;
214*4882a593Smuzhiyun u16 rx_len;
215*4882a593Smuzhiyun void *rx_buf;
216*4882a593Smuzhiyun u8 error;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun struct dw_i3c_xfer {
220*4882a593Smuzhiyun struct list_head node;
221*4882a593Smuzhiyun struct completion comp;
222*4882a593Smuzhiyun int ret;
223*4882a593Smuzhiyun unsigned int ncmds;
224*4882a593Smuzhiyun struct dw_i3c_cmd cmds[];
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun struct dw_i3c_master {
228*4882a593Smuzhiyun struct i3c_master_controller base;
229*4882a593Smuzhiyun u16 maxdevs;
230*4882a593Smuzhiyun u16 datstartaddr;
231*4882a593Smuzhiyun u32 free_pos;
232*4882a593Smuzhiyun struct {
233*4882a593Smuzhiyun struct list_head list;
234*4882a593Smuzhiyun struct dw_i3c_xfer *cur;
235*4882a593Smuzhiyun spinlock_t lock;
236*4882a593Smuzhiyun } xferqueue;
237*4882a593Smuzhiyun struct dw_i3c_master_caps caps;
238*4882a593Smuzhiyun void __iomem *regs;
239*4882a593Smuzhiyun struct reset_control *core_rst;
240*4882a593Smuzhiyun struct clk *core_clk;
241*4882a593Smuzhiyun char version[5];
242*4882a593Smuzhiyun char type[5];
243*4882a593Smuzhiyun u8 addrs[MAX_DEVS];
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun struct dw_i3c_i2c_dev_data {
247*4882a593Smuzhiyun u8 index;
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
even_parity(u8 p)250*4882a593Smuzhiyun static u8 even_parity(u8 p)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun p ^= p >> 4;
253*4882a593Smuzhiyun p &= 0xf;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return (0x9669 >> p) & 1;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
dw_i3c_master_supports_ccc_cmd(struct i3c_master_controller * m,const struct i3c_ccc_cmd * cmd)258*4882a593Smuzhiyun static bool dw_i3c_master_supports_ccc_cmd(struct i3c_master_controller *m,
259*4882a593Smuzhiyun const struct i3c_ccc_cmd *cmd)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun if (cmd->ndests > 1)
262*4882a593Smuzhiyun return false;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun switch (cmd->id) {
265*4882a593Smuzhiyun case I3C_CCC_ENEC(true):
266*4882a593Smuzhiyun case I3C_CCC_ENEC(false):
267*4882a593Smuzhiyun case I3C_CCC_DISEC(true):
268*4882a593Smuzhiyun case I3C_CCC_DISEC(false):
269*4882a593Smuzhiyun case I3C_CCC_ENTAS(0, true):
270*4882a593Smuzhiyun case I3C_CCC_ENTAS(0, false):
271*4882a593Smuzhiyun case I3C_CCC_RSTDAA(true):
272*4882a593Smuzhiyun case I3C_CCC_RSTDAA(false):
273*4882a593Smuzhiyun case I3C_CCC_ENTDAA:
274*4882a593Smuzhiyun case I3C_CCC_SETMWL(true):
275*4882a593Smuzhiyun case I3C_CCC_SETMWL(false):
276*4882a593Smuzhiyun case I3C_CCC_SETMRL(true):
277*4882a593Smuzhiyun case I3C_CCC_SETMRL(false):
278*4882a593Smuzhiyun case I3C_CCC_ENTHDR(0):
279*4882a593Smuzhiyun case I3C_CCC_SETDASA:
280*4882a593Smuzhiyun case I3C_CCC_SETNEWDA:
281*4882a593Smuzhiyun case I3C_CCC_GETMWL:
282*4882a593Smuzhiyun case I3C_CCC_GETMRL:
283*4882a593Smuzhiyun case I3C_CCC_GETPID:
284*4882a593Smuzhiyun case I3C_CCC_GETBCR:
285*4882a593Smuzhiyun case I3C_CCC_GETDCR:
286*4882a593Smuzhiyun case I3C_CCC_GETSTATUS:
287*4882a593Smuzhiyun case I3C_CCC_GETMXDS:
288*4882a593Smuzhiyun case I3C_CCC_GETHDRCAP:
289*4882a593Smuzhiyun return true;
290*4882a593Smuzhiyun default:
291*4882a593Smuzhiyun return false;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static inline struct dw_i3c_master *
to_dw_i3c_master(struct i3c_master_controller * master)296*4882a593Smuzhiyun to_dw_i3c_master(struct i3c_master_controller *master)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun return container_of(master, struct dw_i3c_master, base);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
dw_i3c_master_disable(struct dw_i3c_master * master)301*4882a593Smuzhiyun static void dw_i3c_master_disable(struct dw_i3c_master *master)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun writel(readl(master->regs + DEVICE_CTRL) & ~DEV_CTRL_ENABLE,
304*4882a593Smuzhiyun master->regs + DEVICE_CTRL);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
dw_i3c_master_enable(struct dw_i3c_master * master)307*4882a593Smuzhiyun static void dw_i3c_master_enable(struct dw_i3c_master *master)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun writel(readl(master->regs + DEVICE_CTRL) | DEV_CTRL_ENABLE,
310*4882a593Smuzhiyun master->regs + DEVICE_CTRL);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
dw_i3c_master_get_addr_pos(struct dw_i3c_master * master,u8 addr)313*4882a593Smuzhiyun static int dw_i3c_master_get_addr_pos(struct dw_i3c_master *master, u8 addr)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun int pos;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun for (pos = 0; pos < master->maxdevs; pos++) {
318*4882a593Smuzhiyun if (addr == master->addrs[pos])
319*4882a593Smuzhiyun return pos;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return -EINVAL;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
dw_i3c_master_get_free_pos(struct dw_i3c_master * master)325*4882a593Smuzhiyun static int dw_i3c_master_get_free_pos(struct dw_i3c_master *master)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun if (!(master->free_pos & GENMASK(master->maxdevs - 1, 0)))
328*4882a593Smuzhiyun return -ENOSPC;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return ffs(master->free_pos) - 1;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
dw_i3c_master_wr_tx_fifo(struct dw_i3c_master * master,const u8 * bytes,int nbytes)333*4882a593Smuzhiyun static void dw_i3c_master_wr_tx_fifo(struct dw_i3c_master *master,
334*4882a593Smuzhiyun const u8 *bytes, int nbytes)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun writesl(master->regs + RX_TX_DATA_PORT, bytes, nbytes / 4);
337*4882a593Smuzhiyun if (nbytes & 3) {
338*4882a593Smuzhiyun u32 tmp = 0;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun memcpy(&tmp, bytes + (nbytes & ~3), nbytes & 3);
341*4882a593Smuzhiyun writesl(master->regs + RX_TX_DATA_PORT, &tmp, 1);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
dw_i3c_master_read_rx_fifo(struct dw_i3c_master * master,u8 * bytes,int nbytes)345*4882a593Smuzhiyun static void dw_i3c_master_read_rx_fifo(struct dw_i3c_master *master,
346*4882a593Smuzhiyun u8 *bytes, int nbytes)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun readsl(master->regs + RX_TX_DATA_PORT, bytes, nbytes / 4);
349*4882a593Smuzhiyun if (nbytes & 3) {
350*4882a593Smuzhiyun u32 tmp;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun readsl(master->regs + RX_TX_DATA_PORT, &tmp, 1);
353*4882a593Smuzhiyun memcpy(bytes + (nbytes & ~3), &tmp, nbytes & 3);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static struct dw_i3c_xfer *
dw_i3c_master_alloc_xfer(struct dw_i3c_master * master,unsigned int ncmds)358*4882a593Smuzhiyun dw_i3c_master_alloc_xfer(struct dw_i3c_master *master, unsigned int ncmds)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct dw_i3c_xfer *xfer;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun xfer = kzalloc(struct_size(xfer, cmds, ncmds), GFP_KERNEL);
363*4882a593Smuzhiyun if (!xfer)
364*4882a593Smuzhiyun return NULL;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun INIT_LIST_HEAD(&xfer->node);
367*4882a593Smuzhiyun xfer->ncmds = ncmds;
368*4882a593Smuzhiyun xfer->ret = -ETIMEDOUT;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return xfer;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
dw_i3c_master_free_xfer(struct dw_i3c_xfer * xfer)373*4882a593Smuzhiyun static void dw_i3c_master_free_xfer(struct dw_i3c_xfer *xfer)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun kfree(xfer);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
dw_i3c_master_start_xfer_locked(struct dw_i3c_master * master)378*4882a593Smuzhiyun static void dw_i3c_master_start_xfer_locked(struct dw_i3c_master *master)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct dw_i3c_xfer *xfer = master->xferqueue.cur;
381*4882a593Smuzhiyun unsigned int i;
382*4882a593Smuzhiyun u32 thld_ctrl;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (!xfer)
385*4882a593Smuzhiyun return;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun for (i = 0; i < xfer->ncmds; i++) {
388*4882a593Smuzhiyun struct dw_i3c_cmd *cmd = &xfer->cmds[i];
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun dw_i3c_master_wr_tx_fifo(master, cmd->tx_buf, cmd->tx_len);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun thld_ctrl = readl(master->regs + QUEUE_THLD_CTRL);
394*4882a593Smuzhiyun thld_ctrl &= ~QUEUE_THLD_CTRL_RESP_BUF_MASK;
395*4882a593Smuzhiyun thld_ctrl |= QUEUE_THLD_CTRL_RESP_BUF(xfer->ncmds);
396*4882a593Smuzhiyun writel(thld_ctrl, master->regs + QUEUE_THLD_CTRL);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun for (i = 0; i < xfer->ncmds; i++) {
399*4882a593Smuzhiyun struct dw_i3c_cmd *cmd = &xfer->cmds[i];
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun writel(cmd->cmd_hi, master->regs + COMMAND_QUEUE_PORT);
402*4882a593Smuzhiyun writel(cmd->cmd_lo, master->regs + COMMAND_QUEUE_PORT);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
dw_i3c_master_enqueue_xfer(struct dw_i3c_master * master,struct dw_i3c_xfer * xfer)406*4882a593Smuzhiyun static void dw_i3c_master_enqueue_xfer(struct dw_i3c_master *master,
407*4882a593Smuzhiyun struct dw_i3c_xfer *xfer)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun unsigned long flags;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun init_completion(&xfer->comp);
412*4882a593Smuzhiyun spin_lock_irqsave(&master->xferqueue.lock, flags);
413*4882a593Smuzhiyun if (master->xferqueue.cur) {
414*4882a593Smuzhiyun list_add_tail(&xfer->node, &master->xferqueue.list);
415*4882a593Smuzhiyun } else {
416*4882a593Smuzhiyun master->xferqueue.cur = xfer;
417*4882a593Smuzhiyun dw_i3c_master_start_xfer_locked(master);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun spin_unlock_irqrestore(&master->xferqueue.lock, flags);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
dw_i3c_master_dequeue_xfer_locked(struct dw_i3c_master * master,struct dw_i3c_xfer * xfer)422*4882a593Smuzhiyun static void dw_i3c_master_dequeue_xfer_locked(struct dw_i3c_master *master,
423*4882a593Smuzhiyun struct dw_i3c_xfer *xfer)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun if (master->xferqueue.cur == xfer) {
426*4882a593Smuzhiyun u32 status;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun master->xferqueue.cur = NULL;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun writel(RESET_CTRL_RX_FIFO | RESET_CTRL_TX_FIFO |
431*4882a593Smuzhiyun RESET_CTRL_RESP_QUEUE | RESET_CTRL_CMD_QUEUE,
432*4882a593Smuzhiyun master->regs + RESET_CTRL);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun readl_poll_timeout_atomic(master->regs + RESET_CTRL, status,
435*4882a593Smuzhiyun !status, 10, 1000000);
436*4882a593Smuzhiyun } else {
437*4882a593Smuzhiyun list_del_init(&xfer->node);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
dw_i3c_master_dequeue_xfer(struct dw_i3c_master * master,struct dw_i3c_xfer * xfer)441*4882a593Smuzhiyun static void dw_i3c_master_dequeue_xfer(struct dw_i3c_master *master,
442*4882a593Smuzhiyun struct dw_i3c_xfer *xfer)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun unsigned long flags;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun spin_lock_irqsave(&master->xferqueue.lock, flags);
447*4882a593Smuzhiyun dw_i3c_master_dequeue_xfer_locked(master, xfer);
448*4882a593Smuzhiyun spin_unlock_irqrestore(&master->xferqueue.lock, flags);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
dw_i3c_master_end_xfer_locked(struct dw_i3c_master * master,u32 isr)451*4882a593Smuzhiyun static void dw_i3c_master_end_xfer_locked(struct dw_i3c_master *master, u32 isr)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct dw_i3c_xfer *xfer = master->xferqueue.cur;
454*4882a593Smuzhiyun int i, ret = 0;
455*4882a593Smuzhiyun u32 nresp;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (!xfer)
458*4882a593Smuzhiyun return;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun nresp = readl(master->regs + QUEUE_STATUS_LEVEL);
461*4882a593Smuzhiyun nresp = QUEUE_STATUS_LEVEL_RESP(nresp);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun for (i = 0; i < nresp; i++) {
464*4882a593Smuzhiyun struct dw_i3c_cmd *cmd;
465*4882a593Smuzhiyun u32 resp;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun resp = readl(master->regs + RESPONSE_QUEUE_PORT);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun cmd = &xfer->cmds[RESPONSE_PORT_TID(resp)];
470*4882a593Smuzhiyun cmd->rx_len = RESPONSE_PORT_DATA_LEN(resp);
471*4882a593Smuzhiyun cmd->error = RESPONSE_PORT_ERR_STATUS(resp);
472*4882a593Smuzhiyun if (cmd->rx_len && !cmd->error)
473*4882a593Smuzhiyun dw_i3c_master_read_rx_fifo(master, cmd->rx_buf,
474*4882a593Smuzhiyun cmd->rx_len);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun for (i = 0; i < nresp; i++) {
478*4882a593Smuzhiyun switch (xfer->cmds[i].error) {
479*4882a593Smuzhiyun case RESPONSE_NO_ERROR:
480*4882a593Smuzhiyun break;
481*4882a593Smuzhiyun case RESPONSE_ERROR_PARITY:
482*4882a593Smuzhiyun case RESPONSE_ERROR_IBA_NACK:
483*4882a593Smuzhiyun case RESPONSE_ERROR_TRANSF_ABORT:
484*4882a593Smuzhiyun case RESPONSE_ERROR_CRC:
485*4882a593Smuzhiyun case RESPONSE_ERROR_FRAME:
486*4882a593Smuzhiyun ret = -EIO;
487*4882a593Smuzhiyun break;
488*4882a593Smuzhiyun case RESPONSE_ERROR_OVER_UNDER_FLOW:
489*4882a593Smuzhiyun ret = -ENOSPC;
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun case RESPONSE_ERROR_I2C_W_NACK_ERR:
492*4882a593Smuzhiyun case RESPONSE_ERROR_ADDRESS_NACK:
493*4882a593Smuzhiyun default:
494*4882a593Smuzhiyun ret = -EINVAL;
495*4882a593Smuzhiyun break;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun xfer->ret = ret;
500*4882a593Smuzhiyun complete(&xfer->comp);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (ret < 0) {
503*4882a593Smuzhiyun dw_i3c_master_dequeue_xfer_locked(master, xfer);
504*4882a593Smuzhiyun writel(readl(master->regs + DEVICE_CTRL) | DEV_CTRL_RESUME,
505*4882a593Smuzhiyun master->regs + DEVICE_CTRL);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun xfer = list_first_entry_or_null(&master->xferqueue.list,
509*4882a593Smuzhiyun struct dw_i3c_xfer,
510*4882a593Smuzhiyun node);
511*4882a593Smuzhiyun if (xfer)
512*4882a593Smuzhiyun list_del_init(&xfer->node);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun master->xferqueue.cur = xfer;
515*4882a593Smuzhiyun dw_i3c_master_start_xfer_locked(master);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
dw_i3c_clk_cfg(struct dw_i3c_master * master)518*4882a593Smuzhiyun static int dw_i3c_clk_cfg(struct dw_i3c_master *master)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun unsigned long core_rate, core_period;
521*4882a593Smuzhiyun u32 scl_timing;
522*4882a593Smuzhiyun u8 hcnt, lcnt;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun core_rate = clk_get_rate(master->core_clk);
525*4882a593Smuzhiyun if (!core_rate)
526*4882a593Smuzhiyun return -EINVAL;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun core_period = DIV_ROUND_UP(1000000000, core_rate);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun hcnt = DIV_ROUND_UP(I3C_BUS_THIGH_MAX_NS, core_period) - 1;
531*4882a593Smuzhiyun if (hcnt < SCL_I3C_TIMING_CNT_MIN)
532*4882a593Smuzhiyun hcnt = SCL_I3C_TIMING_CNT_MIN;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun lcnt = DIV_ROUND_UP(core_rate, I3C_BUS_TYP_I3C_SCL_RATE) - hcnt;
535*4882a593Smuzhiyun if (lcnt < SCL_I3C_TIMING_CNT_MIN)
536*4882a593Smuzhiyun lcnt = SCL_I3C_TIMING_CNT_MIN;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun scl_timing = SCL_I3C_TIMING_HCNT(hcnt) | SCL_I3C_TIMING_LCNT(lcnt);
539*4882a593Smuzhiyun writel(scl_timing, master->regs + SCL_I3C_PP_TIMING);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (!(readl(master->regs + DEVICE_CTRL) & DEV_CTRL_I2C_SLAVE_PRESENT))
542*4882a593Smuzhiyun writel(BUS_I3C_MST_FREE(lcnt), master->regs + BUS_FREE_TIMING);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun lcnt = DIV_ROUND_UP(I3C_BUS_TLOW_OD_MIN_NS, core_period);
545*4882a593Smuzhiyun scl_timing = SCL_I3C_TIMING_HCNT(hcnt) | SCL_I3C_TIMING_LCNT(lcnt);
546*4882a593Smuzhiyun writel(scl_timing, master->regs + SCL_I3C_OD_TIMING);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun lcnt = DIV_ROUND_UP(core_rate, I3C_BUS_SDR1_SCL_RATE) - hcnt;
549*4882a593Smuzhiyun scl_timing = SCL_EXT_LCNT_1(lcnt);
550*4882a593Smuzhiyun lcnt = DIV_ROUND_UP(core_rate, I3C_BUS_SDR2_SCL_RATE) - hcnt;
551*4882a593Smuzhiyun scl_timing |= SCL_EXT_LCNT_2(lcnt);
552*4882a593Smuzhiyun lcnt = DIV_ROUND_UP(core_rate, I3C_BUS_SDR3_SCL_RATE) - hcnt;
553*4882a593Smuzhiyun scl_timing |= SCL_EXT_LCNT_3(lcnt);
554*4882a593Smuzhiyun lcnt = DIV_ROUND_UP(core_rate, I3C_BUS_SDR4_SCL_RATE) - hcnt;
555*4882a593Smuzhiyun scl_timing |= SCL_EXT_LCNT_4(lcnt);
556*4882a593Smuzhiyun writel(scl_timing, master->regs + SCL_EXT_LCNT_TIMING);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
dw_i2c_clk_cfg(struct dw_i3c_master * master)561*4882a593Smuzhiyun static int dw_i2c_clk_cfg(struct dw_i3c_master *master)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun unsigned long core_rate, core_period;
564*4882a593Smuzhiyun u16 hcnt, lcnt;
565*4882a593Smuzhiyun u32 scl_timing;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun core_rate = clk_get_rate(master->core_clk);
568*4882a593Smuzhiyun if (!core_rate)
569*4882a593Smuzhiyun return -EINVAL;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun core_period = DIV_ROUND_UP(1000000000, core_rate);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun lcnt = DIV_ROUND_UP(I3C_BUS_I2C_FMP_TLOW_MIN_NS, core_period);
574*4882a593Smuzhiyun hcnt = DIV_ROUND_UP(core_rate, I3C_BUS_I2C_FM_PLUS_SCL_RATE) - lcnt;
575*4882a593Smuzhiyun scl_timing = SCL_I2C_FMP_TIMING_HCNT(hcnt) |
576*4882a593Smuzhiyun SCL_I2C_FMP_TIMING_LCNT(lcnt);
577*4882a593Smuzhiyun writel(scl_timing, master->regs + SCL_I2C_FMP_TIMING);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun lcnt = DIV_ROUND_UP(I3C_BUS_I2C_FM_TLOW_MIN_NS, core_period);
580*4882a593Smuzhiyun hcnt = DIV_ROUND_UP(core_rate, I3C_BUS_I2C_FM_SCL_RATE) - lcnt;
581*4882a593Smuzhiyun scl_timing = SCL_I2C_FM_TIMING_HCNT(hcnt) |
582*4882a593Smuzhiyun SCL_I2C_FM_TIMING_LCNT(lcnt);
583*4882a593Smuzhiyun writel(scl_timing, master->regs + SCL_I2C_FM_TIMING);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun writel(BUS_I3C_MST_FREE(lcnt), master->regs + BUS_FREE_TIMING);
586*4882a593Smuzhiyun writel(readl(master->regs + DEVICE_CTRL) | DEV_CTRL_I2C_SLAVE_PRESENT,
587*4882a593Smuzhiyun master->regs + DEVICE_CTRL);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return 0;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
dw_i3c_master_bus_init(struct i3c_master_controller * m)592*4882a593Smuzhiyun static int dw_i3c_master_bus_init(struct i3c_master_controller *m)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
595*4882a593Smuzhiyun struct i3c_bus *bus = i3c_master_get_bus(m);
596*4882a593Smuzhiyun struct i3c_device_info info = { };
597*4882a593Smuzhiyun u32 thld_ctrl;
598*4882a593Smuzhiyun int ret;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun switch (bus->mode) {
601*4882a593Smuzhiyun case I3C_BUS_MODE_MIXED_FAST:
602*4882a593Smuzhiyun case I3C_BUS_MODE_MIXED_LIMITED:
603*4882a593Smuzhiyun ret = dw_i2c_clk_cfg(master);
604*4882a593Smuzhiyun if (ret)
605*4882a593Smuzhiyun return ret;
606*4882a593Smuzhiyun fallthrough;
607*4882a593Smuzhiyun case I3C_BUS_MODE_PURE:
608*4882a593Smuzhiyun ret = dw_i3c_clk_cfg(master);
609*4882a593Smuzhiyun if (ret)
610*4882a593Smuzhiyun return ret;
611*4882a593Smuzhiyun break;
612*4882a593Smuzhiyun default:
613*4882a593Smuzhiyun return -EINVAL;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun thld_ctrl = readl(master->regs + QUEUE_THLD_CTRL);
617*4882a593Smuzhiyun thld_ctrl &= ~QUEUE_THLD_CTRL_RESP_BUF_MASK;
618*4882a593Smuzhiyun writel(thld_ctrl, master->regs + QUEUE_THLD_CTRL);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun thld_ctrl = readl(master->regs + DATA_BUFFER_THLD_CTRL);
621*4882a593Smuzhiyun thld_ctrl &= ~DATA_BUFFER_THLD_CTRL_RX_BUF;
622*4882a593Smuzhiyun writel(thld_ctrl, master->regs + DATA_BUFFER_THLD_CTRL);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun writel(INTR_ALL, master->regs + INTR_STATUS);
625*4882a593Smuzhiyun writel(INTR_MASTER_MASK, master->regs + INTR_STATUS_EN);
626*4882a593Smuzhiyun writel(INTR_MASTER_MASK, master->regs + INTR_SIGNAL_EN);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun ret = i3c_master_get_free_addr(m, 0);
629*4882a593Smuzhiyun if (ret < 0)
630*4882a593Smuzhiyun return ret;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun writel(DEV_ADDR_DYNAMIC_ADDR_VALID | DEV_ADDR_DYNAMIC(ret),
633*4882a593Smuzhiyun master->regs + DEVICE_ADDR);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun memset(&info, 0, sizeof(info));
636*4882a593Smuzhiyun info.dyn_addr = ret;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun ret = i3c_master_set_info(&master->base, &info);
639*4882a593Smuzhiyun if (ret)
640*4882a593Smuzhiyun return ret;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun writel(IBI_REQ_REJECT_ALL, master->regs + IBI_SIR_REQ_REJECT);
643*4882a593Smuzhiyun writel(IBI_REQ_REJECT_ALL, master->regs + IBI_MR_REQ_REJECT);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* For now don't support Hot-Join */
646*4882a593Smuzhiyun writel(readl(master->regs + DEVICE_CTRL) | DEV_CTRL_HOT_JOIN_NACK,
647*4882a593Smuzhiyun master->regs + DEVICE_CTRL);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun dw_i3c_master_enable(master);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun return 0;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
dw_i3c_master_bus_cleanup(struct i3c_master_controller * m)654*4882a593Smuzhiyun static void dw_i3c_master_bus_cleanup(struct i3c_master_controller *m)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun dw_i3c_master_disable(master);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
dw_i3c_ccc_set(struct dw_i3c_master * master,struct i3c_ccc_cmd * ccc)661*4882a593Smuzhiyun static int dw_i3c_ccc_set(struct dw_i3c_master *master,
662*4882a593Smuzhiyun struct i3c_ccc_cmd *ccc)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun struct dw_i3c_xfer *xfer;
665*4882a593Smuzhiyun struct dw_i3c_cmd *cmd;
666*4882a593Smuzhiyun int ret, pos = 0;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (ccc->id & I3C_CCC_DIRECT) {
669*4882a593Smuzhiyun pos = dw_i3c_master_get_addr_pos(master, ccc->dests[0].addr);
670*4882a593Smuzhiyun if (pos < 0)
671*4882a593Smuzhiyun return pos;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun xfer = dw_i3c_master_alloc_xfer(master, 1);
675*4882a593Smuzhiyun if (!xfer)
676*4882a593Smuzhiyun return -ENOMEM;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun cmd = xfer->cmds;
679*4882a593Smuzhiyun cmd->tx_buf = ccc->dests[0].payload.data;
680*4882a593Smuzhiyun cmd->tx_len = ccc->dests[0].payload.len;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun cmd->cmd_hi = COMMAND_PORT_ARG_DATA_LEN(ccc->dests[0].payload.len) |
683*4882a593Smuzhiyun COMMAND_PORT_TRANSFER_ARG;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun cmd->cmd_lo = COMMAND_PORT_CP |
686*4882a593Smuzhiyun COMMAND_PORT_DEV_INDEX(pos) |
687*4882a593Smuzhiyun COMMAND_PORT_CMD(ccc->id) |
688*4882a593Smuzhiyun COMMAND_PORT_TOC |
689*4882a593Smuzhiyun COMMAND_PORT_ROC;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun dw_i3c_master_enqueue_xfer(master, xfer);
692*4882a593Smuzhiyun if (!wait_for_completion_timeout(&xfer->comp, XFER_TIMEOUT))
693*4882a593Smuzhiyun dw_i3c_master_dequeue_xfer(master, xfer);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun ret = xfer->ret;
696*4882a593Smuzhiyun if (xfer->cmds[0].error == RESPONSE_ERROR_IBA_NACK)
697*4882a593Smuzhiyun ccc->err = I3C_ERROR_M2;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun dw_i3c_master_free_xfer(xfer);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun return ret;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
dw_i3c_ccc_get(struct dw_i3c_master * master,struct i3c_ccc_cmd * ccc)704*4882a593Smuzhiyun static int dw_i3c_ccc_get(struct dw_i3c_master *master, struct i3c_ccc_cmd *ccc)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun struct dw_i3c_xfer *xfer;
707*4882a593Smuzhiyun struct dw_i3c_cmd *cmd;
708*4882a593Smuzhiyun int ret, pos;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun pos = dw_i3c_master_get_addr_pos(master, ccc->dests[0].addr);
711*4882a593Smuzhiyun if (pos < 0)
712*4882a593Smuzhiyun return pos;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun xfer = dw_i3c_master_alloc_xfer(master, 1);
715*4882a593Smuzhiyun if (!xfer)
716*4882a593Smuzhiyun return -ENOMEM;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun cmd = xfer->cmds;
719*4882a593Smuzhiyun cmd->rx_buf = ccc->dests[0].payload.data;
720*4882a593Smuzhiyun cmd->rx_len = ccc->dests[0].payload.len;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun cmd->cmd_hi = COMMAND_PORT_ARG_DATA_LEN(ccc->dests[0].payload.len) |
723*4882a593Smuzhiyun COMMAND_PORT_TRANSFER_ARG;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun cmd->cmd_lo = COMMAND_PORT_READ_TRANSFER |
726*4882a593Smuzhiyun COMMAND_PORT_CP |
727*4882a593Smuzhiyun COMMAND_PORT_DEV_INDEX(pos) |
728*4882a593Smuzhiyun COMMAND_PORT_CMD(ccc->id) |
729*4882a593Smuzhiyun COMMAND_PORT_TOC |
730*4882a593Smuzhiyun COMMAND_PORT_ROC;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun dw_i3c_master_enqueue_xfer(master, xfer);
733*4882a593Smuzhiyun if (!wait_for_completion_timeout(&xfer->comp, XFER_TIMEOUT))
734*4882a593Smuzhiyun dw_i3c_master_dequeue_xfer(master, xfer);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun ret = xfer->ret;
737*4882a593Smuzhiyun if (xfer->cmds[0].error == RESPONSE_ERROR_IBA_NACK)
738*4882a593Smuzhiyun ccc->err = I3C_ERROR_M2;
739*4882a593Smuzhiyun dw_i3c_master_free_xfer(xfer);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return ret;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
dw_i3c_master_send_ccc_cmd(struct i3c_master_controller * m,struct i3c_ccc_cmd * ccc)744*4882a593Smuzhiyun static int dw_i3c_master_send_ccc_cmd(struct i3c_master_controller *m,
745*4882a593Smuzhiyun struct i3c_ccc_cmd *ccc)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
748*4882a593Smuzhiyun int ret = 0;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (ccc->id == I3C_CCC_ENTDAA)
751*4882a593Smuzhiyun return -EINVAL;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (ccc->rnw)
754*4882a593Smuzhiyun ret = dw_i3c_ccc_get(master, ccc);
755*4882a593Smuzhiyun else
756*4882a593Smuzhiyun ret = dw_i3c_ccc_set(master, ccc);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun return ret;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
dw_i3c_master_daa(struct i3c_master_controller * m)761*4882a593Smuzhiyun static int dw_i3c_master_daa(struct i3c_master_controller *m)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
764*4882a593Smuzhiyun struct dw_i3c_xfer *xfer;
765*4882a593Smuzhiyun struct dw_i3c_cmd *cmd;
766*4882a593Smuzhiyun u32 olddevs, newdevs;
767*4882a593Smuzhiyun u8 p, last_addr = 0;
768*4882a593Smuzhiyun int ret, pos;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun olddevs = ~(master->free_pos);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /* Prepare DAT before launching DAA. */
773*4882a593Smuzhiyun for (pos = 0; pos < master->maxdevs; pos++) {
774*4882a593Smuzhiyun if (olddevs & BIT(pos))
775*4882a593Smuzhiyun continue;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun ret = i3c_master_get_free_addr(m, last_addr + 1);
778*4882a593Smuzhiyun if (ret < 0)
779*4882a593Smuzhiyun return -ENOSPC;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun master->addrs[pos] = ret;
782*4882a593Smuzhiyun p = even_parity(ret);
783*4882a593Smuzhiyun last_addr = ret;
784*4882a593Smuzhiyun ret |= (p << 7);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun writel(DEV_ADDR_TABLE_DYNAMIC_ADDR(ret),
787*4882a593Smuzhiyun master->regs +
788*4882a593Smuzhiyun DEV_ADDR_TABLE_LOC(master->datstartaddr, pos));
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun xfer = dw_i3c_master_alloc_xfer(master, 1);
792*4882a593Smuzhiyun if (!xfer)
793*4882a593Smuzhiyun return -ENOMEM;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun pos = dw_i3c_master_get_free_pos(master);
796*4882a593Smuzhiyun cmd = &xfer->cmds[0];
797*4882a593Smuzhiyun cmd->cmd_hi = 0x1;
798*4882a593Smuzhiyun cmd->cmd_lo = COMMAND_PORT_DEV_COUNT(master->maxdevs - pos) |
799*4882a593Smuzhiyun COMMAND_PORT_DEV_INDEX(pos) |
800*4882a593Smuzhiyun COMMAND_PORT_CMD(I3C_CCC_ENTDAA) |
801*4882a593Smuzhiyun COMMAND_PORT_ADDR_ASSGN_CMD |
802*4882a593Smuzhiyun COMMAND_PORT_TOC |
803*4882a593Smuzhiyun COMMAND_PORT_ROC;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun dw_i3c_master_enqueue_xfer(master, xfer);
806*4882a593Smuzhiyun if (!wait_for_completion_timeout(&xfer->comp, XFER_TIMEOUT))
807*4882a593Smuzhiyun dw_i3c_master_dequeue_xfer(master, xfer);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun newdevs = GENMASK(master->maxdevs - cmd->rx_len - 1, 0);
810*4882a593Smuzhiyun newdevs &= ~olddevs;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun for (pos = 0; pos < master->maxdevs; pos++) {
813*4882a593Smuzhiyun if (newdevs & BIT(pos))
814*4882a593Smuzhiyun i3c_master_add_i3c_dev_locked(m, master->addrs[pos]);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun dw_i3c_master_free_xfer(xfer);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun i3c_master_disec_locked(m, I3C_BROADCAST_ADDR,
820*4882a593Smuzhiyun I3C_CCC_EVENT_HJ |
821*4882a593Smuzhiyun I3C_CCC_EVENT_MR |
822*4882a593Smuzhiyun I3C_CCC_EVENT_SIR);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun return 0;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
dw_i3c_master_priv_xfers(struct i3c_dev_desc * dev,struct i3c_priv_xfer * i3c_xfers,int i3c_nxfers)827*4882a593Smuzhiyun static int dw_i3c_master_priv_xfers(struct i3c_dev_desc *dev,
828*4882a593Smuzhiyun struct i3c_priv_xfer *i3c_xfers,
829*4882a593Smuzhiyun int i3c_nxfers)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun struct dw_i3c_i2c_dev_data *data = i3c_dev_get_master_data(dev);
832*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
833*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
834*4882a593Smuzhiyun unsigned int nrxwords = 0, ntxwords = 0;
835*4882a593Smuzhiyun struct dw_i3c_xfer *xfer;
836*4882a593Smuzhiyun int i, ret = 0;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if (!i3c_nxfers)
839*4882a593Smuzhiyun return 0;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun if (i3c_nxfers > master->caps.cmdfifodepth)
842*4882a593Smuzhiyun return -ENOTSUPP;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun for (i = 0; i < i3c_nxfers; i++) {
845*4882a593Smuzhiyun if (i3c_xfers[i].rnw)
846*4882a593Smuzhiyun nrxwords += DIV_ROUND_UP(i3c_xfers[i].len, 4);
847*4882a593Smuzhiyun else
848*4882a593Smuzhiyun ntxwords += DIV_ROUND_UP(i3c_xfers[i].len, 4);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (ntxwords > master->caps.datafifodepth ||
852*4882a593Smuzhiyun nrxwords > master->caps.datafifodepth)
853*4882a593Smuzhiyun return -ENOTSUPP;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun xfer = dw_i3c_master_alloc_xfer(master, i3c_nxfers);
856*4882a593Smuzhiyun if (!xfer)
857*4882a593Smuzhiyun return -ENOMEM;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun for (i = 0; i < i3c_nxfers; i++) {
860*4882a593Smuzhiyun struct dw_i3c_cmd *cmd = &xfer->cmds[i];
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun cmd->cmd_hi = COMMAND_PORT_ARG_DATA_LEN(i3c_xfers[i].len) |
863*4882a593Smuzhiyun COMMAND_PORT_TRANSFER_ARG;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun if (i3c_xfers[i].rnw) {
866*4882a593Smuzhiyun cmd->rx_buf = i3c_xfers[i].data.in;
867*4882a593Smuzhiyun cmd->rx_len = i3c_xfers[i].len;
868*4882a593Smuzhiyun cmd->cmd_lo = COMMAND_PORT_READ_TRANSFER |
869*4882a593Smuzhiyun COMMAND_PORT_SPEED(dev->info.max_read_ds);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun } else {
872*4882a593Smuzhiyun cmd->tx_buf = i3c_xfers[i].data.out;
873*4882a593Smuzhiyun cmd->tx_len = i3c_xfers[i].len;
874*4882a593Smuzhiyun cmd->cmd_lo =
875*4882a593Smuzhiyun COMMAND_PORT_SPEED(dev->info.max_write_ds);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun cmd->cmd_lo |= COMMAND_PORT_TID(i) |
879*4882a593Smuzhiyun COMMAND_PORT_DEV_INDEX(data->index) |
880*4882a593Smuzhiyun COMMAND_PORT_ROC;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (i == (i3c_nxfers - 1))
883*4882a593Smuzhiyun cmd->cmd_lo |= COMMAND_PORT_TOC;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun dw_i3c_master_enqueue_xfer(master, xfer);
887*4882a593Smuzhiyun if (!wait_for_completion_timeout(&xfer->comp, XFER_TIMEOUT))
888*4882a593Smuzhiyun dw_i3c_master_dequeue_xfer(master, xfer);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun ret = xfer->ret;
891*4882a593Smuzhiyun dw_i3c_master_free_xfer(xfer);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun return ret;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
dw_i3c_master_reattach_i3c_dev(struct i3c_dev_desc * dev,u8 old_dyn_addr)896*4882a593Smuzhiyun static int dw_i3c_master_reattach_i3c_dev(struct i3c_dev_desc *dev,
897*4882a593Smuzhiyun u8 old_dyn_addr)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun struct dw_i3c_i2c_dev_data *data = i3c_dev_get_master_data(dev);
900*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
901*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
902*4882a593Smuzhiyun int pos;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun pos = dw_i3c_master_get_free_pos(master);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun if (data->index > pos && pos > 0) {
907*4882a593Smuzhiyun writel(0,
908*4882a593Smuzhiyun master->regs +
909*4882a593Smuzhiyun DEV_ADDR_TABLE_LOC(master->datstartaddr, data->index));
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun master->addrs[data->index] = 0;
912*4882a593Smuzhiyun master->free_pos |= BIT(data->index);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun data->index = pos;
915*4882a593Smuzhiyun master->addrs[pos] = dev->info.dyn_addr;
916*4882a593Smuzhiyun master->free_pos &= ~BIT(pos);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun writel(DEV_ADDR_TABLE_DYNAMIC_ADDR(dev->info.dyn_addr),
920*4882a593Smuzhiyun master->regs +
921*4882a593Smuzhiyun DEV_ADDR_TABLE_LOC(master->datstartaddr, data->index));
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun master->addrs[data->index] = dev->info.dyn_addr;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun return 0;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
dw_i3c_master_attach_i3c_dev(struct i3c_dev_desc * dev)928*4882a593Smuzhiyun static int dw_i3c_master_attach_i3c_dev(struct i3c_dev_desc *dev)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
931*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
932*4882a593Smuzhiyun struct dw_i3c_i2c_dev_data *data;
933*4882a593Smuzhiyun int pos;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun pos = dw_i3c_master_get_free_pos(master);
936*4882a593Smuzhiyun if (pos < 0)
937*4882a593Smuzhiyun return pos;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
940*4882a593Smuzhiyun if (!data)
941*4882a593Smuzhiyun return -ENOMEM;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun data->index = pos;
944*4882a593Smuzhiyun master->addrs[pos] = dev->info.dyn_addr ? : dev->info.static_addr;
945*4882a593Smuzhiyun master->free_pos &= ~BIT(pos);
946*4882a593Smuzhiyun i3c_dev_set_master_data(dev, data);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun writel(DEV_ADDR_TABLE_DYNAMIC_ADDR(master->addrs[pos]),
949*4882a593Smuzhiyun master->regs +
950*4882a593Smuzhiyun DEV_ADDR_TABLE_LOC(master->datstartaddr, data->index));
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun return 0;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
dw_i3c_master_detach_i3c_dev(struct i3c_dev_desc * dev)955*4882a593Smuzhiyun static void dw_i3c_master_detach_i3c_dev(struct i3c_dev_desc *dev)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun struct dw_i3c_i2c_dev_data *data = i3c_dev_get_master_data(dev);
958*4882a593Smuzhiyun struct i3c_master_controller *m = i3c_dev_get_master(dev);
959*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun writel(0,
962*4882a593Smuzhiyun master->regs +
963*4882a593Smuzhiyun DEV_ADDR_TABLE_LOC(master->datstartaddr, data->index));
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun i3c_dev_set_master_data(dev, NULL);
966*4882a593Smuzhiyun master->addrs[data->index] = 0;
967*4882a593Smuzhiyun master->free_pos |= BIT(data->index);
968*4882a593Smuzhiyun kfree(data);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
dw_i3c_master_i2c_xfers(struct i2c_dev_desc * dev,const struct i2c_msg * i2c_xfers,int i2c_nxfers)971*4882a593Smuzhiyun static int dw_i3c_master_i2c_xfers(struct i2c_dev_desc *dev,
972*4882a593Smuzhiyun const struct i2c_msg *i2c_xfers,
973*4882a593Smuzhiyun int i2c_nxfers)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun struct dw_i3c_i2c_dev_data *data = i2c_dev_get_master_data(dev);
976*4882a593Smuzhiyun struct i3c_master_controller *m = i2c_dev_get_master(dev);
977*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
978*4882a593Smuzhiyun unsigned int nrxwords = 0, ntxwords = 0;
979*4882a593Smuzhiyun struct dw_i3c_xfer *xfer;
980*4882a593Smuzhiyun int i, ret = 0;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun if (!i2c_nxfers)
983*4882a593Smuzhiyun return 0;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (i2c_nxfers > master->caps.cmdfifodepth)
986*4882a593Smuzhiyun return -ENOTSUPP;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun for (i = 0; i < i2c_nxfers; i++) {
989*4882a593Smuzhiyun if (i2c_xfers[i].flags & I2C_M_RD)
990*4882a593Smuzhiyun nrxwords += DIV_ROUND_UP(i2c_xfers[i].len, 4);
991*4882a593Smuzhiyun else
992*4882a593Smuzhiyun ntxwords += DIV_ROUND_UP(i2c_xfers[i].len, 4);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun if (ntxwords > master->caps.datafifodepth ||
996*4882a593Smuzhiyun nrxwords > master->caps.datafifodepth)
997*4882a593Smuzhiyun return -ENOTSUPP;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun xfer = dw_i3c_master_alloc_xfer(master, i2c_nxfers);
1000*4882a593Smuzhiyun if (!xfer)
1001*4882a593Smuzhiyun return -ENOMEM;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun for (i = 0; i < i2c_nxfers; i++) {
1004*4882a593Smuzhiyun struct dw_i3c_cmd *cmd = &xfer->cmds[i];
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun cmd->cmd_hi = COMMAND_PORT_ARG_DATA_LEN(i2c_xfers[i].len) |
1007*4882a593Smuzhiyun COMMAND_PORT_TRANSFER_ARG;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun cmd->cmd_lo = COMMAND_PORT_TID(i) |
1010*4882a593Smuzhiyun COMMAND_PORT_DEV_INDEX(data->index) |
1011*4882a593Smuzhiyun COMMAND_PORT_ROC;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (i2c_xfers[i].flags & I2C_M_RD) {
1014*4882a593Smuzhiyun cmd->cmd_lo |= COMMAND_PORT_READ_TRANSFER;
1015*4882a593Smuzhiyun cmd->rx_buf = i2c_xfers[i].buf;
1016*4882a593Smuzhiyun cmd->rx_len = i2c_xfers[i].len;
1017*4882a593Smuzhiyun } else {
1018*4882a593Smuzhiyun cmd->tx_buf = i2c_xfers[i].buf;
1019*4882a593Smuzhiyun cmd->tx_len = i2c_xfers[i].len;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun if (i == (i2c_nxfers - 1))
1023*4882a593Smuzhiyun cmd->cmd_lo |= COMMAND_PORT_TOC;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun dw_i3c_master_enqueue_xfer(master, xfer);
1027*4882a593Smuzhiyun if (!wait_for_completion_timeout(&xfer->comp, XFER_TIMEOUT))
1028*4882a593Smuzhiyun dw_i3c_master_dequeue_xfer(master, xfer);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun ret = xfer->ret;
1031*4882a593Smuzhiyun dw_i3c_master_free_xfer(xfer);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun return ret;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
dw_i3c_master_attach_i2c_dev(struct i2c_dev_desc * dev)1036*4882a593Smuzhiyun static int dw_i3c_master_attach_i2c_dev(struct i2c_dev_desc *dev)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun struct i3c_master_controller *m = i2c_dev_get_master(dev);
1039*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
1040*4882a593Smuzhiyun struct dw_i3c_i2c_dev_data *data;
1041*4882a593Smuzhiyun int pos;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun pos = dw_i3c_master_get_free_pos(master);
1044*4882a593Smuzhiyun if (pos < 0)
1045*4882a593Smuzhiyun return pos;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
1048*4882a593Smuzhiyun if (!data)
1049*4882a593Smuzhiyun return -ENOMEM;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun data->index = pos;
1052*4882a593Smuzhiyun master->addrs[pos] = dev->addr;
1053*4882a593Smuzhiyun master->free_pos &= ~BIT(pos);
1054*4882a593Smuzhiyun i2c_dev_set_master_data(dev, data);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun writel(DEV_ADDR_TABLE_LEGACY_I2C_DEV |
1057*4882a593Smuzhiyun DEV_ADDR_TABLE_STATIC_ADDR(dev->addr),
1058*4882a593Smuzhiyun master->regs +
1059*4882a593Smuzhiyun DEV_ADDR_TABLE_LOC(master->datstartaddr, data->index));
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return 0;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
dw_i3c_master_detach_i2c_dev(struct i2c_dev_desc * dev)1064*4882a593Smuzhiyun static void dw_i3c_master_detach_i2c_dev(struct i2c_dev_desc *dev)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun struct dw_i3c_i2c_dev_data *data = i2c_dev_get_master_data(dev);
1067*4882a593Smuzhiyun struct i3c_master_controller *m = i2c_dev_get_master(dev);
1068*4882a593Smuzhiyun struct dw_i3c_master *master = to_dw_i3c_master(m);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun writel(0,
1071*4882a593Smuzhiyun master->regs +
1072*4882a593Smuzhiyun DEV_ADDR_TABLE_LOC(master->datstartaddr, data->index));
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun i2c_dev_set_master_data(dev, NULL);
1075*4882a593Smuzhiyun master->addrs[data->index] = 0;
1076*4882a593Smuzhiyun master->free_pos |= BIT(data->index);
1077*4882a593Smuzhiyun kfree(data);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
dw_i3c_master_irq_handler(int irq,void * dev_id)1080*4882a593Smuzhiyun static irqreturn_t dw_i3c_master_irq_handler(int irq, void *dev_id)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun struct dw_i3c_master *master = dev_id;
1083*4882a593Smuzhiyun u32 status;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun status = readl(master->regs + INTR_STATUS);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun if (!(status & readl(master->regs + INTR_STATUS_EN))) {
1088*4882a593Smuzhiyun writel(INTR_ALL, master->regs + INTR_STATUS);
1089*4882a593Smuzhiyun return IRQ_NONE;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun spin_lock(&master->xferqueue.lock);
1093*4882a593Smuzhiyun dw_i3c_master_end_xfer_locked(master, status);
1094*4882a593Smuzhiyun if (status & INTR_TRANSFER_ERR_STAT)
1095*4882a593Smuzhiyun writel(INTR_TRANSFER_ERR_STAT, master->regs + INTR_STATUS);
1096*4882a593Smuzhiyun spin_unlock(&master->xferqueue.lock);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun return IRQ_HANDLED;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun static const struct i3c_master_controller_ops dw_mipi_i3c_ops = {
1102*4882a593Smuzhiyun .bus_init = dw_i3c_master_bus_init,
1103*4882a593Smuzhiyun .bus_cleanup = dw_i3c_master_bus_cleanup,
1104*4882a593Smuzhiyun .attach_i3c_dev = dw_i3c_master_attach_i3c_dev,
1105*4882a593Smuzhiyun .reattach_i3c_dev = dw_i3c_master_reattach_i3c_dev,
1106*4882a593Smuzhiyun .detach_i3c_dev = dw_i3c_master_detach_i3c_dev,
1107*4882a593Smuzhiyun .do_daa = dw_i3c_master_daa,
1108*4882a593Smuzhiyun .supports_ccc_cmd = dw_i3c_master_supports_ccc_cmd,
1109*4882a593Smuzhiyun .send_ccc_cmd = dw_i3c_master_send_ccc_cmd,
1110*4882a593Smuzhiyun .priv_xfers = dw_i3c_master_priv_xfers,
1111*4882a593Smuzhiyun .attach_i2c_dev = dw_i3c_master_attach_i2c_dev,
1112*4882a593Smuzhiyun .detach_i2c_dev = dw_i3c_master_detach_i2c_dev,
1113*4882a593Smuzhiyun .i2c_xfers = dw_i3c_master_i2c_xfers,
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
dw_i3c_probe(struct platform_device * pdev)1116*4882a593Smuzhiyun static int dw_i3c_probe(struct platform_device *pdev)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun struct dw_i3c_master *master;
1119*4882a593Smuzhiyun int ret, irq;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun master = devm_kzalloc(&pdev->dev, sizeof(*master), GFP_KERNEL);
1122*4882a593Smuzhiyun if (!master)
1123*4882a593Smuzhiyun return -ENOMEM;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun master->regs = devm_platform_ioremap_resource(pdev, 0);
1126*4882a593Smuzhiyun if (IS_ERR(master->regs))
1127*4882a593Smuzhiyun return PTR_ERR(master->regs);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun master->core_clk = devm_clk_get(&pdev->dev, NULL);
1130*4882a593Smuzhiyun if (IS_ERR(master->core_clk))
1131*4882a593Smuzhiyun return PTR_ERR(master->core_clk);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun master->core_rst = devm_reset_control_get_optional_exclusive(&pdev->dev,
1134*4882a593Smuzhiyun "core_rst");
1135*4882a593Smuzhiyun if (IS_ERR(master->core_rst))
1136*4882a593Smuzhiyun return PTR_ERR(master->core_rst);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun ret = clk_prepare_enable(master->core_clk);
1139*4882a593Smuzhiyun if (ret)
1140*4882a593Smuzhiyun goto err_disable_core_clk;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun reset_control_deassert(master->core_rst);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun spin_lock_init(&master->xferqueue.lock);
1145*4882a593Smuzhiyun INIT_LIST_HEAD(&master->xferqueue.list);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun writel(INTR_ALL, master->regs + INTR_STATUS);
1148*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1149*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq,
1150*4882a593Smuzhiyun dw_i3c_master_irq_handler, 0,
1151*4882a593Smuzhiyun dev_name(&pdev->dev), master);
1152*4882a593Smuzhiyun if (ret)
1153*4882a593Smuzhiyun goto err_assert_rst;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun platform_set_drvdata(pdev, master);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* Information regarding the FIFOs/QUEUEs depth */
1158*4882a593Smuzhiyun ret = readl(master->regs + QUEUE_STATUS_LEVEL);
1159*4882a593Smuzhiyun master->caps.cmdfifodepth = QUEUE_STATUS_LEVEL_CMD(ret);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun ret = readl(master->regs + DATA_BUFFER_STATUS_LEVEL);
1162*4882a593Smuzhiyun master->caps.datafifodepth = DATA_BUFFER_STATUS_LEVEL_TX(ret);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun ret = readl(master->regs + DEVICE_ADDR_TABLE_POINTER);
1165*4882a593Smuzhiyun master->datstartaddr = ret;
1166*4882a593Smuzhiyun master->maxdevs = ret >> 16;
1167*4882a593Smuzhiyun master->free_pos = GENMASK(master->maxdevs - 1, 0);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun ret = i3c_master_register(&master->base, &pdev->dev,
1170*4882a593Smuzhiyun &dw_mipi_i3c_ops, false);
1171*4882a593Smuzhiyun if (ret)
1172*4882a593Smuzhiyun goto err_assert_rst;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun return 0;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun err_assert_rst:
1177*4882a593Smuzhiyun reset_control_assert(master->core_rst);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun err_disable_core_clk:
1180*4882a593Smuzhiyun clk_disable_unprepare(master->core_clk);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun return ret;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
dw_i3c_remove(struct platform_device * pdev)1185*4882a593Smuzhiyun static int dw_i3c_remove(struct platform_device *pdev)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun struct dw_i3c_master *master = platform_get_drvdata(pdev);
1188*4882a593Smuzhiyun int ret;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun ret = i3c_master_unregister(&master->base);
1191*4882a593Smuzhiyun if (ret)
1192*4882a593Smuzhiyun return ret;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun reset_control_assert(master->core_rst);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun clk_disable_unprepare(master->core_clk);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun return 0;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun static const struct of_device_id dw_i3c_master_of_match[] = {
1202*4882a593Smuzhiyun { .compatible = "snps,dw-i3c-master-1.00a", },
1203*4882a593Smuzhiyun {},
1204*4882a593Smuzhiyun };
1205*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw_i3c_master_of_match);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun static struct platform_driver dw_i3c_driver = {
1208*4882a593Smuzhiyun .probe = dw_i3c_probe,
1209*4882a593Smuzhiyun .remove = dw_i3c_remove,
1210*4882a593Smuzhiyun .driver = {
1211*4882a593Smuzhiyun .name = "dw-i3c-master",
1212*4882a593Smuzhiyun .of_match_table = of_match_ptr(dw_i3c_master_of_match),
1213*4882a593Smuzhiyun },
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun module_platform_driver(dw_i3c_driver);
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun MODULE_AUTHOR("Vitor Soares <vitor.soares@synopsys.com>");
1218*4882a593Smuzhiyun MODULE_DESCRIPTION("DesignWare MIPI I3C driver");
1219*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1220