1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun Copyright (c) 2001,2002 Christer Weinigel <wingel@nano-system.com>
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun National Semiconductor SCx200 ACCESS.bus support
6*4882a593Smuzhiyun Also supports the AMD CS5535 and AMD CS5536
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun Based on i2c-keywest.c which is:
9*4882a593Smuzhiyun Copyright (c) 2001 Benjamin Herrenschmidt <benh@kernel.crashing.org>
10*4882a593Smuzhiyun Copyright (c) 2000 Philip Edelbrock <phil@stimpy.netroedge.com>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/mutex.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <linux/scx200.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun MODULE_AUTHOR("Christer Weinigel <wingel@nano-system.com>");
31*4882a593Smuzhiyun MODULE_DESCRIPTION("NatSemi SCx200 ACCESS.bus Driver");
32*4882a593Smuzhiyun MODULE_ALIAS("platform:cs5535-smb");
33*4882a593Smuzhiyun MODULE_LICENSE("GPL");
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define MAX_DEVICES 4
36*4882a593Smuzhiyun static int base[MAX_DEVICES] = { 0x820, 0x840 };
37*4882a593Smuzhiyun module_param_hw_array(base, int, ioport, NULL, 0);
38*4882a593Smuzhiyun MODULE_PARM_DESC(base, "Base addresses for the ACCESS.bus controllers");
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define POLL_TIMEOUT (HZ/5)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun enum scx200_acb_state {
43*4882a593Smuzhiyun state_idle,
44*4882a593Smuzhiyun state_address,
45*4882a593Smuzhiyun state_command,
46*4882a593Smuzhiyun state_repeat_start,
47*4882a593Smuzhiyun state_quick,
48*4882a593Smuzhiyun state_read,
49*4882a593Smuzhiyun state_write,
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const char *scx200_acb_state_name[] = {
53*4882a593Smuzhiyun "idle",
54*4882a593Smuzhiyun "address",
55*4882a593Smuzhiyun "command",
56*4882a593Smuzhiyun "repeat_start",
57*4882a593Smuzhiyun "quick",
58*4882a593Smuzhiyun "read",
59*4882a593Smuzhiyun "write",
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Physical interface */
63*4882a593Smuzhiyun struct scx200_acb_iface {
64*4882a593Smuzhiyun struct scx200_acb_iface *next;
65*4882a593Smuzhiyun struct i2c_adapter adapter;
66*4882a593Smuzhiyun unsigned base;
67*4882a593Smuzhiyun struct mutex mutex;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* State machine data */
70*4882a593Smuzhiyun enum scx200_acb_state state;
71*4882a593Smuzhiyun int result;
72*4882a593Smuzhiyun u8 address_byte;
73*4882a593Smuzhiyun u8 command;
74*4882a593Smuzhiyun u8 *ptr;
75*4882a593Smuzhiyun char needs_reset;
76*4882a593Smuzhiyun unsigned len;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Register Definitions */
80*4882a593Smuzhiyun #define ACBSDA (iface->base + 0)
81*4882a593Smuzhiyun #define ACBST (iface->base + 1)
82*4882a593Smuzhiyun #define ACBST_SDAST 0x40 /* SDA Status */
83*4882a593Smuzhiyun #define ACBST_BER 0x20
84*4882a593Smuzhiyun #define ACBST_NEGACK 0x10 /* Negative Acknowledge */
85*4882a593Smuzhiyun #define ACBST_STASTR 0x08 /* Stall After Start */
86*4882a593Smuzhiyun #define ACBST_MASTER 0x02
87*4882a593Smuzhiyun #define ACBCST (iface->base + 2)
88*4882a593Smuzhiyun #define ACBCST_BB 0x02
89*4882a593Smuzhiyun #define ACBCTL1 (iface->base + 3)
90*4882a593Smuzhiyun #define ACBCTL1_STASTRE 0x80
91*4882a593Smuzhiyun #define ACBCTL1_NMINTE 0x40
92*4882a593Smuzhiyun #define ACBCTL1_ACK 0x10
93*4882a593Smuzhiyun #define ACBCTL1_STOP 0x02
94*4882a593Smuzhiyun #define ACBCTL1_START 0x01
95*4882a593Smuzhiyun #define ACBADDR (iface->base + 4)
96*4882a593Smuzhiyun #define ACBCTL2 (iface->base + 5)
97*4882a593Smuzhiyun #define ACBCTL2_ENABLE 0x01
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /************************************************************************/
100*4882a593Smuzhiyun
scx200_acb_machine(struct scx200_acb_iface * iface,u8 status)101*4882a593Smuzhiyun static void scx200_acb_machine(struct scx200_acb_iface *iface, u8 status)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun const char *errmsg;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun dev_dbg(&iface->adapter.dev, "state %s, status = 0x%02x\n",
106*4882a593Smuzhiyun scx200_acb_state_name[iface->state], status);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (status & ACBST_BER) {
109*4882a593Smuzhiyun errmsg = "bus error";
110*4882a593Smuzhiyun goto error;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun if (!(status & ACBST_MASTER)) {
113*4882a593Smuzhiyun errmsg = "not master";
114*4882a593Smuzhiyun goto error;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun if (status & ACBST_NEGACK) {
117*4882a593Smuzhiyun dev_dbg(&iface->adapter.dev, "negative ack in state %s\n",
118*4882a593Smuzhiyun scx200_acb_state_name[iface->state]);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun iface->state = state_idle;
121*4882a593Smuzhiyun iface->result = -ENXIO;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun outb(inb(ACBCTL1) | ACBCTL1_STOP, ACBCTL1);
124*4882a593Smuzhiyun outb(ACBST_STASTR | ACBST_NEGACK, ACBST);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Reset the status register */
127*4882a593Smuzhiyun outb(0, ACBST);
128*4882a593Smuzhiyun return;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun switch (iface->state) {
132*4882a593Smuzhiyun case state_idle:
133*4882a593Smuzhiyun dev_warn(&iface->adapter.dev, "interrupt in idle state\n");
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun case state_address:
137*4882a593Smuzhiyun /* Do a pointer write first */
138*4882a593Smuzhiyun outb(iface->address_byte & ~1, ACBSDA);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun iface->state = state_command;
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun case state_command:
144*4882a593Smuzhiyun outb(iface->command, ACBSDA);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (iface->address_byte & 1)
147*4882a593Smuzhiyun iface->state = state_repeat_start;
148*4882a593Smuzhiyun else
149*4882a593Smuzhiyun iface->state = state_write;
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun case state_repeat_start:
153*4882a593Smuzhiyun outb(inb(ACBCTL1) | ACBCTL1_START, ACBCTL1);
154*4882a593Smuzhiyun fallthrough;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun case state_quick:
157*4882a593Smuzhiyun if (iface->address_byte & 1) {
158*4882a593Smuzhiyun if (iface->len == 1)
159*4882a593Smuzhiyun outb(inb(ACBCTL1) | ACBCTL1_ACK, ACBCTL1);
160*4882a593Smuzhiyun else
161*4882a593Smuzhiyun outb(inb(ACBCTL1) & ~ACBCTL1_ACK, ACBCTL1);
162*4882a593Smuzhiyun outb(iface->address_byte, ACBSDA);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun iface->state = state_read;
165*4882a593Smuzhiyun } else {
166*4882a593Smuzhiyun outb(iface->address_byte, ACBSDA);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun iface->state = state_write;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun case state_read:
173*4882a593Smuzhiyun /* Set ACK if _next_ byte will be the last one */
174*4882a593Smuzhiyun if (iface->len == 2)
175*4882a593Smuzhiyun outb(inb(ACBCTL1) | ACBCTL1_ACK, ACBCTL1);
176*4882a593Smuzhiyun else
177*4882a593Smuzhiyun outb(inb(ACBCTL1) & ~ACBCTL1_ACK, ACBCTL1);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (iface->len == 1) {
180*4882a593Smuzhiyun iface->result = 0;
181*4882a593Smuzhiyun iface->state = state_idle;
182*4882a593Smuzhiyun outb(inb(ACBCTL1) | ACBCTL1_STOP, ACBCTL1);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun *iface->ptr++ = inb(ACBSDA);
186*4882a593Smuzhiyun --iface->len;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun case state_write:
191*4882a593Smuzhiyun if (iface->len == 0) {
192*4882a593Smuzhiyun iface->result = 0;
193*4882a593Smuzhiyun iface->state = state_idle;
194*4882a593Smuzhiyun outb(inb(ACBCTL1) | ACBCTL1_STOP, ACBCTL1);
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun outb(*iface->ptr++, ACBSDA);
199*4882a593Smuzhiyun --iface->len;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun error:
207*4882a593Smuzhiyun dev_err(&iface->adapter.dev,
208*4882a593Smuzhiyun "%s in state %s (addr=0x%02x, len=%d, status=0x%02x)\n", errmsg,
209*4882a593Smuzhiyun scx200_acb_state_name[iface->state], iface->address_byte,
210*4882a593Smuzhiyun iface->len, status);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun iface->state = state_idle;
213*4882a593Smuzhiyun iface->result = -EIO;
214*4882a593Smuzhiyun iface->needs_reset = 1;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
scx200_acb_poll(struct scx200_acb_iface * iface)217*4882a593Smuzhiyun static void scx200_acb_poll(struct scx200_acb_iface *iface)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun u8 status;
220*4882a593Smuzhiyun unsigned long timeout;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun timeout = jiffies + POLL_TIMEOUT;
223*4882a593Smuzhiyun while (1) {
224*4882a593Smuzhiyun status = inb(ACBST);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Reset the status register to avoid the hang */
227*4882a593Smuzhiyun outb(0, ACBST);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if ((status & (ACBST_SDAST|ACBST_BER|ACBST_NEGACK)) != 0) {
230*4882a593Smuzhiyun scx200_acb_machine(iface, status);
231*4882a593Smuzhiyun return;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun if (time_after(jiffies, timeout))
234*4882a593Smuzhiyun break;
235*4882a593Smuzhiyun cpu_relax();
236*4882a593Smuzhiyun cond_resched();
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun dev_err(&iface->adapter.dev, "timeout in state %s\n",
240*4882a593Smuzhiyun scx200_acb_state_name[iface->state]);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun iface->state = state_idle;
243*4882a593Smuzhiyun iface->result = -EIO;
244*4882a593Smuzhiyun iface->needs_reset = 1;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
scx200_acb_reset(struct scx200_acb_iface * iface)247*4882a593Smuzhiyun static void scx200_acb_reset(struct scx200_acb_iface *iface)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun /* Disable the ACCESS.bus device and Configure the SCL
250*4882a593Smuzhiyun frequency: 16 clock cycles */
251*4882a593Smuzhiyun outb(0x70, ACBCTL2);
252*4882a593Smuzhiyun /* Polling mode */
253*4882a593Smuzhiyun outb(0, ACBCTL1);
254*4882a593Smuzhiyun /* Disable slave address */
255*4882a593Smuzhiyun outb(0, ACBADDR);
256*4882a593Smuzhiyun /* Enable the ACCESS.bus device */
257*4882a593Smuzhiyun outb(inb(ACBCTL2) | ACBCTL2_ENABLE, ACBCTL2);
258*4882a593Smuzhiyun /* Free STALL after START */
259*4882a593Smuzhiyun outb(inb(ACBCTL1) & ~(ACBCTL1_STASTRE | ACBCTL1_NMINTE), ACBCTL1);
260*4882a593Smuzhiyun /* Send a STOP */
261*4882a593Smuzhiyun outb(inb(ACBCTL1) | ACBCTL1_STOP, ACBCTL1);
262*4882a593Smuzhiyun /* Clear BER, NEGACK and STASTR bits */
263*4882a593Smuzhiyun outb(ACBST_BER | ACBST_NEGACK | ACBST_STASTR, ACBST);
264*4882a593Smuzhiyun /* Clear BB bit */
265*4882a593Smuzhiyun outb(inb(ACBCST) | ACBCST_BB, ACBCST);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
scx200_acb_smbus_xfer(struct i2c_adapter * adapter,u16 address,unsigned short flags,char rw,u8 command,int size,union i2c_smbus_data * data)268*4882a593Smuzhiyun static s32 scx200_acb_smbus_xfer(struct i2c_adapter *adapter,
269*4882a593Smuzhiyun u16 address, unsigned short flags,
270*4882a593Smuzhiyun char rw, u8 command, int size,
271*4882a593Smuzhiyun union i2c_smbus_data *data)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct scx200_acb_iface *iface = i2c_get_adapdata(adapter);
274*4882a593Smuzhiyun int len;
275*4882a593Smuzhiyun u8 *buffer;
276*4882a593Smuzhiyun u16 cur_word;
277*4882a593Smuzhiyun int rc;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun switch (size) {
280*4882a593Smuzhiyun case I2C_SMBUS_QUICK:
281*4882a593Smuzhiyun len = 0;
282*4882a593Smuzhiyun buffer = NULL;
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
286*4882a593Smuzhiyun len = 1;
287*4882a593Smuzhiyun buffer = rw ? &data->byte : &command;
288*4882a593Smuzhiyun break;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
291*4882a593Smuzhiyun len = 1;
292*4882a593Smuzhiyun buffer = &data->byte;
293*4882a593Smuzhiyun break;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
296*4882a593Smuzhiyun len = 2;
297*4882a593Smuzhiyun cur_word = cpu_to_le16(data->word);
298*4882a593Smuzhiyun buffer = (u8 *)&cur_word;
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun case I2C_SMBUS_I2C_BLOCK_DATA:
302*4882a593Smuzhiyun len = data->block[0];
303*4882a593Smuzhiyun if (len == 0 || len > I2C_SMBUS_BLOCK_MAX)
304*4882a593Smuzhiyun return -EINVAL;
305*4882a593Smuzhiyun buffer = &data->block[1];
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun default:
309*4882a593Smuzhiyun return -EINVAL;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun dev_dbg(&adapter->dev,
313*4882a593Smuzhiyun "size=%d, address=0x%x, command=0x%x, len=%d, read=%d\n",
314*4882a593Smuzhiyun size, address, command, len, rw);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (!len && rw == I2C_SMBUS_READ) {
317*4882a593Smuzhiyun dev_dbg(&adapter->dev, "zero length read\n");
318*4882a593Smuzhiyun return -EINVAL;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun mutex_lock(&iface->mutex);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun iface->address_byte = (address << 1) | rw;
324*4882a593Smuzhiyun iface->command = command;
325*4882a593Smuzhiyun iface->ptr = buffer;
326*4882a593Smuzhiyun iface->len = len;
327*4882a593Smuzhiyun iface->result = -EINVAL;
328*4882a593Smuzhiyun iface->needs_reset = 0;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun outb(inb(ACBCTL1) | ACBCTL1_START, ACBCTL1);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (size == I2C_SMBUS_QUICK || size == I2C_SMBUS_BYTE)
333*4882a593Smuzhiyun iface->state = state_quick;
334*4882a593Smuzhiyun else
335*4882a593Smuzhiyun iface->state = state_address;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun while (iface->state != state_idle)
338*4882a593Smuzhiyun scx200_acb_poll(iface);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (iface->needs_reset)
341*4882a593Smuzhiyun scx200_acb_reset(iface);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun rc = iface->result;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun mutex_unlock(&iface->mutex);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (rc == 0 && size == I2C_SMBUS_WORD_DATA && rw == I2C_SMBUS_READ)
348*4882a593Smuzhiyun data->word = le16_to_cpu(cur_word);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun #ifdef DEBUG
351*4882a593Smuzhiyun dev_dbg(&adapter->dev, "transfer done, result: %d", rc);
352*4882a593Smuzhiyun if (buffer) {
353*4882a593Smuzhiyun int i;
354*4882a593Smuzhiyun printk(" data:");
355*4882a593Smuzhiyun for (i = 0; i < len; ++i)
356*4882a593Smuzhiyun printk(" %02x", buffer[i]);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun printk("\n");
359*4882a593Smuzhiyun #endif
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return rc;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
scx200_acb_func(struct i2c_adapter * adapter)364*4882a593Smuzhiyun static u32 scx200_acb_func(struct i2c_adapter *adapter)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
367*4882a593Smuzhiyun I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
368*4882a593Smuzhiyun I2C_FUNC_SMBUS_I2C_BLOCK;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* For now, we only handle combined mode (smbus) */
372*4882a593Smuzhiyun static const struct i2c_algorithm scx200_acb_algorithm = {
373*4882a593Smuzhiyun .smbus_xfer = scx200_acb_smbus_xfer,
374*4882a593Smuzhiyun .functionality = scx200_acb_func,
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun static struct scx200_acb_iface *scx200_acb_list;
378*4882a593Smuzhiyun static DEFINE_MUTEX(scx200_acb_list_mutex);
379*4882a593Smuzhiyun
scx200_acb_probe(struct scx200_acb_iface * iface)380*4882a593Smuzhiyun static int scx200_acb_probe(struct scx200_acb_iface *iface)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun u8 val;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Disable the ACCESS.bus device and Configure the SCL
385*4882a593Smuzhiyun frequency: 16 clock cycles */
386*4882a593Smuzhiyun outb(0x70, ACBCTL2);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (inb(ACBCTL2) != 0x70) {
389*4882a593Smuzhiyun pr_debug("ACBCTL2 readback failed\n");
390*4882a593Smuzhiyun return -ENXIO;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun outb(inb(ACBCTL1) | ACBCTL1_NMINTE, ACBCTL1);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun val = inb(ACBCTL1);
396*4882a593Smuzhiyun if (val) {
397*4882a593Smuzhiyun pr_debug("disabled, but ACBCTL1=0x%02x\n", val);
398*4882a593Smuzhiyun return -ENXIO;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun outb(inb(ACBCTL2) | ACBCTL2_ENABLE, ACBCTL2);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun outb(inb(ACBCTL1) | ACBCTL1_NMINTE, ACBCTL1);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun val = inb(ACBCTL1);
406*4882a593Smuzhiyun if ((val & ACBCTL1_NMINTE) != ACBCTL1_NMINTE) {
407*4882a593Smuzhiyun pr_debug("enabled, but NMINTE won't be set, ACBCTL1=0x%02x\n",
408*4882a593Smuzhiyun val);
409*4882a593Smuzhiyun return -ENXIO;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
scx200_create_iface(const char * text,struct device * dev,int index)415*4882a593Smuzhiyun static struct scx200_acb_iface *scx200_create_iface(const char *text,
416*4882a593Smuzhiyun struct device *dev, int index)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct scx200_acb_iface *iface;
419*4882a593Smuzhiyun struct i2c_adapter *adapter;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun iface = kzalloc(sizeof(*iface), GFP_KERNEL);
422*4882a593Smuzhiyun if (!iface)
423*4882a593Smuzhiyun return NULL;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun adapter = &iface->adapter;
426*4882a593Smuzhiyun i2c_set_adapdata(adapter, iface);
427*4882a593Smuzhiyun snprintf(adapter->name, sizeof(adapter->name), "%s ACB%d", text, index);
428*4882a593Smuzhiyun adapter->owner = THIS_MODULE;
429*4882a593Smuzhiyun adapter->algo = &scx200_acb_algorithm;
430*4882a593Smuzhiyun adapter->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
431*4882a593Smuzhiyun adapter->dev.parent = dev;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun mutex_init(&iface->mutex);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return iface;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
scx200_acb_create(struct scx200_acb_iface * iface)438*4882a593Smuzhiyun static int scx200_acb_create(struct scx200_acb_iface *iface)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct i2c_adapter *adapter;
441*4882a593Smuzhiyun int rc;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun adapter = &iface->adapter;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun rc = scx200_acb_probe(iface);
446*4882a593Smuzhiyun if (rc) {
447*4882a593Smuzhiyun pr_warn("probe failed\n");
448*4882a593Smuzhiyun return rc;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun scx200_acb_reset(iface);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (i2c_add_adapter(adapter) < 0) {
454*4882a593Smuzhiyun pr_err("failed to register\n");
455*4882a593Smuzhiyun return -ENODEV;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (!adapter->dev.parent) {
459*4882a593Smuzhiyun /* If there's no dev, we're tracking (ISA) ifaces manually */
460*4882a593Smuzhiyun mutex_lock(&scx200_acb_list_mutex);
461*4882a593Smuzhiyun iface->next = scx200_acb_list;
462*4882a593Smuzhiyun scx200_acb_list = iface;
463*4882a593Smuzhiyun mutex_unlock(&scx200_acb_list_mutex);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun return 0;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
scx200_create_dev(const char * text,unsigned long base,int index,struct device * dev)469*4882a593Smuzhiyun static struct scx200_acb_iface *scx200_create_dev(const char *text,
470*4882a593Smuzhiyun unsigned long base, int index, struct device *dev)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun struct scx200_acb_iface *iface;
473*4882a593Smuzhiyun int rc;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun iface = scx200_create_iface(text, dev, index);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (iface == NULL)
478*4882a593Smuzhiyun return NULL;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (!request_region(base, 8, iface->adapter.name)) {
481*4882a593Smuzhiyun pr_err("can't allocate io 0x%lx-0x%lx\n", base, base + 8 - 1);
482*4882a593Smuzhiyun goto errout_free;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun iface->base = base;
486*4882a593Smuzhiyun rc = scx200_acb_create(iface);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (rc == 0)
489*4882a593Smuzhiyun return iface;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun release_region(base, 8);
492*4882a593Smuzhiyun errout_free:
493*4882a593Smuzhiyun kfree(iface);
494*4882a593Smuzhiyun return NULL;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
scx200_probe(struct platform_device * pdev)497*4882a593Smuzhiyun static int scx200_probe(struct platform_device *pdev)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun struct scx200_acb_iface *iface;
500*4882a593Smuzhiyun struct resource *res;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IO, 0);
503*4882a593Smuzhiyun if (!res) {
504*4882a593Smuzhiyun dev_err(&pdev->dev, "can't fetch device resource info\n");
505*4882a593Smuzhiyun return -ENODEV;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun iface = scx200_create_dev("CS5535", res->start, 0, &pdev->dev);
509*4882a593Smuzhiyun if (!iface)
510*4882a593Smuzhiyun return -EIO;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun dev_info(&pdev->dev, "SCx200 device '%s' registered\n",
513*4882a593Smuzhiyun iface->adapter.name);
514*4882a593Smuzhiyun platform_set_drvdata(pdev, iface);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
scx200_cleanup_iface(struct scx200_acb_iface * iface)519*4882a593Smuzhiyun static void scx200_cleanup_iface(struct scx200_acb_iface *iface)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun i2c_del_adapter(&iface->adapter);
522*4882a593Smuzhiyun release_region(iface->base, 8);
523*4882a593Smuzhiyun kfree(iface);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
scx200_remove(struct platform_device * pdev)526*4882a593Smuzhiyun static int scx200_remove(struct platform_device *pdev)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun struct scx200_acb_iface *iface;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun iface = platform_get_drvdata(pdev);
531*4882a593Smuzhiyun scx200_cleanup_iface(iface);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun static struct platform_driver scx200_pci_driver = {
537*4882a593Smuzhiyun .driver = {
538*4882a593Smuzhiyun .name = "cs5535-smb",
539*4882a593Smuzhiyun },
540*4882a593Smuzhiyun .probe = scx200_probe,
541*4882a593Smuzhiyun .remove = scx200_remove,
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun static const struct pci_device_id scx200_isa[] = {
545*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_NS, PCI_DEVICE_ID_NS_SCx200_BRIDGE) },
546*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_NS, PCI_DEVICE_ID_NS_SC1100_BRIDGE) },
547*4882a593Smuzhiyun { 0, }
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun
scx200_scan_isa(void)550*4882a593Smuzhiyun static __init void scx200_scan_isa(void)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun int i;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (!pci_dev_present(scx200_isa))
555*4882a593Smuzhiyun return;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun for (i = 0; i < MAX_DEVICES; ++i) {
558*4882a593Smuzhiyun if (base[i] == 0)
559*4882a593Smuzhiyun continue;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* XXX: should we care about failures? */
562*4882a593Smuzhiyun scx200_create_dev("SCx200", base[i], i, NULL);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
scx200_acb_init(void)566*4882a593Smuzhiyun static int __init scx200_acb_init(void)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun pr_debug("NatSemi SCx200 ACCESS.bus Driver\n");
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /* First scan for ISA-based devices */
571*4882a593Smuzhiyun scx200_scan_isa(); /* XXX: should we care about errors? */
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* If at least one bus was created, init must succeed */
574*4882a593Smuzhiyun if (scx200_acb_list)
575*4882a593Smuzhiyun return 0;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* No ISA devices; register the platform driver for PCI-based devices */
578*4882a593Smuzhiyun return platform_driver_register(&scx200_pci_driver);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
scx200_acb_cleanup(void)581*4882a593Smuzhiyun static void __exit scx200_acb_cleanup(void)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun struct scx200_acb_iface *iface;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun platform_driver_unregister(&scx200_pci_driver);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun mutex_lock(&scx200_acb_list_mutex);
588*4882a593Smuzhiyun while ((iface = scx200_acb_list) != NULL) {
589*4882a593Smuzhiyun scx200_acb_list = iface->next;
590*4882a593Smuzhiyun mutex_unlock(&scx200_acb_list_mutex);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun scx200_cleanup_iface(iface);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun mutex_lock(&scx200_acb_list_mutex);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun mutex_unlock(&scx200_acb_list_mutex);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun module_init(scx200_acb_init);
600*4882a593Smuzhiyun module_exit(scx200_acb_cleanup);
601