1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2017 Sanechips Technology Co., Ltd.
4*4882a593Smuzhiyun * Copyright 2017 Linaro Ltd.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Baoyou Xie <baoyou.xie@linaro.org>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define REG_CMD 0x04
17*4882a593Smuzhiyun #define REG_DEVADDR_H 0x0C
18*4882a593Smuzhiyun #define REG_DEVADDR_L 0x10
19*4882a593Smuzhiyun #define REG_CLK_DIV_FS 0x14
20*4882a593Smuzhiyun #define REG_CLK_DIV_HS 0x18
21*4882a593Smuzhiyun #define REG_WRCONF 0x1C
22*4882a593Smuzhiyun #define REG_RDCONF 0x20
23*4882a593Smuzhiyun #define REG_DATA 0x24
24*4882a593Smuzhiyun #define REG_STAT 0x28
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define I2C_STOP 0
27*4882a593Smuzhiyun #define I2C_MASTER BIT(0)
28*4882a593Smuzhiyun #define I2C_ADDR_MODE_TEN BIT(1)
29*4882a593Smuzhiyun #define I2C_IRQ_MSK_ENABLE BIT(3)
30*4882a593Smuzhiyun #define I2C_RW_READ BIT(4)
31*4882a593Smuzhiyun #define I2C_CMB_RW_EN BIT(5)
32*4882a593Smuzhiyun #define I2C_START BIT(6)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define I2C_ADDR_LOW_MASK GENMASK(6, 0)
35*4882a593Smuzhiyun #define I2C_ADDR_LOW_SHIFT 0
36*4882a593Smuzhiyun #define I2C_ADDR_HI_MASK GENMASK(2, 0)
37*4882a593Smuzhiyun #define I2C_ADDR_HI_SHIFT 7
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define I2C_WFIFO_RESET BIT(7)
40*4882a593Smuzhiyun #define I2C_RFIFO_RESET BIT(7)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define I2C_IRQ_ACK_CLEAR BIT(7)
43*4882a593Smuzhiyun #define I2C_INT_MASK GENMASK(6, 0)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define I2C_TRANS_DONE BIT(0)
46*4882a593Smuzhiyun #define I2C_SR_EDEVICE BIT(1)
47*4882a593Smuzhiyun #define I2C_SR_EDATA BIT(2)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define I2C_FIFO_MAX 16
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define I2C_TIMEOUT msecs_to_jiffies(1000)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define DEV(i2c) ((i2c)->adap.dev.parent)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct zx2967_i2c {
56*4882a593Smuzhiyun struct i2c_adapter adap;
57*4882a593Smuzhiyun struct clk *clk;
58*4882a593Smuzhiyun struct completion complete;
59*4882a593Smuzhiyun u32 clk_freq;
60*4882a593Smuzhiyun void __iomem *reg_base;
61*4882a593Smuzhiyun size_t residue;
62*4882a593Smuzhiyun int irq;
63*4882a593Smuzhiyun int msg_rd;
64*4882a593Smuzhiyun u8 *cur_trans;
65*4882a593Smuzhiyun u8 access_cnt;
66*4882a593Smuzhiyun int error;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
zx2967_i2c_writel(struct zx2967_i2c * i2c,u32 val,unsigned long reg)69*4882a593Smuzhiyun static void zx2967_i2c_writel(struct zx2967_i2c *i2c,
70*4882a593Smuzhiyun u32 val, unsigned long reg)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun writel_relaxed(val, i2c->reg_base + reg);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
zx2967_i2c_readl(struct zx2967_i2c * i2c,unsigned long reg)75*4882a593Smuzhiyun static u32 zx2967_i2c_readl(struct zx2967_i2c *i2c, unsigned long reg)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun return readl_relaxed(i2c->reg_base + reg);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
zx2967_i2c_writesb(struct zx2967_i2c * i2c,void * data,unsigned long reg,int len)80*4882a593Smuzhiyun static void zx2967_i2c_writesb(struct zx2967_i2c *i2c,
81*4882a593Smuzhiyun void *data, unsigned long reg, int len)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun writesb(i2c->reg_base + reg, data, len);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
zx2967_i2c_readsb(struct zx2967_i2c * i2c,void * data,unsigned long reg,int len)86*4882a593Smuzhiyun static void zx2967_i2c_readsb(struct zx2967_i2c *i2c,
87*4882a593Smuzhiyun void *data, unsigned long reg, int len)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun readsb(i2c->reg_base + reg, data, len);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
zx2967_i2c_start_ctrl(struct zx2967_i2c * i2c)92*4882a593Smuzhiyun static void zx2967_i2c_start_ctrl(struct zx2967_i2c *i2c)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun u32 status;
95*4882a593Smuzhiyun u32 ctl;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun status = zx2967_i2c_readl(i2c, REG_STAT);
98*4882a593Smuzhiyun status |= I2C_IRQ_ACK_CLEAR;
99*4882a593Smuzhiyun zx2967_i2c_writel(i2c, status, REG_STAT);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun ctl = zx2967_i2c_readl(i2c, REG_CMD);
102*4882a593Smuzhiyun if (i2c->msg_rd)
103*4882a593Smuzhiyun ctl |= I2C_RW_READ;
104*4882a593Smuzhiyun else
105*4882a593Smuzhiyun ctl &= ~I2C_RW_READ;
106*4882a593Smuzhiyun ctl &= ~I2C_CMB_RW_EN;
107*4882a593Smuzhiyun ctl |= I2C_START;
108*4882a593Smuzhiyun zx2967_i2c_writel(i2c, ctl, REG_CMD);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
zx2967_i2c_flush_fifos(struct zx2967_i2c * i2c)111*4882a593Smuzhiyun static void zx2967_i2c_flush_fifos(struct zx2967_i2c *i2c)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun u32 offset;
114*4882a593Smuzhiyun u32 val;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (i2c->msg_rd) {
117*4882a593Smuzhiyun offset = REG_RDCONF;
118*4882a593Smuzhiyun val = I2C_RFIFO_RESET;
119*4882a593Smuzhiyun } else {
120*4882a593Smuzhiyun offset = REG_WRCONF;
121*4882a593Smuzhiyun val = I2C_WFIFO_RESET;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun val |= zx2967_i2c_readl(i2c, offset);
125*4882a593Smuzhiyun zx2967_i2c_writel(i2c, val, offset);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
zx2967_i2c_empty_rx_fifo(struct zx2967_i2c * i2c,u32 size)128*4882a593Smuzhiyun static int zx2967_i2c_empty_rx_fifo(struct zx2967_i2c *i2c, u32 size)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun u8 val[I2C_FIFO_MAX] = {0};
131*4882a593Smuzhiyun int i;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (size > I2C_FIFO_MAX) {
134*4882a593Smuzhiyun dev_err(DEV(i2c), "fifo size %d over the max value %d\n",
135*4882a593Smuzhiyun size, I2C_FIFO_MAX);
136*4882a593Smuzhiyun return -EINVAL;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun zx2967_i2c_readsb(i2c, val, REG_DATA, size);
140*4882a593Smuzhiyun for (i = 0; i < size; i++) {
141*4882a593Smuzhiyun *i2c->cur_trans++ = val[i];
142*4882a593Smuzhiyun i2c->residue--;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun barrier();
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
zx2967_i2c_fill_tx_fifo(struct zx2967_i2c * i2c)150*4882a593Smuzhiyun static int zx2967_i2c_fill_tx_fifo(struct zx2967_i2c *i2c)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun size_t residue = i2c->residue;
153*4882a593Smuzhiyun u8 *buf = i2c->cur_trans;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (residue == 0) {
156*4882a593Smuzhiyun dev_err(DEV(i2c), "residue is %d\n", (int)residue);
157*4882a593Smuzhiyun return -EINVAL;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (residue <= I2C_FIFO_MAX) {
161*4882a593Smuzhiyun zx2967_i2c_writesb(i2c, buf, REG_DATA, residue);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Again update before writing to FIFO to make sure isr sees. */
164*4882a593Smuzhiyun i2c->residue = 0;
165*4882a593Smuzhiyun i2c->cur_trans = NULL;
166*4882a593Smuzhiyun } else {
167*4882a593Smuzhiyun zx2967_i2c_writesb(i2c, buf, REG_DATA, I2C_FIFO_MAX);
168*4882a593Smuzhiyun i2c->residue -= I2C_FIFO_MAX;
169*4882a593Smuzhiyun i2c->cur_trans += I2C_FIFO_MAX;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun barrier();
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
zx2967_i2c_reset_hardware(struct zx2967_i2c * i2c)177*4882a593Smuzhiyun static int zx2967_i2c_reset_hardware(struct zx2967_i2c *i2c)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun u32 val;
180*4882a593Smuzhiyun u32 clk_div;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun val = I2C_MASTER | I2C_IRQ_MSK_ENABLE;
183*4882a593Smuzhiyun zx2967_i2c_writel(i2c, val, REG_CMD);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun clk_div = clk_get_rate(i2c->clk) / i2c->clk_freq - 1;
186*4882a593Smuzhiyun zx2967_i2c_writel(i2c, clk_div, REG_CLK_DIV_FS);
187*4882a593Smuzhiyun zx2967_i2c_writel(i2c, clk_div, REG_CLK_DIV_HS);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun zx2967_i2c_writel(i2c, I2C_FIFO_MAX - 1, REG_WRCONF);
190*4882a593Smuzhiyun zx2967_i2c_writel(i2c, I2C_FIFO_MAX - 1, REG_RDCONF);
191*4882a593Smuzhiyun zx2967_i2c_writel(i2c, 1, REG_RDCONF);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun zx2967_i2c_flush_fifos(i2c);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
zx2967_i2c_isr_clr(struct zx2967_i2c * i2c)198*4882a593Smuzhiyun static void zx2967_i2c_isr_clr(struct zx2967_i2c *i2c)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun u32 status;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun status = zx2967_i2c_readl(i2c, REG_STAT);
203*4882a593Smuzhiyun status |= I2C_IRQ_ACK_CLEAR;
204*4882a593Smuzhiyun zx2967_i2c_writel(i2c, status, REG_STAT);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
zx2967_i2c_isr(int irq,void * dev_id)207*4882a593Smuzhiyun static irqreturn_t zx2967_i2c_isr(int irq, void *dev_id)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun u32 status;
210*4882a593Smuzhiyun struct zx2967_i2c *i2c = (struct zx2967_i2c *)dev_id;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun status = zx2967_i2c_readl(i2c, REG_STAT) & I2C_INT_MASK;
213*4882a593Smuzhiyun zx2967_i2c_isr_clr(i2c);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (status & I2C_SR_EDEVICE)
216*4882a593Smuzhiyun i2c->error = -ENXIO;
217*4882a593Smuzhiyun else if (status & I2C_SR_EDATA)
218*4882a593Smuzhiyun i2c->error = -EIO;
219*4882a593Smuzhiyun else if (status & I2C_TRANS_DONE)
220*4882a593Smuzhiyun i2c->error = 0;
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun goto done;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun complete(&i2c->complete);
225*4882a593Smuzhiyun done:
226*4882a593Smuzhiyun return IRQ_HANDLED;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
zx2967_set_addr(struct zx2967_i2c * i2c,u16 addr)229*4882a593Smuzhiyun static void zx2967_set_addr(struct zx2967_i2c *i2c, u16 addr)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun u16 val;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun val = (addr >> I2C_ADDR_LOW_SHIFT) & I2C_ADDR_LOW_MASK;
234*4882a593Smuzhiyun zx2967_i2c_writel(i2c, val, REG_DEVADDR_L);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun val = (addr >> I2C_ADDR_HI_SHIFT) & I2C_ADDR_HI_MASK;
237*4882a593Smuzhiyun zx2967_i2c_writel(i2c, val, REG_DEVADDR_H);
238*4882a593Smuzhiyun if (val)
239*4882a593Smuzhiyun val = zx2967_i2c_readl(i2c, REG_CMD) | I2C_ADDR_MODE_TEN;
240*4882a593Smuzhiyun else
241*4882a593Smuzhiyun val = zx2967_i2c_readl(i2c, REG_CMD) & ~I2C_ADDR_MODE_TEN;
242*4882a593Smuzhiyun zx2967_i2c_writel(i2c, val, REG_CMD);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
zx2967_i2c_xfer_bytes(struct zx2967_i2c * i2c,u32 bytes)245*4882a593Smuzhiyun static int zx2967_i2c_xfer_bytes(struct zx2967_i2c *i2c, u32 bytes)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun unsigned long time_left;
248*4882a593Smuzhiyun int rd = i2c->msg_rd;
249*4882a593Smuzhiyun int ret;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun reinit_completion(&i2c->complete);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (rd) {
254*4882a593Smuzhiyun zx2967_i2c_writel(i2c, bytes - 1, REG_RDCONF);
255*4882a593Smuzhiyun } else {
256*4882a593Smuzhiyun ret = zx2967_i2c_fill_tx_fifo(i2c);
257*4882a593Smuzhiyun if (ret)
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun zx2967_i2c_start_ctrl(i2c);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&i2c->complete,
264*4882a593Smuzhiyun I2C_TIMEOUT);
265*4882a593Smuzhiyun if (time_left == 0)
266*4882a593Smuzhiyun return -ETIMEDOUT;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (i2c->error)
269*4882a593Smuzhiyun return i2c->error;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun return rd ? zx2967_i2c_empty_rx_fifo(i2c, bytes) : 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
zx2967_i2c_xfer_msg(struct zx2967_i2c * i2c,struct i2c_msg * msg)274*4882a593Smuzhiyun static int zx2967_i2c_xfer_msg(struct zx2967_i2c *i2c,
275*4882a593Smuzhiyun struct i2c_msg *msg)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun int ret;
278*4882a593Smuzhiyun int i;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun zx2967_i2c_flush_fifos(i2c);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun i2c->cur_trans = msg->buf;
283*4882a593Smuzhiyun i2c->residue = msg->len;
284*4882a593Smuzhiyun i2c->access_cnt = msg->len / I2C_FIFO_MAX;
285*4882a593Smuzhiyun i2c->msg_rd = msg->flags & I2C_M_RD;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun for (i = 0; i < i2c->access_cnt; i++) {
288*4882a593Smuzhiyun ret = zx2967_i2c_xfer_bytes(i2c, I2C_FIFO_MAX);
289*4882a593Smuzhiyun if (ret)
290*4882a593Smuzhiyun return ret;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (i2c->residue > 0) {
294*4882a593Smuzhiyun ret = zx2967_i2c_xfer_bytes(i2c, i2c->residue);
295*4882a593Smuzhiyun if (ret)
296*4882a593Smuzhiyun return ret;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun i2c->residue = 0;
300*4882a593Smuzhiyun i2c->access_cnt = 0;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
zx2967_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)305*4882a593Smuzhiyun static int zx2967_i2c_xfer(struct i2c_adapter *adap,
306*4882a593Smuzhiyun struct i2c_msg *msgs, int num)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct zx2967_i2c *i2c = i2c_get_adapdata(adap);
309*4882a593Smuzhiyun int ret;
310*4882a593Smuzhiyun int i;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun zx2967_set_addr(i2c, msgs->addr);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun for (i = 0; i < num; i++) {
315*4882a593Smuzhiyun ret = zx2967_i2c_xfer_msg(i2c, &msgs[i]);
316*4882a593Smuzhiyun if (ret)
317*4882a593Smuzhiyun return ret;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return num;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static void
zx2967_smbus_xfer_prepare(struct zx2967_i2c * i2c,u16 addr,char read_write,u8 command,int size,union i2c_smbus_data * data)324*4882a593Smuzhiyun zx2967_smbus_xfer_prepare(struct zx2967_i2c *i2c, u16 addr,
325*4882a593Smuzhiyun char read_write, u8 command, int size,
326*4882a593Smuzhiyun union i2c_smbus_data *data)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun u32 val;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun val = zx2967_i2c_readl(i2c, REG_RDCONF);
331*4882a593Smuzhiyun val |= I2C_RFIFO_RESET;
332*4882a593Smuzhiyun zx2967_i2c_writel(i2c, val, REG_RDCONF);
333*4882a593Smuzhiyun zx2967_set_addr(i2c, addr);
334*4882a593Smuzhiyun val = zx2967_i2c_readl(i2c, REG_CMD);
335*4882a593Smuzhiyun val &= ~I2C_RW_READ;
336*4882a593Smuzhiyun zx2967_i2c_writel(i2c, val, REG_CMD);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun switch (size) {
339*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
340*4882a593Smuzhiyun zx2967_i2c_writel(i2c, command, REG_DATA);
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
343*4882a593Smuzhiyun zx2967_i2c_writel(i2c, command, REG_DATA);
344*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE)
345*4882a593Smuzhiyun zx2967_i2c_writel(i2c, data->byte, REG_DATA);
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
348*4882a593Smuzhiyun zx2967_i2c_writel(i2c, command, REG_DATA);
349*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE) {
350*4882a593Smuzhiyun zx2967_i2c_writel(i2c, (data->word >> 8), REG_DATA);
351*4882a593Smuzhiyun zx2967_i2c_writel(i2c, (data->word & 0xff),
352*4882a593Smuzhiyun REG_DATA);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
zx2967_smbus_xfer_read(struct zx2967_i2c * i2c,int size,union i2c_smbus_data * data)358*4882a593Smuzhiyun static int zx2967_smbus_xfer_read(struct zx2967_i2c *i2c, int size,
359*4882a593Smuzhiyun union i2c_smbus_data *data)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun unsigned long time_left;
362*4882a593Smuzhiyun u8 buf[2];
363*4882a593Smuzhiyun u32 val;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun reinit_completion(&i2c->complete);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun val = zx2967_i2c_readl(i2c, REG_CMD);
368*4882a593Smuzhiyun val |= I2C_CMB_RW_EN;
369*4882a593Smuzhiyun zx2967_i2c_writel(i2c, val, REG_CMD);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun val = zx2967_i2c_readl(i2c, REG_CMD);
372*4882a593Smuzhiyun val |= I2C_START;
373*4882a593Smuzhiyun zx2967_i2c_writel(i2c, val, REG_CMD);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&i2c->complete,
376*4882a593Smuzhiyun I2C_TIMEOUT);
377*4882a593Smuzhiyun if (time_left == 0)
378*4882a593Smuzhiyun return -ETIMEDOUT;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (i2c->error)
381*4882a593Smuzhiyun return i2c->error;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun switch (size) {
384*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
385*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
386*4882a593Smuzhiyun val = zx2967_i2c_readl(i2c, REG_DATA);
387*4882a593Smuzhiyun data->byte = val;
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
390*4882a593Smuzhiyun case I2C_SMBUS_PROC_CALL:
391*4882a593Smuzhiyun buf[0] = zx2967_i2c_readl(i2c, REG_DATA);
392*4882a593Smuzhiyun buf[1] = zx2967_i2c_readl(i2c, REG_DATA);
393*4882a593Smuzhiyun data->word = (buf[0] << 8) | buf[1];
394*4882a593Smuzhiyun break;
395*4882a593Smuzhiyun default:
396*4882a593Smuzhiyun return -EOPNOTSUPP;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun return 0;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
zx2967_smbus_xfer_write(struct zx2967_i2c * i2c)402*4882a593Smuzhiyun static int zx2967_smbus_xfer_write(struct zx2967_i2c *i2c)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun unsigned long time_left;
405*4882a593Smuzhiyun u32 val;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun reinit_completion(&i2c->complete);
408*4882a593Smuzhiyun val = zx2967_i2c_readl(i2c, REG_CMD);
409*4882a593Smuzhiyun val |= I2C_START;
410*4882a593Smuzhiyun zx2967_i2c_writel(i2c, val, REG_CMD);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&i2c->complete,
413*4882a593Smuzhiyun I2C_TIMEOUT);
414*4882a593Smuzhiyun if (time_left == 0)
415*4882a593Smuzhiyun return -ETIMEDOUT;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (i2c->error)
418*4882a593Smuzhiyun return i2c->error;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
zx2967_smbus_xfer(struct i2c_adapter * adap,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)423*4882a593Smuzhiyun static int zx2967_smbus_xfer(struct i2c_adapter *adap, u16 addr,
424*4882a593Smuzhiyun unsigned short flags, char read_write,
425*4882a593Smuzhiyun u8 command, int size, union i2c_smbus_data *data)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct zx2967_i2c *i2c = i2c_get_adapdata(adap);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (size == I2C_SMBUS_QUICK)
430*4882a593Smuzhiyun read_write = I2C_SMBUS_WRITE;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun switch (size) {
433*4882a593Smuzhiyun case I2C_SMBUS_QUICK:
434*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
435*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
436*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
437*4882a593Smuzhiyun zx2967_smbus_xfer_prepare(i2c, addr, read_write,
438*4882a593Smuzhiyun command, size, data);
439*4882a593Smuzhiyun break;
440*4882a593Smuzhiyun default:
441*4882a593Smuzhiyun return -EOPNOTSUPP;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (read_write == I2C_SMBUS_READ)
445*4882a593Smuzhiyun return zx2967_smbus_xfer_read(i2c, size, data);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return zx2967_smbus_xfer_write(i2c);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
zx2967_i2c_func(struct i2c_adapter * adap)450*4882a593Smuzhiyun static u32 zx2967_i2c_func(struct i2c_adapter *adap)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun return I2C_FUNC_I2C |
453*4882a593Smuzhiyun I2C_FUNC_SMBUS_QUICK |
454*4882a593Smuzhiyun I2C_FUNC_SMBUS_BYTE |
455*4882a593Smuzhiyun I2C_FUNC_SMBUS_BYTE_DATA |
456*4882a593Smuzhiyun I2C_FUNC_SMBUS_WORD_DATA |
457*4882a593Smuzhiyun I2C_FUNC_SMBUS_BLOCK_DATA |
458*4882a593Smuzhiyun I2C_FUNC_SMBUS_PROC_CALL |
459*4882a593Smuzhiyun I2C_FUNC_SMBUS_I2C_BLOCK;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
zx2967_i2c_suspend(struct device * dev)462*4882a593Smuzhiyun static int __maybe_unused zx2967_i2c_suspend(struct device *dev)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct zx2967_i2c *i2c = dev_get_drvdata(dev);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun i2c_mark_adapter_suspended(&i2c->adap);
467*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun return 0;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
zx2967_i2c_resume(struct device * dev)472*4882a593Smuzhiyun static int __maybe_unused zx2967_i2c_resume(struct device *dev)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun struct zx2967_i2c *i2c = dev_get_drvdata(dev);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun clk_prepare_enable(i2c->clk);
477*4882a593Smuzhiyun i2c_mark_adapter_resumed(&i2c->adap);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(zx2967_i2c_dev_pm_ops,
483*4882a593Smuzhiyun zx2967_i2c_suspend, zx2967_i2c_resume);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static const struct i2c_algorithm zx2967_i2c_algo = {
486*4882a593Smuzhiyun .master_xfer = zx2967_i2c_xfer,
487*4882a593Smuzhiyun .smbus_xfer = zx2967_smbus_xfer,
488*4882a593Smuzhiyun .functionality = zx2967_i2c_func,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static const struct i2c_adapter_quirks zx2967_i2c_quirks = {
492*4882a593Smuzhiyun .flags = I2C_AQ_NO_ZERO_LEN,
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun static const struct of_device_id zx2967_i2c_of_match[] = {
496*4882a593Smuzhiyun { .compatible = "zte,zx296718-i2c", },
497*4882a593Smuzhiyun { },
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, zx2967_i2c_of_match);
500*4882a593Smuzhiyun
zx2967_i2c_probe(struct platform_device * pdev)501*4882a593Smuzhiyun static int zx2967_i2c_probe(struct platform_device *pdev)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct zx2967_i2c *i2c;
504*4882a593Smuzhiyun void __iomem *reg_base;
505*4882a593Smuzhiyun struct clk *clk;
506*4882a593Smuzhiyun int ret;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
509*4882a593Smuzhiyun if (!i2c)
510*4882a593Smuzhiyun return -ENOMEM;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun reg_base = devm_platform_ioremap_resource(pdev, 0);
513*4882a593Smuzhiyun if (IS_ERR(reg_base))
514*4882a593Smuzhiyun return PTR_ERR(reg_base);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, NULL);
517*4882a593Smuzhiyun if (IS_ERR(clk)) {
518*4882a593Smuzhiyun dev_err(&pdev->dev, "missing controller clock");
519*4882a593Smuzhiyun return PTR_ERR(clk);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
523*4882a593Smuzhiyun if (ret) {
524*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable i2c_clk\n");
525*4882a593Smuzhiyun return ret;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun ret = device_property_read_u32(&pdev->dev, "clock-frequency",
529*4882a593Smuzhiyun &i2c->clk_freq);
530*4882a593Smuzhiyun if (ret) {
531*4882a593Smuzhiyun dev_err(&pdev->dev, "missing clock-frequency");
532*4882a593Smuzhiyun return ret;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun ret = platform_get_irq(pdev, 0);
536*4882a593Smuzhiyun if (ret < 0)
537*4882a593Smuzhiyun return ret;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun i2c->irq = ret;
540*4882a593Smuzhiyun i2c->reg_base = reg_base;
541*4882a593Smuzhiyun i2c->clk = clk;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun init_completion(&i2c->complete);
544*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun ret = zx2967_i2c_reset_hardware(i2c);
547*4882a593Smuzhiyun if (ret) {
548*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to initialize i2c controller\n");
549*4882a593Smuzhiyun goto err_clk_unprepare;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, i2c->irq,
553*4882a593Smuzhiyun zx2967_i2c_isr, 0, dev_name(&pdev->dev), i2c);
554*4882a593Smuzhiyun if (ret) {
555*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request irq %i\n", i2c->irq);
556*4882a593Smuzhiyun goto err_clk_unprepare;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun i2c_set_adapdata(&i2c->adap, i2c);
560*4882a593Smuzhiyun strlcpy(i2c->adap.name, "zx2967 i2c adapter",
561*4882a593Smuzhiyun sizeof(i2c->adap.name));
562*4882a593Smuzhiyun i2c->adap.algo = &zx2967_i2c_algo;
563*4882a593Smuzhiyun i2c->adap.quirks = &zx2967_i2c_quirks;
564*4882a593Smuzhiyun i2c->adap.nr = pdev->id;
565*4882a593Smuzhiyun i2c->adap.dev.parent = &pdev->dev;
566*4882a593Smuzhiyun i2c->adap.dev.of_node = pdev->dev.of_node;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun ret = i2c_add_numbered_adapter(&i2c->adap);
569*4882a593Smuzhiyun if (ret)
570*4882a593Smuzhiyun goto err_clk_unprepare;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun err_clk_unprepare:
575*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
576*4882a593Smuzhiyun return ret;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
zx2967_i2c_remove(struct platform_device * pdev)579*4882a593Smuzhiyun static int zx2967_i2c_remove(struct platform_device *pdev)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct zx2967_i2c *i2c = platform_get_drvdata(pdev);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun i2c_del_adapter(&i2c->adap);
584*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static struct platform_driver zx2967_i2c_driver = {
590*4882a593Smuzhiyun .probe = zx2967_i2c_probe,
591*4882a593Smuzhiyun .remove = zx2967_i2c_remove,
592*4882a593Smuzhiyun .driver = {
593*4882a593Smuzhiyun .name = "zx2967_i2c",
594*4882a593Smuzhiyun .of_match_table = zx2967_i2c_of_match,
595*4882a593Smuzhiyun .pm = &zx2967_i2c_dev_pm_ops,
596*4882a593Smuzhiyun },
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun module_platform_driver(zx2967_i2c_driver);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun MODULE_AUTHOR("Baoyou Xie <baoyou.xie@linaro.org>");
601*4882a593Smuzhiyun MODULE_DESCRIPTION("ZTE ZX2967 I2C Bus Controller driver");
602*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
603