xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-xlp9xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2003-2015 Broadcom Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
5*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
6*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/completion.h>
12*4882a593Smuzhiyun #include <linux/i2c.h>
13*4882a593Smuzhiyun #include <linux/i2c-smbus.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define XLP9XX_I2C_DIV			0x0
23*4882a593Smuzhiyun #define XLP9XX_I2C_CTRL			0x1
24*4882a593Smuzhiyun #define XLP9XX_I2C_CMD			0x2
25*4882a593Smuzhiyun #define XLP9XX_I2C_STATUS		0x3
26*4882a593Smuzhiyun #define XLP9XX_I2C_MTXFIFO		0x4
27*4882a593Smuzhiyun #define XLP9XX_I2C_MRXFIFO		0x5
28*4882a593Smuzhiyun #define XLP9XX_I2C_MFIFOCTRL		0x6
29*4882a593Smuzhiyun #define XLP9XX_I2C_STXFIFO		0x7
30*4882a593Smuzhiyun #define XLP9XX_I2C_SRXFIFO		0x8
31*4882a593Smuzhiyun #define XLP9XX_I2C_SFIFOCTRL		0x9
32*4882a593Smuzhiyun #define XLP9XX_I2C_SLAVEADDR		0xA
33*4882a593Smuzhiyun #define XLP9XX_I2C_OWNADDR		0xB
34*4882a593Smuzhiyun #define XLP9XX_I2C_FIFOWCNT		0xC
35*4882a593Smuzhiyun #define XLP9XX_I2C_INTEN		0xD
36*4882a593Smuzhiyun #define XLP9XX_I2C_INTST		0xE
37*4882a593Smuzhiyun #define XLP9XX_I2C_WAITCNT		0xF
38*4882a593Smuzhiyun #define XLP9XX_I2C_TIMEOUT		0X10
39*4882a593Smuzhiyun #define XLP9XX_I2C_GENCALLADDR		0x11
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define XLP9XX_I2C_STATUS_BUSY		BIT(0)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define XLP9XX_I2C_CMD_START		BIT(7)
44*4882a593Smuzhiyun #define XLP9XX_I2C_CMD_STOP		BIT(6)
45*4882a593Smuzhiyun #define XLP9XX_I2C_CMD_READ		BIT(5)
46*4882a593Smuzhiyun #define XLP9XX_I2C_CMD_WRITE		BIT(4)
47*4882a593Smuzhiyun #define XLP9XX_I2C_CMD_ACK		BIT(3)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define XLP9XX_I2C_CTRL_MCTLEN_SHIFT	16
50*4882a593Smuzhiyun #define XLP9XX_I2C_CTRL_MCTLEN_MASK	0xffff0000
51*4882a593Smuzhiyun #define XLP9XX_I2C_CTRL_RST		BIT(8)
52*4882a593Smuzhiyun #define XLP9XX_I2C_CTRL_EN		BIT(6)
53*4882a593Smuzhiyun #define XLP9XX_I2C_CTRL_MASTER		BIT(4)
54*4882a593Smuzhiyun #define XLP9XX_I2C_CTRL_FIFORD		BIT(1)
55*4882a593Smuzhiyun #define XLP9XX_I2C_CTRL_ADDMODE		BIT(0)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define XLP9XX_I2C_INTEN_NACKADDR	BIT(25)
58*4882a593Smuzhiyun #define XLP9XX_I2C_INTEN_SADDR		BIT(13)
59*4882a593Smuzhiyun #define XLP9XX_I2C_INTEN_DATADONE	BIT(12)
60*4882a593Smuzhiyun #define XLP9XX_I2C_INTEN_ARLOST		BIT(11)
61*4882a593Smuzhiyun #define XLP9XX_I2C_INTEN_MFIFOFULL	BIT(4)
62*4882a593Smuzhiyun #define XLP9XX_I2C_INTEN_MFIFOEMTY	BIT(3)
63*4882a593Smuzhiyun #define XLP9XX_I2C_INTEN_MFIFOHI	BIT(2)
64*4882a593Smuzhiyun #define XLP9XX_I2C_INTEN_BUSERR		BIT(0)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define XLP9XX_I2C_MFIFOCTRL_HITH_SHIFT		8
67*4882a593Smuzhiyun #define XLP9XX_I2C_MFIFOCTRL_LOTH_SHIFT		0
68*4882a593Smuzhiyun #define XLP9XX_I2C_MFIFOCTRL_RST		BIT(16)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define XLP9XX_I2C_SLAVEADDR_RW			BIT(0)
71*4882a593Smuzhiyun #define XLP9XX_I2C_SLAVEADDR_ADDR_SHIFT		1
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define XLP9XX_I2C_IP_CLK_FREQ		133000000UL
74*4882a593Smuzhiyun #define XLP9XX_I2C_FIFO_SIZE		0x80U
75*4882a593Smuzhiyun #define XLP9XX_I2C_TIMEOUT_MS		1000
76*4882a593Smuzhiyun #define XLP9XX_I2C_BUSY_TIMEOUT		50
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define XLP9XX_I2C_FIFO_WCNT_MASK	0xff
79*4882a593Smuzhiyun #define XLP9XX_I2C_STATUS_ERRMASK	(XLP9XX_I2C_INTEN_ARLOST | \
80*4882a593Smuzhiyun 			XLP9XX_I2C_INTEN_NACKADDR | XLP9XX_I2C_INTEN_BUSERR)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun struct xlp9xx_i2c_dev {
83*4882a593Smuzhiyun 	struct device *dev;
84*4882a593Smuzhiyun 	struct i2c_adapter adapter;
85*4882a593Smuzhiyun 	struct completion msg_complete;
86*4882a593Smuzhiyun 	struct i2c_smbus_alert_setup alert_data;
87*4882a593Smuzhiyun 	struct i2c_client *ara;
88*4882a593Smuzhiyun 	int irq;
89*4882a593Smuzhiyun 	bool msg_read;
90*4882a593Smuzhiyun 	bool len_recv;
91*4882a593Smuzhiyun 	bool client_pec;
92*4882a593Smuzhiyun 	u32 __iomem *base;
93*4882a593Smuzhiyun 	u32 msg_buf_remaining;
94*4882a593Smuzhiyun 	u32 msg_len;
95*4882a593Smuzhiyun 	u32 ip_clk_hz;
96*4882a593Smuzhiyun 	u32 clk_hz;
97*4882a593Smuzhiyun 	u32 msg_err;
98*4882a593Smuzhiyun 	u8 *msg_buf;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
xlp9xx_write_i2c_reg(struct xlp9xx_i2c_dev * priv,unsigned long reg,u32 val)101*4882a593Smuzhiyun static inline void xlp9xx_write_i2c_reg(struct xlp9xx_i2c_dev *priv,
102*4882a593Smuzhiyun 					unsigned long reg, u32 val)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	writel(val, priv->base + reg);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
xlp9xx_read_i2c_reg(struct xlp9xx_i2c_dev * priv,unsigned long reg)107*4882a593Smuzhiyun static inline u32 xlp9xx_read_i2c_reg(struct xlp9xx_i2c_dev *priv,
108*4882a593Smuzhiyun 				      unsigned long reg)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	return readl(priv->base + reg);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
xlp9xx_i2c_mask_irq(struct xlp9xx_i2c_dev * priv,u32 mask)113*4882a593Smuzhiyun static void xlp9xx_i2c_mask_irq(struct xlp9xx_i2c_dev *priv, u32 mask)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	u32 inten;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	inten = xlp9xx_read_i2c_reg(priv, XLP9XX_I2C_INTEN) & ~mask;
118*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_INTEN, inten);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
xlp9xx_i2c_unmask_irq(struct xlp9xx_i2c_dev * priv,u32 mask)121*4882a593Smuzhiyun static void xlp9xx_i2c_unmask_irq(struct xlp9xx_i2c_dev *priv, u32 mask)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	u32 inten;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	inten = xlp9xx_read_i2c_reg(priv, XLP9XX_I2C_INTEN) | mask;
126*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_INTEN, inten);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
xlp9xx_i2c_update_rx_fifo_thres(struct xlp9xx_i2c_dev * priv)129*4882a593Smuzhiyun static void xlp9xx_i2c_update_rx_fifo_thres(struct xlp9xx_i2c_dev *priv)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	u32 thres;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (priv->len_recv)
134*4882a593Smuzhiyun 		/* interrupt after the first read to examine
135*4882a593Smuzhiyun 		 * the length byte before proceeding further
136*4882a593Smuzhiyun 		 */
137*4882a593Smuzhiyun 		thres = 1;
138*4882a593Smuzhiyun 	else if (priv->msg_buf_remaining > XLP9XX_I2C_FIFO_SIZE)
139*4882a593Smuzhiyun 		thres = XLP9XX_I2C_FIFO_SIZE;
140*4882a593Smuzhiyun 	else
141*4882a593Smuzhiyun 		thres = priv->msg_buf_remaining;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_MFIFOCTRL,
144*4882a593Smuzhiyun 			     thres << XLP9XX_I2C_MFIFOCTRL_HITH_SHIFT);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
xlp9xx_i2c_fill_tx_fifo(struct xlp9xx_i2c_dev * priv)147*4882a593Smuzhiyun static void xlp9xx_i2c_fill_tx_fifo(struct xlp9xx_i2c_dev *priv)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	u32 len, i;
150*4882a593Smuzhiyun 	u8 *buf = priv->msg_buf;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	len = min(priv->msg_buf_remaining, XLP9XX_I2C_FIFO_SIZE);
153*4882a593Smuzhiyun 	for (i = 0; i < len; i++)
154*4882a593Smuzhiyun 		xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_MTXFIFO, buf[i]);
155*4882a593Smuzhiyun 	priv->msg_buf_remaining -= len;
156*4882a593Smuzhiyun 	priv->msg_buf += len;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
xlp9xx_i2c_update_rlen(struct xlp9xx_i2c_dev * priv)159*4882a593Smuzhiyun static void xlp9xx_i2c_update_rlen(struct xlp9xx_i2c_dev *priv)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	u32 val, len;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/*
164*4882a593Smuzhiyun 	 * Update receive length. Re-read len to get the latest value,
165*4882a593Smuzhiyun 	 * and then add 4 to have a minimum value that can be safely
166*4882a593Smuzhiyun 	 * written. This is to account for the byte read above, the
167*4882a593Smuzhiyun 	 * transfer in progress and any delays in the register I/O
168*4882a593Smuzhiyun 	 */
169*4882a593Smuzhiyun 	val = xlp9xx_read_i2c_reg(priv, XLP9XX_I2C_CTRL);
170*4882a593Smuzhiyun 	len = xlp9xx_read_i2c_reg(priv, XLP9XX_I2C_FIFOWCNT) &
171*4882a593Smuzhiyun 				  XLP9XX_I2C_FIFO_WCNT_MASK;
172*4882a593Smuzhiyun 	len = max_t(u32, priv->msg_len, len + 4);
173*4882a593Smuzhiyun 	if (len >= I2C_SMBUS_BLOCK_MAX + 2)
174*4882a593Smuzhiyun 		return;
175*4882a593Smuzhiyun 	val = (val & ~XLP9XX_I2C_CTRL_MCTLEN_MASK) |
176*4882a593Smuzhiyun 			(len << XLP9XX_I2C_CTRL_MCTLEN_SHIFT);
177*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_CTRL, val);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
xlp9xx_i2c_drain_rx_fifo(struct xlp9xx_i2c_dev * priv)180*4882a593Smuzhiyun static void xlp9xx_i2c_drain_rx_fifo(struct xlp9xx_i2c_dev *priv)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	u32 len, i;
183*4882a593Smuzhiyun 	u8 rlen, *buf = priv->msg_buf;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	len = xlp9xx_read_i2c_reg(priv, XLP9XX_I2C_FIFOWCNT) &
186*4882a593Smuzhiyun 				  XLP9XX_I2C_FIFO_WCNT_MASK;
187*4882a593Smuzhiyun 	if (!len)
188*4882a593Smuzhiyun 		return;
189*4882a593Smuzhiyun 	if (priv->len_recv) {
190*4882a593Smuzhiyun 		/* read length byte */
191*4882a593Smuzhiyun 		rlen = xlp9xx_read_i2c_reg(priv, XLP9XX_I2C_MRXFIFO);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 		/*
194*4882a593Smuzhiyun 		 * We expect at least 2 interrupts for I2C_M_RECV_LEN
195*4882a593Smuzhiyun 		 * transactions. The length is updated during the first
196*4882a593Smuzhiyun 		 * interrupt, and the buffer contents are only copied
197*4882a593Smuzhiyun 		 * during subsequent interrupts. If in case the interrupts
198*4882a593Smuzhiyun 		 * get merged we would complete the transaction without
199*4882a593Smuzhiyun 		 * copying out the bytes from RX fifo. To avoid this now we
200*4882a593Smuzhiyun 		 * drain the fifo as and when data is available.
201*4882a593Smuzhiyun 		 * We drained the rlen byte already, decrement total length
202*4882a593Smuzhiyun 		 * by one.
203*4882a593Smuzhiyun 		 */
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		len--;
206*4882a593Smuzhiyun 		if (rlen > I2C_SMBUS_BLOCK_MAX || rlen == 0) {
207*4882a593Smuzhiyun 			rlen = 0;	/*abort transfer */
208*4882a593Smuzhiyun 			priv->msg_buf_remaining = 0;
209*4882a593Smuzhiyun 			priv->msg_len = 0;
210*4882a593Smuzhiyun 			xlp9xx_i2c_update_rlen(priv);
211*4882a593Smuzhiyun 			return;
212*4882a593Smuzhiyun 		}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		*buf++ = rlen;
215*4882a593Smuzhiyun 		if (priv->client_pec)
216*4882a593Smuzhiyun 			++rlen; /* account for error check byte */
217*4882a593Smuzhiyun 		/* update remaining bytes and message length */
218*4882a593Smuzhiyun 		priv->msg_buf_remaining = rlen;
219*4882a593Smuzhiyun 		priv->msg_len = rlen + 1;
220*4882a593Smuzhiyun 		xlp9xx_i2c_update_rlen(priv);
221*4882a593Smuzhiyun 		priv->len_recv = false;
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	len = min(priv->msg_buf_remaining, len);
225*4882a593Smuzhiyun 	for (i = 0; i < len; i++, buf++)
226*4882a593Smuzhiyun 		*buf = xlp9xx_read_i2c_reg(priv, XLP9XX_I2C_MRXFIFO);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	priv->msg_buf_remaining -= len;
229*4882a593Smuzhiyun 	priv->msg_buf = buf;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (priv->msg_buf_remaining)
232*4882a593Smuzhiyun 		xlp9xx_i2c_update_rx_fifo_thres(priv);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
xlp9xx_i2c_isr(int irq,void * dev_id)235*4882a593Smuzhiyun static irqreturn_t xlp9xx_i2c_isr(int irq, void *dev_id)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct xlp9xx_i2c_dev *priv = dev_id;
238*4882a593Smuzhiyun 	u32 status;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	status = xlp9xx_read_i2c_reg(priv, XLP9XX_I2C_INTST);
241*4882a593Smuzhiyun 	if (status == 0)
242*4882a593Smuzhiyun 		return IRQ_NONE;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_INTST, status);
245*4882a593Smuzhiyun 	if (status & XLP9XX_I2C_STATUS_ERRMASK) {
246*4882a593Smuzhiyun 		priv->msg_err = status;
247*4882a593Smuzhiyun 		goto xfer_done;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* SADDR ACK for SMBUS_QUICK */
251*4882a593Smuzhiyun 	if ((status & XLP9XX_I2C_INTEN_SADDR) && (priv->msg_len == 0))
252*4882a593Smuzhiyun 		goto xfer_done;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (!priv->msg_read) {
255*4882a593Smuzhiyun 		if (status & XLP9XX_I2C_INTEN_MFIFOEMTY) {
256*4882a593Smuzhiyun 			/* TX FIFO got empty, fill it up again */
257*4882a593Smuzhiyun 			if (priv->msg_buf_remaining)
258*4882a593Smuzhiyun 				xlp9xx_i2c_fill_tx_fifo(priv);
259*4882a593Smuzhiyun 			else
260*4882a593Smuzhiyun 				xlp9xx_i2c_mask_irq(priv,
261*4882a593Smuzhiyun 						    XLP9XX_I2C_INTEN_MFIFOEMTY);
262*4882a593Smuzhiyun 		}
263*4882a593Smuzhiyun 	} else {
264*4882a593Smuzhiyun 		if (status & (XLP9XX_I2C_INTEN_DATADONE |
265*4882a593Smuzhiyun 			      XLP9XX_I2C_INTEN_MFIFOHI)) {
266*4882a593Smuzhiyun 			/* data is in FIFO, read it */
267*4882a593Smuzhiyun 			if (priv->msg_buf_remaining)
268*4882a593Smuzhiyun 				xlp9xx_i2c_drain_rx_fifo(priv);
269*4882a593Smuzhiyun 		}
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Transfer complete */
273*4882a593Smuzhiyun 	if (status & XLP9XX_I2C_INTEN_DATADONE)
274*4882a593Smuzhiyun 		goto xfer_done;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return IRQ_HANDLED;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun xfer_done:
279*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_INTEN, 0);
280*4882a593Smuzhiyun 	complete(&priv->msg_complete);
281*4882a593Smuzhiyun 	return IRQ_HANDLED;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
xlp9xx_i2c_check_bus_status(struct xlp9xx_i2c_dev * priv)284*4882a593Smuzhiyun static int xlp9xx_i2c_check_bus_status(struct xlp9xx_i2c_dev *priv)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	u32 status;
287*4882a593Smuzhiyun 	u32 busy_timeout = XLP9XX_I2C_BUSY_TIMEOUT;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	while (busy_timeout) {
290*4882a593Smuzhiyun 		status = xlp9xx_read_i2c_reg(priv, XLP9XX_I2C_STATUS);
291*4882a593Smuzhiyun 		if ((status & XLP9XX_I2C_STATUS_BUSY) == 0)
292*4882a593Smuzhiyun 			break;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		busy_timeout--;
295*4882a593Smuzhiyun 		usleep_range(1000, 1100);
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (!busy_timeout)
299*4882a593Smuzhiyun 		return -EIO;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
xlp9xx_i2c_init(struct xlp9xx_i2c_dev * priv)304*4882a593Smuzhiyun static int xlp9xx_i2c_init(struct xlp9xx_i2c_dev *priv)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	u32 prescale;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/*
309*4882a593Smuzhiyun 	 * The controller uses 5 * SCL clock internally.
310*4882a593Smuzhiyun 	 * So prescale value should be divided by 5.
311*4882a593Smuzhiyun 	 */
312*4882a593Smuzhiyun 	prescale = DIV_ROUND_UP(priv->ip_clk_hz, priv->clk_hz);
313*4882a593Smuzhiyun 	prescale = ((prescale - 8) / 5) - 1;
314*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_CTRL, XLP9XX_I2C_CTRL_RST);
315*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_CTRL, XLP9XX_I2C_CTRL_EN |
316*4882a593Smuzhiyun 			     XLP9XX_I2C_CTRL_MASTER);
317*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_DIV, prescale);
318*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_INTEN, 0);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
xlp9xx_i2c_xfer_msg(struct xlp9xx_i2c_dev * priv,struct i2c_msg * msg,int last_msg)323*4882a593Smuzhiyun static int xlp9xx_i2c_xfer_msg(struct xlp9xx_i2c_dev *priv, struct i2c_msg *msg,
324*4882a593Smuzhiyun 			       int last_msg)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	unsigned long timeleft;
327*4882a593Smuzhiyun 	u32 intr_mask, cmd, val, len;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	priv->msg_buf = msg->buf;
330*4882a593Smuzhiyun 	priv->msg_buf_remaining = priv->msg_len = msg->len;
331*4882a593Smuzhiyun 	priv->msg_err = 0;
332*4882a593Smuzhiyun 	priv->msg_read = (msg->flags & I2C_M_RD);
333*4882a593Smuzhiyun 	reinit_completion(&priv->msg_complete);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* Reset FIFO */
336*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_MFIFOCTRL,
337*4882a593Smuzhiyun 			     XLP9XX_I2C_MFIFOCTRL_RST);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* set slave addr */
340*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_SLAVEADDR,
341*4882a593Smuzhiyun 			     (msg->addr << XLP9XX_I2C_SLAVEADDR_ADDR_SHIFT) |
342*4882a593Smuzhiyun 			     (priv->msg_read ? XLP9XX_I2C_SLAVEADDR_RW : 0));
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* Build control word for transfer */
345*4882a593Smuzhiyun 	val = xlp9xx_read_i2c_reg(priv, XLP9XX_I2C_CTRL);
346*4882a593Smuzhiyun 	if (!priv->msg_read)
347*4882a593Smuzhiyun 		val &= ~XLP9XX_I2C_CTRL_FIFORD;
348*4882a593Smuzhiyun 	else
349*4882a593Smuzhiyun 		val |= XLP9XX_I2C_CTRL_FIFORD;	/* read */
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	if (msg->flags & I2C_M_TEN)
352*4882a593Smuzhiyun 		val |= XLP9XX_I2C_CTRL_ADDMODE;	/* 10-bit address mode*/
353*4882a593Smuzhiyun 	else
354*4882a593Smuzhiyun 		val &= ~XLP9XX_I2C_CTRL_ADDMODE;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	priv->len_recv = msg->flags & I2C_M_RECV_LEN;
357*4882a593Smuzhiyun 	len = priv->len_recv ? I2C_SMBUS_BLOCK_MAX + 2 : msg->len;
358*4882a593Smuzhiyun 	priv->client_pec = msg->flags & I2C_CLIENT_PEC;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* set FIFO threshold if reading */
361*4882a593Smuzhiyun 	if (priv->msg_read)
362*4882a593Smuzhiyun 		xlp9xx_i2c_update_rx_fifo_thres(priv);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	/* set data length to be transferred */
365*4882a593Smuzhiyun 	val = (val & ~XLP9XX_I2C_CTRL_MCTLEN_MASK) |
366*4882a593Smuzhiyun 	      (len << XLP9XX_I2C_CTRL_MCTLEN_SHIFT);
367*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_CTRL, val);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* fill fifo during tx */
370*4882a593Smuzhiyun 	if (!priv->msg_read)
371*4882a593Smuzhiyun 		xlp9xx_i2c_fill_tx_fifo(priv);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* set interrupt mask */
374*4882a593Smuzhiyun 	intr_mask = (XLP9XX_I2C_INTEN_ARLOST | XLP9XX_I2C_INTEN_BUSERR |
375*4882a593Smuzhiyun 		     XLP9XX_I2C_INTEN_NACKADDR | XLP9XX_I2C_INTEN_DATADONE);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (priv->msg_read) {
378*4882a593Smuzhiyun 		intr_mask |= XLP9XX_I2C_INTEN_MFIFOHI;
379*4882a593Smuzhiyun 		if (msg->len == 0)
380*4882a593Smuzhiyun 			intr_mask |= XLP9XX_I2C_INTEN_SADDR;
381*4882a593Smuzhiyun 	} else {
382*4882a593Smuzhiyun 		if (msg->len == 0)
383*4882a593Smuzhiyun 			intr_mask |= XLP9XX_I2C_INTEN_SADDR;
384*4882a593Smuzhiyun 		else
385*4882a593Smuzhiyun 			intr_mask |= XLP9XX_I2C_INTEN_MFIFOEMTY;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 	xlp9xx_i2c_unmask_irq(priv, intr_mask);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* set cmd reg */
390*4882a593Smuzhiyun 	cmd = XLP9XX_I2C_CMD_START;
391*4882a593Smuzhiyun 	if (msg->len)
392*4882a593Smuzhiyun 		cmd |= (priv->msg_read ?
393*4882a593Smuzhiyun 			XLP9XX_I2C_CMD_READ : XLP9XX_I2C_CMD_WRITE);
394*4882a593Smuzhiyun 	if (last_msg)
395*4882a593Smuzhiyun 		cmd |= XLP9XX_I2C_CMD_STOP;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_CMD, cmd);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	timeleft = msecs_to_jiffies(XLP9XX_I2C_TIMEOUT_MS);
400*4882a593Smuzhiyun 	timeleft = wait_for_completion_timeout(&priv->msg_complete, timeleft);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (priv->msg_err & XLP9XX_I2C_INTEN_BUSERR) {
403*4882a593Smuzhiyun 		dev_dbg(priv->dev, "transfer error %x!\n", priv->msg_err);
404*4882a593Smuzhiyun 		xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_CMD, XLP9XX_I2C_CMD_STOP);
405*4882a593Smuzhiyun 		return -EIO;
406*4882a593Smuzhiyun 	} else if (priv->msg_err & XLP9XX_I2C_INTEN_NACKADDR) {
407*4882a593Smuzhiyun 		return -ENXIO;
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (timeleft == 0) {
411*4882a593Smuzhiyun 		dev_dbg(priv->dev, "i2c transfer timed out!\n");
412*4882a593Smuzhiyun 		xlp9xx_i2c_init(priv);
413*4882a593Smuzhiyun 		return -ETIMEDOUT;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* update msg->len with actual received length */
417*4882a593Smuzhiyun 	if (msg->flags & I2C_M_RECV_LEN) {
418*4882a593Smuzhiyun 		if (!priv->msg_len)
419*4882a593Smuzhiyun 			return -EPROTO;
420*4882a593Smuzhiyun 		msg->len = priv->msg_len;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 	return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
xlp9xx_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)425*4882a593Smuzhiyun static int xlp9xx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
426*4882a593Smuzhiyun 			   int num)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	int i, ret;
429*4882a593Smuzhiyun 	struct xlp9xx_i2c_dev *priv = i2c_get_adapdata(adap);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	ret = xlp9xx_i2c_check_bus_status(priv);
432*4882a593Smuzhiyun 	if (ret) {
433*4882a593Smuzhiyun 		xlp9xx_i2c_init(priv);
434*4882a593Smuzhiyun 		ret = xlp9xx_i2c_check_bus_status(priv);
435*4882a593Smuzhiyun 		if (ret)
436*4882a593Smuzhiyun 			return ret;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
440*4882a593Smuzhiyun 		ret = xlp9xx_i2c_xfer_msg(priv, &msgs[i], i == num - 1);
441*4882a593Smuzhiyun 		if (ret != 0)
442*4882a593Smuzhiyun 			return ret;
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return num;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
xlp9xx_i2c_functionality(struct i2c_adapter * adapter)448*4882a593Smuzhiyun static u32 xlp9xx_i2c_functionality(struct i2c_adapter *adapter)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	return I2C_FUNC_SMBUS_EMUL | I2C_FUNC_SMBUS_READ_BLOCK_DATA |
451*4882a593Smuzhiyun 			I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const struct i2c_algorithm xlp9xx_i2c_algo = {
455*4882a593Smuzhiyun 	.master_xfer = xlp9xx_i2c_xfer,
456*4882a593Smuzhiyun 	.functionality = xlp9xx_i2c_functionality,
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
xlp9xx_i2c_get_frequency(struct platform_device * pdev,struct xlp9xx_i2c_dev * priv)459*4882a593Smuzhiyun static int xlp9xx_i2c_get_frequency(struct platform_device *pdev,
460*4882a593Smuzhiyun 				    struct xlp9xx_i2c_dev *priv)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct clk *clk;
463*4882a593Smuzhiyun 	u32 freq;
464*4882a593Smuzhiyun 	int err;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, NULL);
467*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
468*4882a593Smuzhiyun 		priv->ip_clk_hz = XLP9XX_I2C_IP_CLK_FREQ;
469*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "using default input frequency %u\n",
470*4882a593Smuzhiyun 			priv->ip_clk_hz);
471*4882a593Smuzhiyun 	} else {
472*4882a593Smuzhiyun 		priv->ip_clk_hz = clk_get_rate(clk);
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	err = device_property_read_u32(&pdev->dev, "clock-frequency", &freq);
476*4882a593Smuzhiyun 	if (err) {
477*4882a593Smuzhiyun 		freq = I2C_MAX_STANDARD_MODE_FREQ;
478*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "using default frequency %u\n", freq);
479*4882a593Smuzhiyun 	} else if (freq == 0 || freq > I2C_MAX_FAST_MODE_FREQ) {
480*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "invalid frequency %u, using default\n",
481*4882a593Smuzhiyun 			 freq);
482*4882a593Smuzhiyun 		freq = I2C_MAX_STANDARD_MODE_FREQ;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 	priv->clk_hz = freq;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
xlp9xx_i2c_smbus_setup(struct xlp9xx_i2c_dev * priv,struct platform_device * pdev)489*4882a593Smuzhiyun static int xlp9xx_i2c_smbus_setup(struct xlp9xx_i2c_dev *priv,
490*4882a593Smuzhiyun 				  struct platform_device *pdev)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct i2c_client *ara;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	if (!priv->alert_data.irq)
495*4882a593Smuzhiyun 		return -EINVAL;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	ara = i2c_new_smbus_alert_device(&priv->adapter, &priv->alert_data);
498*4882a593Smuzhiyun 	if (IS_ERR(ara))
499*4882a593Smuzhiyun 		return PTR_ERR(ara);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	priv->ara = ara;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
xlp9xx_i2c_probe(struct platform_device * pdev)506*4882a593Smuzhiyun static int xlp9xx_i2c_probe(struct platform_device *pdev)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct xlp9xx_i2c_dev *priv;
509*4882a593Smuzhiyun 	int err = 0;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
512*4882a593Smuzhiyun 	if (!priv)
513*4882a593Smuzhiyun 		return -ENOMEM;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	priv->base = devm_platform_ioremap_resource(pdev, 0);
516*4882a593Smuzhiyun 	if (IS_ERR(priv->base))
517*4882a593Smuzhiyun 		return PTR_ERR(priv->base);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	priv->irq = platform_get_irq(pdev, 0);
520*4882a593Smuzhiyun 	if (priv->irq < 0)
521*4882a593Smuzhiyun 		return priv->irq;
522*4882a593Smuzhiyun 	/* SMBAlert irq */
523*4882a593Smuzhiyun 	priv->alert_data.irq = platform_get_irq(pdev, 1);
524*4882a593Smuzhiyun 	if (priv->alert_data.irq <= 0)
525*4882a593Smuzhiyun 		priv->alert_data.irq = 0;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	xlp9xx_i2c_get_frequency(pdev, priv);
528*4882a593Smuzhiyun 	xlp9xx_i2c_init(priv);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, priv->irq, xlp9xx_i2c_isr, 0,
531*4882a593Smuzhiyun 			       pdev->name, priv);
532*4882a593Smuzhiyun 	if (err) {
533*4882a593Smuzhiyun 		dev_err(&pdev->dev, "IRQ request failed!\n");
534*4882a593Smuzhiyun 		return err;
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	init_completion(&priv->msg_complete);
538*4882a593Smuzhiyun 	priv->adapter.dev.parent = &pdev->dev;
539*4882a593Smuzhiyun 	priv->adapter.algo = &xlp9xx_i2c_algo;
540*4882a593Smuzhiyun 	priv->adapter.class = I2C_CLASS_HWMON;
541*4882a593Smuzhiyun 	ACPI_COMPANION_SET(&priv->adapter.dev, ACPI_COMPANION(&pdev->dev));
542*4882a593Smuzhiyun 	priv->adapter.dev.of_node = pdev->dev.of_node;
543*4882a593Smuzhiyun 	priv->dev = &pdev->dev;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	snprintf(priv->adapter.name, sizeof(priv->adapter.name), "xlp9xx-i2c");
546*4882a593Smuzhiyun 	i2c_set_adapdata(&priv->adapter, priv);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	err = i2c_add_adapter(&priv->adapter);
549*4882a593Smuzhiyun 	if (err)
550*4882a593Smuzhiyun 		return err;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	err = xlp9xx_i2c_smbus_setup(priv, pdev);
553*4882a593Smuzhiyun 	if (err)
554*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "No active SMBus alert %d\n", err);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
557*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "I2C bus:%d added\n", priv->adapter.nr);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
xlp9xx_i2c_remove(struct platform_device * pdev)562*4882a593Smuzhiyun static int xlp9xx_i2c_remove(struct platform_device *pdev)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	struct xlp9xx_i2c_dev *priv;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	priv = platform_get_drvdata(pdev);
567*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_INTEN, 0);
568*4882a593Smuzhiyun 	synchronize_irq(priv->irq);
569*4882a593Smuzhiyun 	i2c_del_adapter(&priv->adapter);
570*4882a593Smuzhiyun 	xlp9xx_write_i2c_reg(priv, XLP9XX_I2C_CTRL, 0);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun static const struct of_device_id xlp9xx_i2c_of_match[] = {
576*4882a593Smuzhiyun 	{ .compatible = "netlogic,xlp980-i2c", },
577*4882a593Smuzhiyun 	{ /* sentinel */ },
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xlp9xx_i2c_of_match);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun #ifdef CONFIG_ACPI
582*4882a593Smuzhiyun static const struct acpi_device_id xlp9xx_i2c_acpi_ids[] = {
583*4882a593Smuzhiyun 	{"BRCM9007", 0},
584*4882a593Smuzhiyun 	{"CAV9007",  0},
585*4882a593Smuzhiyun 	{}
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, xlp9xx_i2c_acpi_ids);
588*4882a593Smuzhiyun #endif
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun static struct platform_driver xlp9xx_i2c_driver = {
591*4882a593Smuzhiyun 	.probe = xlp9xx_i2c_probe,
592*4882a593Smuzhiyun 	.remove = xlp9xx_i2c_remove,
593*4882a593Smuzhiyun 	.driver = {
594*4882a593Smuzhiyun 		.name = "xlp9xx-i2c",
595*4882a593Smuzhiyun 		.of_match_table = xlp9xx_i2c_of_match,
596*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(xlp9xx_i2c_acpi_ids),
597*4882a593Smuzhiyun 	},
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun module_platform_driver(xlp9xx_i2c_driver);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun MODULE_AUTHOR("Subhendu Sekhar Behera <sbehera@broadcom.com>");
603*4882a593Smuzhiyun MODULE_DESCRIPTION("XLP9XX/5XX I2C Bus Controller Driver");
604*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
605