1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * X-Gene SLIMpro I2C Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014, Applied Micro Circuits Corporation
6*4882a593Smuzhiyun * Author: Feng Kan <fkan@apm.com>
7*4882a593Smuzhiyun * Author: Hieu Le <hnle@apm.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This driver provides support for X-Gene SLIMpro I2C device access
10*4882a593Smuzhiyun * using the APM X-Gene SLIMpro mailbox driver.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <acpi/pcc.h>
13*4882a593Smuzhiyun #include <linux/acpi.h>
14*4882a593Smuzhiyun #include <linux/dma-mapping.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/mailbox_client.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/version.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define MAILBOX_OP_TIMEOUT 1000 /* Operation time out in ms */
25*4882a593Smuzhiyun #define MAILBOX_I2C_INDEX 0
26*4882a593Smuzhiyun #define SLIMPRO_IIC_BUS 1 /* Use I2C bus 1 only */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define SMBUS_CMD_LEN 1
29*4882a593Smuzhiyun #define BYTE_DATA 1
30*4882a593Smuzhiyun #define WORD_DATA 2
31*4882a593Smuzhiyun #define BLOCK_DATA 3
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define SLIMPRO_IIC_I2C_PROTOCOL 0
34*4882a593Smuzhiyun #define SLIMPRO_IIC_SMB_PROTOCOL 1
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define SLIMPRO_IIC_READ 0
37*4882a593Smuzhiyun #define SLIMPRO_IIC_WRITE 1
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define IIC_SMB_WITHOUT_DATA_LEN 0
40*4882a593Smuzhiyun #define IIC_SMB_WITH_DATA_LEN 1
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define SLIMPRO_DEBUG_MSG 0
43*4882a593Smuzhiyun #define SLIMPRO_MSG_TYPE_SHIFT 28
44*4882a593Smuzhiyun #define SLIMPRO_DBG_SUBTYPE_I2C1READ 4
45*4882a593Smuzhiyun #define SLIMPRO_DBGMSG_TYPE_SHIFT 24
46*4882a593Smuzhiyun #define SLIMPRO_DBGMSG_TYPE_MASK 0x0F000000U
47*4882a593Smuzhiyun #define SLIMPRO_IIC_DEV_SHIFT 23
48*4882a593Smuzhiyun #define SLIMPRO_IIC_DEV_MASK 0x00800000U
49*4882a593Smuzhiyun #define SLIMPRO_IIC_DEVID_SHIFT 13
50*4882a593Smuzhiyun #define SLIMPRO_IIC_DEVID_MASK 0x007FE000U
51*4882a593Smuzhiyun #define SLIMPRO_IIC_RW_SHIFT 12
52*4882a593Smuzhiyun #define SLIMPRO_IIC_RW_MASK 0x00001000U
53*4882a593Smuzhiyun #define SLIMPRO_IIC_PROTO_SHIFT 11
54*4882a593Smuzhiyun #define SLIMPRO_IIC_PROTO_MASK 0x00000800U
55*4882a593Smuzhiyun #define SLIMPRO_IIC_ADDRLEN_SHIFT 8
56*4882a593Smuzhiyun #define SLIMPRO_IIC_ADDRLEN_MASK 0x00000700U
57*4882a593Smuzhiyun #define SLIMPRO_IIC_DATALEN_SHIFT 0
58*4882a593Smuzhiyun #define SLIMPRO_IIC_DATALEN_MASK 0x000000FFU
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * SLIMpro I2C message encode
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun * dev - Controller number (0-based)
64*4882a593Smuzhiyun * chip - I2C chip address
65*4882a593Smuzhiyun * op - SLIMPRO_IIC_READ or SLIMPRO_IIC_WRITE
66*4882a593Smuzhiyun * proto - SLIMPRO_IIC_SMB_PROTOCOL or SLIMPRO_IIC_I2C_PROTOCOL
67*4882a593Smuzhiyun * addrlen - Length of the address field
68*4882a593Smuzhiyun * datalen - Length of the data field
69*4882a593Smuzhiyun */
70*4882a593Smuzhiyun #define SLIMPRO_IIC_ENCODE_MSG(dev, chip, op, proto, addrlen, datalen) \
71*4882a593Smuzhiyun ((SLIMPRO_DEBUG_MSG << SLIMPRO_MSG_TYPE_SHIFT) | \
72*4882a593Smuzhiyun ((SLIMPRO_DBG_SUBTYPE_I2C1READ << SLIMPRO_DBGMSG_TYPE_SHIFT) & \
73*4882a593Smuzhiyun SLIMPRO_DBGMSG_TYPE_MASK) | \
74*4882a593Smuzhiyun ((dev << SLIMPRO_IIC_DEV_SHIFT) & SLIMPRO_IIC_DEV_MASK) | \
75*4882a593Smuzhiyun ((chip << SLIMPRO_IIC_DEVID_SHIFT) & SLIMPRO_IIC_DEVID_MASK) | \
76*4882a593Smuzhiyun ((op << SLIMPRO_IIC_RW_SHIFT) & SLIMPRO_IIC_RW_MASK) | \
77*4882a593Smuzhiyun ((proto << SLIMPRO_IIC_PROTO_SHIFT) & SLIMPRO_IIC_PROTO_MASK) | \
78*4882a593Smuzhiyun ((addrlen << SLIMPRO_IIC_ADDRLEN_SHIFT) & SLIMPRO_IIC_ADDRLEN_MASK) | \
79*4882a593Smuzhiyun ((datalen << SLIMPRO_IIC_DATALEN_SHIFT) & SLIMPRO_IIC_DATALEN_MASK))
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define SLIMPRO_MSG_TYPE(v) (((v) & 0xF0000000) >> 28)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * Encode for upper address for block data
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun #define SLIMPRO_IIC_ENCODE_FLAG_BUFADDR 0x80000000
87*4882a593Smuzhiyun #define SLIMPRO_IIC_ENCODE_FLAG_WITH_DATA_LEN(a) ((u32) (((a) << 30) \
88*4882a593Smuzhiyun & 0x40000000))
89*4882a593Smuzhiyun #define SLIMPRO_IIC_ENCODE_UPPER_BUFADDR(a) ((u32) (((a) >> 12) \
90*4882a593Smuzhiyun & 0x3FF00000))
91*4882a593Smuzhiyun #define SLIMPRO_IIC_ENCODE_ADDR(a) ((a) & 0x000FFFFF)
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define SLIMPRO_IIC_MSG_DWORD_COUNT 3
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* PCC related defines */
96*4882a593Smuzhiyun #define PCC_SIGNATURE 0x50424300
97*4882a593Smuzhiyun #define PCC_STS_CMD_COMPLETE BIT(0)
98*4882a593Smuzhiyun #define PCC_STS_SCI_DOORBELL BIT(1)
99*4882a593Smuzhiyun #define PCC_STS_ERR BIT(2)
100*4882a593Smuzhiyun #define PCC_STS_PLAT_NOTIFY BIT(3)
101*4882a593Smuzhiyun #define PCC_CMD_GENERATE_DB_INT BIT(15)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct slimpro_i2c_dev {
104*4882a593Smuzhiyun struct i2c_adapter adapter;
105*4882a593Smuzhiyun struct device *dev;
106*4882a593Smuzhiyun struct mbox_chan *mbox_chan;
107*4882a593Smuzhiyun struct mbox_client mbox_client;
108*4882a593Smuzhiyun int mbox_idx;
109*4882a593Smuzhiyun struct completion rd_complete;
110*4882a593Smuzhiyun u8 dma_buffer[I2C_SMBUS_BLOCK_MAX + 1]; /* dma_buffer[0] is used for length */
111*4882a593Smuzhiyun u32 *resp_msg;
112*4882a593Smuzhiyun phys_addr_t comm_base_addr;
113*4882a593Smuzhiyun void *pcc_comm_addr;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define to_slimpro_i2c_dev(cl) \
117*4882a593Smuzhiyun container_of(cl, struct slimpro_i2c_dev, mbox_client)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun enum slimpro_i2c_version {
120*4882a593Smuzhiyun XGENE_SLIMPRO_I2C_V1 = 0,
121*4882a593Smuzhiyun XGENE_SLIMPRO_I2C_V2 = 1,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * This function tests and clears a bitmask then returns its old value
126*4882a593Smuzhiyun */
xgene_word_tst_and_clr(u16 * addr,u16 mask)127*4882a593Smuzhiyun static u16 xgene_word_tst_and_clr(u16 *addr, u16 mask)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun u16 ret, val;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun val = le16_to_cpu(READ_ONCE(*addr));
132*4882a593Smuzhiyun ret = val & mask;
133*4882a593Smuzhiyun val &= ~mask;
134*4882a593Smuzhiyun WRITE_ONCE(*addr, cpu_to_le16(val));
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun return ret;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
slimpro_i2c_rx_cb(struct mbox_client * cl,void * mssg)139*4882a593Smuzhiyun static void slimpro_i2c_rx_cb(struct mbox_client *cl, void *mssg)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct slimpro_i2c_dev *ctx = to_slimpro_i2c_dev(cl);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * Response message format:
145*4882a593Smuzhiyun * mssg[0] is the return code of the operation
146*4882a593Smuzhiyun * mssg[1] is the first data word
147*4882a593Smuzhiyun * mssg[2] is NOT used
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun if (ctx->resp_msg)
150*4882a593Smuzhiyun *ctx->resp_msg = ((u32 *)mssg)[1];
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (ctx->mbox_client.tx_block)
153*4882a593Smuzhiyun complete(&ctx->rd_complete);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
slimpro_i2c_pcc_rx_cb(struct mbox_client * cl,void * msg)156*4882a593Smuzhiyun static void slimpro_i2c_pcc_rx_cb(struct mbox_client *cl, void *msg)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct slimpro_i2c_dev *ctx = to_slimpro_i2c_dev(cl);
159*4882a593Smuzhiyun struct acpi_pcct_shared_memory *generic_comm_base = ctx->pcc_comm_addr;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* Check if platform sends interrupt */
162*4882a593Smuzhiyun if (!xgene_word_tst_and_clr(&generic_comm_base->status,
163*4882a593Smuzhiyun PCC_STS_SCI_DOORBELL))
164*4882a593Smuzhiyun return;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (xgene_word_tst_and_clr(&generic_comm_base->status,
167*4882a593Smuzhiyun PCC_STS_CMD_COMPLETE)) {
168*4882a593Smuzhiyun msg = generic_comm_base + 1;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Response message msg[1] contains the return value. */
171*4882a593Smuzhiyun if (ctx->resp_msg)
172*4882a593Smuzhiyun *ctx->resp_msg = ((u32 *)msg)[1];
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun complete(&ctx->rd_complete);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
slimpro_i2c_pcc_tx_prepare(struct slimpro_i2c_dev * ctx,u32 * msg)178*4882a593Smuzhiyun static void slimpro_i2c_pcc_tx_prepare(struct slimpro_i2c_dev *ctx, u32 *msg)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct acpi_pcct_shared_memory *generic_comm_base = ctx->pcc_comm_addr;
181*4882a593Smuzhiyun u32 *ptr = (void *)(generic_comm_base + 1);
182*4882a593Smuzhiyun u16 status;
183*4882a593Smuzhiyun int i;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun WRITE_ONCE(generic_comm_base->signature,
186*4882a593Smuzhiyun cpu_to_le32(PCC_SIGNATURE | ctx->mbox_idx));
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun WRITE_ONCE(generic_comm_base->command,
189*4882a593Smuzhiyun cpu_to_le16(SLIMPRO_MSG_TYPE(msg[0]) | PCC_CMD_GENERATE_DB_INT));
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun status = le16_to_cpu(READ_ONCE(generic_comm_base->status));
192*4882a593Smuzhiyun status &= ~PCC_STS_CMD_COMPLETE;
193*4882a593Smuzhiyun WRITE_ONCE(generic_comm_base->status, cpu_to_le16(status));
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Copy the message to the PCC comm space */
196*4882a593Smuzhiyun for (i = 0; i < SLIMPRO_IIC_MSG_DWORD_COUNT; i++)
197*4882a593Smuzhiyun WRITE_ONCE(ptr[i], cpu_to_le32(msg[i]));
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
start_i2c_msg_xfer(struct slimpro_i2c_dev * ctx)200*4882a593Smuzhiyun static int start_i2c_msg_xfer(struct slimpro_i2c_dev *ctx)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun if (ctx->mbox_client.tx_block || !acpi_disabled) {
203*4882a593Smuzhiyun if (!wait_for_completion_timeout(&ctx->rd_complete,
204*4882a593Smuzhiyun msecs_to_jiffies(MAILBOX_OP_TIMEOUT)))
205*4882a593Smuzhiyun return -ETIMEDOUT;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Check of invalid data or no device */
209*4882a593Smuzhiyun if (*ctx->resp_msg == 0xffffffff)
210*4882a593Smuzhiyun return -ENODEV;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
slimpro_i2c_send_msg(struct slimpro_i2c_dev * ctx,u32 * msg,u32 * data)215*4882a593Smuzhiyun static int slimpro_i2c_send_msg(struct slimpro_i2c_dev *ctx,
216*4882a593Smuzhiyun u32 *msg,
217*4882a593Smuzhiyun u32 *data)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun int rc;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ctx->resp_msg = data;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (!acpi_disabled) {
224*4882a593Smuzhiyun reinit_completion(&ctx->rd_complete);
225*4882a593Smuzhiyun slimpro_i2c_pcc_tx_prepare(ctx, msg);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun rc = mbox_send_message(ctx->mbox_chan, msg);
229*4882a593Smuzhiyun if (rc < 0)
230*4882a593Smuzhiyun goto err;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun rc = start_i2c_msg_xfer(ctx);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun err:
235*4882a593Smuzhiyun if (!acpi_disabled)
236*4882a593Smuzhiyun mbox_chan_txdone(ctx->mbox_chan, 0);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ctx->resp_msg = NULL;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return rc;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
slimpro_i2c_rd(struct slimpro_i2c_dev * ctx,u32 chip,u32 addr,u32 addrlen,u32 protocol,u32 readlen,u32 * data)243*4882a593Smuzhiyun static int slimpro_i2c_rd(struct slimpro_i2c_dev *ctx, u32 chip,
244*4882a593Smuzhiyun u32 addr, u32 addrlen, u32 protocol,
245*4882a593Smuzhiyun u32 readlen, u32 *data)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun u32 msg[3];
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun msg[0] = SLIMPRO_IIC_ENCODE_MSG(SLIMPRO_IIC_BUS, chip,
250*4882a593Smuzhiyun SLIMPRO_IIC_READ, protocol, addrlen, readlen);
251*4882a593Smuzhiyun msg[1] = SLIMPRO_IIC_ENCODE_ADDR(addr);
252*4882a593Smuzhiyun msg[2] = 0;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return slimpro_i2c_send_msg(ctx, msg, data);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
slimpro_i2c_wr(struct slimpro_i2c_dev * ctx,u32 chip,u32 addr,u32 addrlen,u32 protocol,u32 writelen,u32 data)257*4882a593Smuzhiyun static int slimpro_i2c_wr(struct slimpro_i2c_dev *ctx, u32 chip,
258*4882a593Smuzhiyun u32 addr, u32 addrlen, u32 protocol, u32 writelen,
259*4882a593Smuzhiyun u32 data)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun u32 msg[3];
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun msg[0] = SLIMPRO_IIC_ENCODE_MSG(SLIMPRO_IIC_BUS, chip,
264*4882a593Smuzhiyun SLIMPRO_IIC_WRITE, protocol, addrlen, writelen);
265*4882a593Smuzhiyun msg[1] = SLIMPRO_IIC_ENCODE_ADDR(addr);
266*4882a593Smuzhiyun msg[2] = data;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return slimpro_i2c_send_msg(ctx, msg, msg);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
slimpro_i2c_blkrd(struct slimpro_i2c_dev * ctx,u32 chip,u32 addr,u32 addrlen,u32 protocol,u32 readlen,u32 with_data_len,void * data)271*4882a593Smuzhiyun static int slimpro_i2c_blkrd(struct slimpro_i2c_dev *ctx, u32 chip, u32 addr,
272*4882a593Smuzhiyun u32 addrlen, u32 protocol, u32 readlen,
273*4882a593Smuzhiyun u32 with_data_len, void *data)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun dma_addr_t paddr;
276*4882a593Smuzhiyun u32 msg[3];
277*4882a593Smuzhiyun int rc;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun paddr = dma_map_single(ctx->dev, ctx->dma_buffer, readlen, DMA_FROM_DEVICE);
280*4882a593Smuzhiyun if (dma_mapping_error(ctx->dev, paddr)) {
281*4882a593Smuzhiyun dev_err(&ctx->adapter.dev, "Error in mapping dma buffer %p\n",
282*4882a593Smuzhiyun ctx->dma_buffer);
283*4882a593Smuzhiyun return -ENOMEM;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun msg[0] = SLIMPRO_IIC_ENCODE_MSG(SLIMPRO_IIC_BUS, chip, SLIMPRO_IIC_READ,
287*4882a593Smuzhiyun protocol, addrlen, readlen);
288*4882a593Smuzhiyun msg[1] = SLIMPRO_IIC_ENCODE_FLAG_BUFADDR |
289*4882a593Smuzhiyun SLIMPRO_IIC_ENCODE_FLAG_WITH_DATA_LEN(with_data_len) |
290*4882a593Smuzhiyun SLIMPRO_IIC_ENCODE_UPPER_BUFADDR(paddr) |
291*4882a593Smuzhiyun SLIMPRO_IIC_ENCODE_ADDR(addr);
292*4882a593Smuzhiyun msg[2] = (u32)paddr;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun rc = slimpro_i2c_send_msg(ctx, msg, msg);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Copy to destination */
297*4882a593Smuzhiyun memcpy(data, ctx->dma_buffer, readlen);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun dma_unmap_single(ctx->dev, paddr, readlen, DMA_FROM_DEVICE);
300*4882a593Smuzhiyun return rc;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
slimpro_i2c_blkwr(struct slimpro_i2c_dev * ctx,u32 chip,u32 addr,u32 addrlen,u32 protocol,u32 writelen,void * data)303*4882a593Smuzhiyun static int slimpro_i2c_blkwr(struct slimpro_i2c_dev *ctx, u32 chip,
304*4882a593Smuzhiyun u32 addr, u32 addrlen, u32 protocol, u32 writelen,
305*4882a593Smuzhiyun void *data)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun dma_addr_t paddr;
308*4882a593Smuzhiyun u32 msg[3];
309*4882a593Smuzhiyun int rc;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun memcpy(ctx->dma_buffer, data, writelen);
312*4882a593Smuzhiyun paddr = dma_map_single(ctx->dev, ctx->dma_buffer, writelen,
313*4882a593Smuzhiyun DMA_TO_DEVICE);
314*4882a593Smuzhiyun if (dma_mapping_error(ctx->dev, paddr)) {
315*4882a593Smuzhiyun dev_err(&ctx->adapter.dev, "Error in mapping dma buffer %p\n",
316*4882a593Smuzhiyun ctx->dma_buffer);
317*4882a593Smuzhiyun return -ENOMEM;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun msg[0] = SLIMPRO_IIC_ENCODE_MSG(SLIMPRO_IIC_BUS, chip, SLIMPRO_IIC_WRITE,
321*4882a593Smuzhiyun protocol, addrlen, writelen);
322*4882a593Smuzhiyun msg[1] = SLIMPRO_IIC_ENCODE_FLAG_BUFADDR |
323*4882a593Smuzhiyun SLIMPRO_IIC_ENCODE_UPPER_BUFADDR(paddr) |
324*4882a593Smuzhiyun SLIMPRO_IIC_ENCODE_ADDR(addr);
325*4882a593Smuzhiyun msg[2] = (u32)paddr;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (ctx->mbox_client.tx_block)
328*4882a593Smuzhiyun reinit_completion(&ctx->rd_complete);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun rc = slimpro_i2c_send_msg(ctx, msg, msg);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun dma_unmap_single(ctx->dev, paddr, writelen, DMA_TO_DEVICE);
333*4882a593Smuzhiyun return rc;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
xgene_slimpro_i2c_xfer(struct i2c_adapter * adap,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)336*4882a593Smuzhiyun static int xgene_slimpro_i2c_xfer(struct i2c_adapter *adap, u16 addr,
337*4882a593Smuzhiyun unsigned short flags, char read_write,
338*4882a593Smuzhiyun u8 command, int size,
339*4882a593Smuzhiyun union i2c_smbus_data *data)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct slimpro_i2c_dev *ctx = i2c_get_adapdata(adap);
342*4882a593Smuzhiyun int ret = -EOPNOTSUPP;
343*4882a593Smuzhiyun u32 val;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun switch (size) {
346*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
347*4882a593Smuzhiyun if (read_write == I2C_SMBUS_READ) {
348*4882a593Smuzhiyun ret = slimpro_i2c_rd(ctx, addr, 0, 0,
349*4882a593Smuzhiyun SLIMPRO_IIC_SMB_PROTOCOL,
350*4882a593Smuzhiyun BYTE_DATA, &val);
351*4882a593Smuzhiyun data->byte = val;
352*4882a593Smuzhiyun } else {
353*4882a593Smuzhiyun ret = slimpro_i2c_wr(ctx, addr, command, SMBUS_CMD_LEN,
354*4882a593Smuzhiyun SLIMPRO_IIC_SMB_PROTOCOL,
355*4882a593Smuzhiyun 0, 0);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun break;
358*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
359*4882a593Smuzhiyun if (read_write == I2C_SMBUS_READ) {
360*4882a593Smuzhiyun ret = slimpro_i2c_rd(ctx, addr, command, SMBUS_CMD_LEN,
361*4882a593Smuzhiyun SLIMPRO_IIC_SMB_PROTOCOL,
362*4882a593Smuzhiyun BYTE_DATA, &val);
363*4882a593Smuzhiyun data->byte = val;
364*4882a593Smuzhiyun } else {
365*4882a593Smuzhiyun val = data->byte;
366*4882a593Smuzhiyun ret = slimpro_i2c_wr(ctx, addr, command, SMBUS_CMD_LEN,
367*4882a593Smuzhiyun SLIMPRO_IIC_SMB_PROTOCOL,
368*4882a593Smuzhiyun BYTE_DATA, val);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun break;
371*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
372*4882a593Smuzhiyun if (read_write == I2C_SMBUS_READ) {
373*4882a593Smuzhiyun ret = slimpro_i2c_rd(ctx, addr, command, SMBUS_CMD_LEN,
374*4882a593Smuzhiyun SLIMPRO_IIC_SMB_PROTOCOL,
375*4882a593Smuzhiyun WORD_DATA, &val);
376*4882a593Smuzhiyun data->word = val;
377*4882a593Smuzhiyun } else {
378*4882a593Smuzhiyun val = data->word;
379*4882a593Smuzhiyun ret = slimpro_i2c_wr(ctx, addr, command, SMBUS_CMD_LEN,
380*4882a593Smuzhiyun SLIMPRO_IIC_SMB_PROTOCOL,
381*4882a593Smuzhiyun WORD_DATA, val);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_DATA:
385*4882a593Smuzhiyun if (read_write == I2C_SMBUS_READ) {
386*4882a593Smuzhiyun ret = slimpro_i2c_blkrd(ctx, addr, command,
387*4882a593Smuzhiyun SMBUS_CMD_LEN,
388*4882a593Smuzhiyun SLIMPRO_IIC_SMB_PROTOCOL,
389*4882a593Smuzhiyun I2C_SMBUS_BLOCK_MAX + 1,
390*4882a593Smuzhiyun IIC_SMB_WITH_DATA_LEN,
391*4882a593Smuzhiyun &data->block[0]);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun } else {
394*4882a593Smuzhiyun ret = slimpro_i2c_blkwr(ctx, addr, command,
395*4882a593Smuzhiyun SMBUS_CMD_LEN,
396*4882a593Smuzhiyun SLIMPRO_IIC_SMB_PROTOCOL,
397*4882a593Smuzhiyun data->block[0] + 1,
398*4882a593Smuzhiyun &data->block[0]);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun break;
401*4882a593Smuzhiyun case I2C_SMBUS_I2C_BLOCK_DATA:
402*4882a593Smuzhiyun if (read_write == I2C_SMBUS_READ) {
403*4882a593Smuzhiyun ret = slimpro_i2c_blkrd(ctx, addr,
404*4882a593Smuzhiyun command,
405*4882a593Smuzhiyun SMBUS_CMD_LEN,
406*4882a593Smuzhiyun SLIMPRO_IIC_I2C_PROTOCOL,
407*4882a593Smuzhiyun I2C_SMBUS_BLOCK_MAX,
408*4882a593Smuzhiyun IIC_SMB_WITHOUT_DATA_LEN,
409*4882a593Smuzhiyun &data->block[1]);
410*4882a593Smuzhiyun } else {
411*4882a593Smuzhiyun ret = slimpro_i2c_blkwr(ctx, addr, command,
412*4882a593Smuzhiyun SMBUS_CMD_LEN,
413*4882a593Smuzhiyun SLIMPRO_IIC_I2C_PROTOCOL,
414*4882a593Smuzhiyun data->block[0],
415*4882a593Smuzhiyun &data->block[1]);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun default:
419*4882a593Smuzhiyun break;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun return ret;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun * Return list of supported functionality.
426*4882a593Smuzhiyun */
xgene_slimpro_i2c_func(struct i2c_adapter * adapter)427*4882a593Smuzhiyun static u32 xgene_slimpro_i2c_func(struct i2c_adapter *adapter)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun return I2C_FUNC_SMBUS_BYTE |
430*4882a593Smuzhiyun I2C_FUNC_SMBUS_BYTE_DATA |
431*4882a593Smuzhiyun I2C_FUNC_SMBUS_WORD_DATA |
432*4882a593Smuzhiyun I2C_FUNC_SMBUS_BLOCK_DATA |
433*4882a593Smuzhiyun I2C_FUNC_SMBUS_I2C_BLOCK;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static const struct i2c_algorithm xgene_slimpro_i2c_algorithm = {
437*4882a593Smuzhiyun .smbus_xfer = xgene_slimpro_i2c_xfer,
438*4882a593Smuzhiyun .functionality = xgene_slimpro_i2c_func,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
xgene_slimpro_i2c_probe(struct platform_device * pdev)441*4882a593Smuzhiyun static int xgene_slimpro_i2c_probe(struct platform_device *pdev)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct slimpro_i2c_dev *ctx;
444*4882a593Smuzhiyun struct i2c_adapter *adapter;
445*4882a593Smuzhiyun struct mbox_client *cl;
446*4882a593Smuzhiyun int rc;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
449*4882a593Smuzhiyun if (!ctx)
450*4882a593Smuzhiyun return -ENOMEM;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun ctx->dev = &pdev->dev;
453*4882a593Smuzhiyun platform_set_drvdata(pdev, ctx);
454*4882a593Smuzhiyun cl = &ctx->mbox_client;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Request mailbox channel */
457*4882a593Smuzhiyun cl->dev = &pdev->dev;
458*4882a593Smuzhiyun init_completion(&ctx->rd_complete);
459*4882a593Smuzhiyun cl->tx_tout = MAILBOX_OP_TIMEOUT;
460*4882a593Smuzhiyun cl->knows_txdone = false;
461*4882a593Smuzhiyun if (acpi_disabled) {
462*4882a593Smuzhiyun cl->tx_block = true;
463*4882a593Smuzhiyun cl->rx_callback = slimpro_i2c_rx_cb;
464*4882a593Smuzhiyun ctx->mbox_chan = mbox_request_channel(cl, MAILBOX_I2C_INDEX);
465*4882a593Smuzhiyun if (IS_ERR(ctx->mbox_chan)) {
466*4882a593Smuzhiyun dev_err(&pdev->dev, "i2c mailbox channel request failed\n");
467*4882a593Smuzhiyun return PTR_ERR(ctx->mbox_chan);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun } else {
470*4882a593Smuzhiyun struct acpi_pcct_hw_reduced *cppc_ss;
471*4882a593Smuzhiyun const struct acpi_device_id *acpi_id;
472*4882a593Smuzhiyun int version = XGENE_SLIMPRO_I2C_V1;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun acpi_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
475*4882a593Smuzhiyun &pdev->dev);
476*4882a593Smuzhiyun if (!acpi_id)
477*4882a593Smuzhiyun return -EINVAL;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun version = (int)acpi_id->driver_data;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (device_property_read_u32(&pdev->dev, "pcc-channel",
482*4882a593Smuzhiyun &ctx->mbox_idx))
483*4882a593Smuzhiyun ctx->mbox_idx = MAILBOX_I2C_INDEX;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun cl->tx_block = false;
486*4882a593Smuzhiyun cl->rx_callback = slimpro_i2c_pcc_rx_cb;
487*4882a593Smuzhiyun ctx->mbox_chan = pcc_mbox_request_channel(cl, ctx->mbox_idx);
488*4882a593Smuzhiyun if (IS_ERR(ctx->mbox_chan)) {
489*4882a593Smuzhiyun dev_err(&pdev->dev, "PCC mailbox channel request failed\n");
490*4882a593Smuzhiyun return PTR_ERR(ctx->mbox_chan);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /*
494*4882a593Smuzhiyun * The PCC mailbox controller driver should
495*4882a593Smuzhiyun * have parsed the PCCT (global table of all
496*4882a593Smuzhiyun * PCC channels) and stored pointers to the
497*4882a593Smuzhiyun * subspace communication region in con_priv.
498*4882a593Smuzhiyun */
499*4882a593Smuzhiyun cppc_ss = ctx->mbox_chan->con_priv;
500*4882a593Smuzhiyun if (!cppc_ss) {
501*4882a593Smuzhiyun dev_err(&pdev->dev, "PPC subspace not found\n");
502*4882a593Smuzhiyun rc = -ENOENT;
503*4882a593Smuzhiyun goto mbox_err;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (!ctx->mbox_chan->mbox->txdone_irq) {
507*4882a593Smuzhiyun dev_err(&pdev->dev, "PCC IRQ not supported\n");
508*4882a593Smuzhiyun rc = -ENOENT;
509*4882a593Smuzhiyun goto mbox_err;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /*
513*4882a593Smuzhiyun * This is the shared communication region
514*4882a593Smuzhiyun * for the OS and Platform to communicate over.
515*4882a593Smuzhiyun */
516*4882a593Smuzhiyun ctx->comm_base_addr = cppc_ss->base_address;
517*4882a593Smuzhiyun if (ctx->comm_base_addr) {
518*4882a593Smuzhiyun if (version == XGENE_SLIMPRO_I2C_V2)
519*4882a593Smuzhiyun ctx->pcc_comm_addr = memremap(
520*4882a593Smuzhiyun ctx->comm_base_addr,
521*4882a593Smuzhiyun cppc_ss->length,
522*4882a593Smuzhiyun MEMREMAP_WT);
523*4882a593Smuzhiyun else
524*4882a593Smuzhiyun ctx->pcc_comm_addr = memremap(
525*4882a593Smuzhiyun ctx->comm_base_addr,
526*4882a593Smuzhiyun cppc_ss->length,
527*4882a593Smuzhiyun MEMREMAP_WB);
528*4882a593Smuzhiyun } else {
529*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get PCC comm region\n");
530*4882a593Smuzhiyun rc = -ENOENT;
531*4882a593Smuzhiyun goto mbox_err;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (!ctx->pcc_comm_addr) {
535*4882a593Smuzhiyun dev_err(&pdev->dev,
536*4882a593Smuzhiyun "Failed to ioremap PCC comm region\n");
537*4882a593Smuzhiyun rc = -ENOMEM;
538*4882a593Smuzhiyun goto mbox_err;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
542*4882a593Smuzhiyun if (rc)
543*4882a593Smuzhiyun dev_warn(&pdev->dev, "Unable to set dma mask\n");
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Setup I2C adapter */
546*4882a593Smuzhiyun adapter = &ctx->adapter;
547*4882a593Smuzhiyun snprintf(adapter->name, sizeof(adapter->name), "MAILBOX I2C");
548*4882a593Smuzhiyun adapter->algo = &xgene_slimpro_i2c_algorithm;
549*4882a593Smuzhiyun adapter->class = I2C_CLASS_HWMON;
550*4882a593Smuzhiyun adapter->dev.parent = &pdev->dev;
551*4882a593Smuzhiyun adapter->dev.of_node = pdev->dev.of_node;
552*4882a593Smuzhiyun ACPI_COMPANION_SET(&adapter->dev, ACPI_COMPANION(&pdev->dev));
553*4882a593Smuzhiyun i2c_set_adapdata(adapter, ctx);
554*4882a593Smuzhiyun rc = i2c_add_adapter(adapter);
555*4882a593Smuzhiyun if (rc)
556*4882a593Smuzhiyun goto mbox_err;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun dev_info(&pdev->dev, "Mailbox I2C Adapter registered\n");
559*4882a593Smuzhiyun return 0;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun mbox_err:
562*4882a593Smuzhiyun if (acpi_disabled)
563*4882a593Smuzhiyun mbox_free_channel(ctx->mbox_chan);
564*4882a593Smuzhiyun else
565*4882a593Smuzhiyun pcc_mbox_free_channel(ctx->mbox_chan);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return rc;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
xgene_slimpro_i2c_remove(struct platform_device * pdev)570*4882a593Smuzhiyun static int xgene_slimpro_i2c_remove(struct platform_device *pdev)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun struct slimpro_i2c_dev *ctx = platform_get_drvdata(pdev);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun i2c_del_adapter(&ctx->adapter);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (acpi_disabled)
577*4882a593Smuzhiyun mbox_free_channel(ctx->mbox_chan);
578*4882a593Smuzhiyun else
579*4882a593Smuzhiyun pcc_mbox_free_channel(ctx->mbox_chan);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return 0;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun static const struct of_device_id xgene_slimpro_i2c_dt_ids[] = {
585*4882a593Smuzhiyun {.compatible = "apm,xgene-slimpro-i2c" },
586*4882a593Smuzhiyun {},
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xgene_slimpro_i2c_dt_ids);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun #ifdef CONFIG_ACPI
591*4882a593Smuzhiyun static const struct acpi_device_id xgene_slimpro_i2c_acpi_ids[] = {
592*4882a593Smuzhiyun {"APMC0D40", XGENE_SLIMPRO_I2C_V1},
593*4882a593Smuzhiyun {"APMC0D8B", XGENE_SLIMPRO_I2C_V2},
594*4882a593Smuzhiyun {}
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, xgene_slimpro_i2c_acpi_ids);
597*4882a593Smuzhiyun #endif
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun static struct platform_driver xgene_slimpro_i2c_driver = {
600*4882a593Smuzhiyun .probe = xgene_slimpro_i2c_probe,
601*4882a593Smuzhiyun .remove = xgene_slimpro_i2c_remove,
602*4882a593Smuzhiyun .driver = {
603*4882a593Smuzhiyun .name = "xgene-slimpro-i2c",
604*4882a593Smuzhiyun .of_match_table = of_match_ptr(xgene_slimpro_i2c_dt_ids),
605*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(xgene_slimpro_i2c_acpi_ids)
606*4882a593Smuzhiyun },
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun module_platform_driver(xgene_slimpro_i2c_driver);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun MODULE_DESCRIPTION("APM X-Gene SLIMpro I2C driver");
612*4882a593Smuzhiyun MODULE_AUTHOR("Feng Kan <fkan@apm.com>");
613*4882a593Smuzhiyun MODULE_AUTHOR("Hieu Le <hnle@apm.com>");
614*4882a593Smuzhiyun MODULE_LICENSE("GPL");
615