1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Wondermedia I2C Master Mode Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Derived from GPLv2+ licensed source:
8*4882a593Smuzhiyun * - Copyright (C) 2008 WonderMedia Technologies, Inc.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_address.h>
20*4882a593Smuzhiyun #include <linux/of_irq.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define REG_CR 0x00
24*4882a593Smuzhiyun #define REG_TCR 0x02
25*4882a593Smuzhiyun #define REG_CSR 0x04
26*4882a593Smuzhiyun #define REG_ISR 0x06
27*4882a593Smuzhiyun #define REG_IMR 0x08
28*4882a593Smuzhiyun #define REG_CDR 0x0A
29*4882a593Smuzhiyun #define REG_TR 0x0C
30*4882a593Smuzhiyun #define REG_MCR 0x0E
31*4882a593Smuzhiyun #define REG_SLAVE_CR 0x10
32*4882a593Smuzhiyun #define REG_SLAVE_SR 0x12
33*4882a593Smuzhiyun #define REG_SLAVE_ISR 0x14
34*4882a593Smuzhiyun #define REG_SLAVE_IMR 0x16
35*4882a593Smuzhiyun #define REG_SLAVE_DR 0x18
36*4882a593Smuzhiyun #define REG_SLAVE_TR 0x1A
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* REG_CR Bit fields */
39*4882a593Smuzhiyun #define CR_TX_NEXT_ACK 0x0000
40*4882a593Smuzhiyun #define CR_ENABLE 0x0001
41*4882a593Smuzhiyun #define CR_TX_NEXT_NO_ACK 0x0002
42*4882a593Smuzhiyun #define CR_TX_END 0x0004
43*4882a593Smuzhiyun #define CR_CPU_RDY 0x0008
44*4882a593Smuzhiyun #define SLAV_MODE_SEL 0x8000
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* REG_TCR Bit fields */
47*4882a593Smuzhiyun #define TCR_STANDARD_MODE 0x0000
48*4882a593Smuzhiyun #define TCR_MASTER_WRITE 0x0000
49*4882a593Smuzhiyun #define TCR_HS_MODE 0x2000
50*4882a593Smuzhiyun #define TCR_MASTER_READ 0x4000
51*4882a593Smuzhiyun #define TCR_FAST_MODE 0x8000
52*4882a593Smuzhiyun #define TCR_SLAVE_ADDR_MASK 0x007F
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* REG_ISR Bit fields */
55*4882a593Smuzhiyun #define ISR_NACK_ADDR 0x0001
56*4882a593Smuzhiyun #define ISR_BYTE_END 0x0002
57*4882a593Smuzhiyun #define ISR_SCL_TIMEOUT 0x0004
58*4882a593Smuzhiyun #define ISR_WRITE_ALL 0x0007
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* REG_IMR Bit fields */
61*4882a593Smuzhiyun #define IMR_ENABLE_ALL 0x0007
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* REG_CSR Bit fields */
64*4882a593Smuzhiyun #define CSR_RCV_NOT_ACK 0x0001
65*4882a593Smuzhiyun #define CSR_RCV_ACK_MASK 0x0001
66*4882a593Smuzhiyun #define CSR_READY_MASK 0x0002
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* REG_TR */
69*4882a593Smuzhiyun #define SCL_TIMEOUT(x) (((x) & 0xFF) << 8)
70*4882a593Smuzhiyun #define TR_STD 0x0064
71*4882a593Smuzhiyun #define TR_HS 0x0019
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* REG_MCR */
74*4882a593Smuzhiyun #define MCR_APB_96M 7
75*4882a593Smuzhiyun #define MCR_APB_166M 12
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define I2C_MODE_STANDARD 0
78*4882a593Smuzhiyun #define I2C_MODE_FAST 1
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define WMT_I2C_TIMEOUT (msecs_to_jiffies(1000))
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct wmt_i2c_dev {
83*4882a593Smuzhiyun struct i2c_adapter adapter;
84*4882a593Smuzhiyun struct completion complete;
85*4882a593Smuzhiyun struct device *dev;
86*4882a593Smuzhiyun void __iomem *base;
87*4882a593Smuzhiyun struct clk *clk;
88*4882a593Smuzhiyun int mode;
89*4882a593Smuzhiyun int irq;
90*4882a593Smuzhiyun u16 cmd_status;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
wmt_i2c_wait_bus_not_busy(struct wmt_i2c_dev * i2c_dev)93*4882a593Smuzhiyun static int wmt_i2c_wait_bus_not_busy(struct wmt_i2c_dev *i2c_dev)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun unsigned long timeout;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun timeout = jiffies + WMT_I2C_TIMEOUT;
98*4882a593Smuzhiyun while (!(readw(i2c_dev->base + REG_CSR) & CSR_READY_MASK)) {
99*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
100*4882a593Smuzhiyun dev_warn(i2c_dev->dev, "timeout waiting for bus ready\n");
101*4882a593Smuzhiyun return -EBUSY;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun msleep(20);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
wmt_check_status(struct wmt_i2c_dev * i2c_dev)109*4882a593Smuzhiyun static int wmt_check_status(struct wmt_i2c_dev *i2c_dev)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun int ret = 0;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (i2c_dev->cmd_status & ISR_NACK_ADDR)
114*4882a593Smuzhiyun ret = -EIO;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (i2c_dev->cmd_status & ISR_SCL_TIMEOUT)
117*4882a593Smuzhiyun ret = -ETIMEDOUT;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return ret;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
wmt_i2c_write(struct i2c_adapter * adap,struct i2c_msg * pmsg,int last)122*4882a593Smuzhiyun static int wmt_i2c_write(struct i2c_adapter *adap, struct i2c_msg *pmsg,
123*4882a593Smuzhiyun int last)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct wmt_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
126*4882a593Smuzhiyun u16 val, tcr_val;
127*4882a593Smuzhiyun int ret;
128*4882a593Smuzhiyun unsigned long wait_result;
129*4882a593Smuzhiyun int xfer_len = 0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if (!(pmsg->flags & I2C_M_NOSTART)) {
132*4882a593Smuzhiyun ret = wmt_i2c_wait_bus_not_busy(i2c_dev);
133*4882a593Smuzhiyun if (ret < 0)
134*4882a593Smuzhiyun return ret;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (pmsg->len == 0) {
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * We still need to run through the while (..) once, so
140*4882a593Smuzhiyun * start at -1 and break out early from the loop
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun xfer_len = -1;
143*4882a593Smuzhiyun writew(0, i2c_dev->base + REG_CDR);
144*4882a593Smuzhiyun } else {
145*4882a593Smuzhiyun writew(pmsg->buf[0] & 0xFF, i2c_dev->base + REG_CDR);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (!(pmsg->flags & I2C_M_NOSTART)) {
149*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CR);
150*4882a593Smuzhiyun val &= ~CR_TX_END;
151*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CR);
154*4882a593Smuzhiyun val |= CR_CPU_RDY;
155*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun reinit_completion(&i2c_dev->complete);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (i2c_dev->mode == I2C_MODE_STANDARD)
161*4882a593Smuzhiyun tcr_val = TCR_STANDARD_MODE;
162*4882a593Smuzhiyun else
163*4882a593Smuzhiyun tcr_val = TCR_FAST_MODE;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun tcr_val |= (TCR_MASTER_WRITE | (pmsg->addr & TCR_SLAVE_ADDR_MASK));
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun writew(tcr_val, i2c_dev->base + REG_TCR);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (pmsg->flags & I2C_M_NOSTART) {
170*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CR);
171*4882a593Smuzhiyun val |= CR_CPU_RDY;
172*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun while (xfer_len < pmsg->len) {
176*4882a593Smuzhiyun wait_result = wait_for_completion_timeout(&i2c_dev->complete,
177*4882a593Smuzhiyun msecs_to_jiffies(500));
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (wait_result == 0)
180*4882a593Smuzhiyun return -ETIMEDOUT;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun ret = wmt_check_status(i2c_dev);
183*4882a593Smuzhiyun if (ret)
184*4882a593Smuzhiyun return ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun xfer_len++;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CSR);
189*4882a593Smuzhiyun if ((val & CSR_RCV_ACK_MASK) == CSR_RCV_NOT_ACK) {
190*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "write RCV NACK error\n");
191*4882a593Smuzhiyun return -EIO;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (pmsg->len == 0) {
195*4882a593Smuzhiyun val = CR_TX_END | CR_CPU_RDY | CR_ENABLE;
196*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
197*4882a593Smuzhiyun break;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (xfer_len == pmsg->len) {
201*4882a593Smuzhiyun if (last != 1)
202*4882a593Smuzhiyun writew(CR_ENABLE, i2c_dev->base + REG_CR);
203*4882a593Smuzhiyun } else {
204*4882a593Smuzhiyun writew(pmsg->buf[xfer_len] & 0xFF, i2c_dev->base +
205*4882a593Smuzhiyun REG_CDR);
206*4882a593Smuzhiyun writew(CR_CPU_RDY | CR_ENABLE, i2c_dev->base + REG_CR);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
wmt_i2c_read(struct i2c_adapter * adap,struct i2c_msg * pmsg,int last)213*4882a593Smuzhiyun static int wmt_i2c_read(struct i2c_adapter *adap, struct i2c_msg *pmsg,
214*4882a593Smuzhiyun int last)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct wmt_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
217*4882a593Smuzhiyun u16 val, tcr_val;
218*4882a593Smuzhiyun int ret;
219*4882a593Smuzhiyun unsigned long wait_result;
220*4882a593Smuzhiyun u32 xfer_len = 0;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (!(pmsg->flags & I2C_M_NOSTART)) {
223*4882a593Smuzhiyun ret = wmt_i2c_wait_bus_not_busy(i2c_dev);
224*4882a593Smuzhiyun if (ret < 0)
225*4882a593Smuzhiyun return ret;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CR);
229*4882a593Smuzhiyun val &= ~CR_TX_END;
230*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CR);
233*4882a593Smuzhiyun val &= ~CR_TX_NEXT_NO_ACK;
234*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (!(pmsg->flags & I2C_M_NOSTART)) {
237*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CR);
238*4882a593Smuzhiyun val |= CR_CPU_RDY;
239*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (pmsg->len == 1) {
243*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CR);
244*4882a593Smuzhiyun val |= CR_TX_NEXT_NO_ACK;
245*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun reinit_completion(&i2c_dev->complete);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (i2c_dev->mode == I2C_MODE_STANDARD)
251*4882a593Smuzhiyun tcr_val = TCR_STANDARD_MODE;
252*4882a593Smuzhiyun else
253*4882a593Smuzhiyun tcr_val = TCR_FAST_MODE;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun tcr_val |= TCR_MASTER_READ | (pmsg->addr & TCR_SLAVE_ADDR_MASK);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun writew(tcr_val, i2c_dev->base + REG_TCR);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (pmsg->flags & I2C_M_NOSTART) {
260*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CR);
261*4882a593Smuzhiyun val |= CR_CPU_RDY;
262*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun while (xfer_len < pmsg->len) {
266*4882a593Smuzhiyun wait_result = wait_for_completion_timeout(&i2c_dev->complete,
267*4882a593Smuzhiyun msecs_to_jiffies(500));
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (!wait_result)
270*4882a593Smuzhiyun return -ETIMEDOUT;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ret = wmt_check_status(i2c_dev);
273*4882a593Smuzhiyun if (ret)
274*4882a593Smuzhiyun return ret;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun pmsg->buf[xfer_len] = readw(i2c_dev->base + REG_CDR) >> 8;
277*4882a593Smuzhiyun xfer_len++;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (xfer_len == pmsg->len - 1) {
280*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CR);
281*4882a593Smuzhiyun val |= (CR_TX_NEXT_NO_ACK | CR_CPU_RDY);
282*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
283*4882a593Smuzhiyun } else {
284*4882a593Smuzhiyun val = readw(i2c_dev->base + REG_CR);
285*4882a593Smuzhiyun val |= CR_CPU_RDY;
286*4882a593Smuzhiyun writew(val, i2c_dev->base + REG_CR);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
wmt_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)293*4882a593Smuzhiyun static int wmt_i2c_xfer(struct i2c_adapter *adap,
294*4882a593Smuzhiyun struct i2c_msg msgs[],
295*4882a593Smuzhiyun int num)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct i2c_msg *pmsg;
298*4882a593Smuzhiyun int i, is_last;
299*4882a593Smuzhiyun int ret = 0;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun for (i = 0; ret >= 0 && i < num; i++) {
302*4882a593Smuzhiyun is_last = ((i + 1) == num);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun pmsg = &msgs[i];
305*4882a593Smuzhiyun if (pmsg->flags & I2C_M_RD)
306*4882a593Smuzhiyun ret = wmt_i2c_read(adap, pmsg, is_last);
307*4882a593Smuzhiyun else
308*4882a593Smuzhiyun ret = wmt_i2c_write(adap, pmsg, is_last);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return (ret < 0) ? ret : i;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
wmt_i2c_func(struct i2c_adapter * adap)314*4882a593Smuzhiyun static u32 wmt_i2c_func(struct i2c_adapter *adap)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_NOSTART;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static const struct i2c_algorithm wmt_i2c_algo = {
320*4882a593Smuzhiyun .master_xfer = wmt_i2c_xfer,
321*4882a593Smuzhiyun .functionality = wmt_i2c_func,
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
wmt_i2c_isr(int irq,void * data)324*4882a593Smuzhiyun static irqreturn_t wmt_i2c_isr(int irq, void *data)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct wmt_i2c_dev *i2c_dev = data;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* save the status and write-clear it */
329*4882a593Smuzhiyun i2c_dev->cmd_status = readw(i2c_dev->base + REG_ISR);
330*4882a593Smuzhiyun writew(i2c_dev->cmd_status, i2c_dev->base + REG_ISR);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun complete(&i2c_dev->complete);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return IRQ_HANDLED;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
wmt_i2c_reset_hardware(struct wmt_i2c_dev * i2c_dev)337*4882a593Smuzhiyun static int wmt_i2c_reset_hardware(struct wmt_i2c_dev *i2c_dev)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun int err;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun err = clk_prepare_enable(i2c_dev->clk);
342*4882a593Smuzhiyun if (err) {
343*4882a593Smuzhiyun dev_err(i2c_dev->dev, "failed to enable clock\n");
344*4882a593Smuzhiyun return err;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun err = clk_set_rate(i2c_dev->clk, 20000000);
348*4882a593Smuzhiyun if (err) {
349*4882a593Smuzhiyun dev_err(i2c_dev->dev, "failed to set clock = 20Mhz\n");
350*4882a593Smuzhiyun clk_disable_unprepare(i2c_dev->clk);
351*4882a593Smuzhiyun return err;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun writew(0, i2c_dev->base + REG_CR);
355*4882a593Smuzhiyun writew(MCR_APB_166M, i2c_dev->base + REG_MCR);
356*4882a593Smuzhiyun writew(ISR_WRITE_ALL, i2c_dev->base + REG_ISR);
357*4882a593Smuzhiyun writew(IMR_ENABLE_ALL, i2c_dev->base + REG_IMR);
358*4882a593Smuzhiyun writew(CR_ENABLE, i2c_dev->base + REG_CR);
359*4882a593Smuzhiyun readw(i2c_dev->base + REG_CSR); /* read clear */
360*4882a593Smuzhiyun writew(ISR_WRITE_ALL, i2c_dev->base + REG_ISR);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (i2c_dev->mode == I2C_MODE_STANDARD)
363*4882a593Smuzhiyun writew(SCL_TIMEOUT(128) | TR_STD, i2c_dev->base + REG_TR);
364*4882a593Smuzhiyun else
365*4882a593Smuzhiyun writew(SCL_TIMEOUT(128) | TR_HS, i2c_dev->base + REG_TR);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
wmt_i2c_probe(struct platform_device * pdev)370*4882a593Smuzhiyun static int wmt_i2c_probe(struct platform_device *pdev)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
373*4882a593Smuzhiyun struct wmt_i2c_dev *i2c_dev;
374*4882a593Smuzhiyun struct i2c_adapter *adap;
375*4882a593Smuzhiyun struct resource *res;
376*4882a593Smuzhiyun int err;
377*4882a593Smuzhiyun u32 clk_rate;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
380*4882a593Smuzhiyun if (!i2c_dev)
381*4882a593Smuzhiyun return -ENOMEM;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
384*4882a593Smuzhiyun i2c_dev->base = devm_ioremap_resource(&pdev->dev, res);
385*4882a593Smuzhiyun if (IS_ERR(i2c_dev->base))
386*4882a593Smuzhiyun return PTR_ERR(i2c_dev->base);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun i2c_dev->irq = irq_of_parse_and_map(np, 0);
389*4882a593Smuzhiyun if (!i2c_dev->irq) {
390*4882a593Smuzhiyun dev_err(&pdev->dev, "irq missing or invalid\n");
391*4882a593Smuzhiyun return -EINVAL;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun i2c_dev->clk = of_clk_get(np, 0);
395*4882a593Smuzhiyun if (IS_ERR(i2c_dev->clk)) {
396*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to request clock\n");
397*4882a593Smuzhiyun return PTR_ERR(i2c_dev->clk);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun i2c_dev->mode = I2C_MODE_STANDARD;
401*4882a593Smuzhiyun err = of_property_read_u32(np, "clock-frequency", &clk_rate);
402*4882a593Smuzhiyun if (!err && (clk_rate == I2C_MAX_FAST_MODE_FREQ))
403*4882a593Smuzhiyun i2c_dev->mode = I2C_MODE_FAST;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun i2c_dev->dev = &pdev->dev;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, i2c_dev->irq, wmt_i2c_isr, 0,
408*4882a593Smuzhiyun "i2c", i2c_dev);
409*4882a593Smuzhiyun if (err) {
410*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request irq %i\n", i2c_dev->irq);
411*4882a593Smuzhiyun return err;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun adap = &i2c_dev->adapter;
415*4882a593Smuzhiyun i2c_set_adapdata(adap, i2c_dev);
416*4882a593Smuzhiyun strlcpy(adap->name, "WMT I2C adapter", sizeof(adap->name));
417*4882a593Smuzhiyun adap->owner = THIS_MODULE;
418*4882a593Smuzhiyun adap->algo = &wmt_i2c_algo;
419*4882a593Smuzhiyun adap->dev.parent = &pdev->dev;
420*4882a593Smuzhiyun adap->dev.of_node = pdev->dev.of_node;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun init_completion(&i2c_dev->complete);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun err = wmt_i2c_reset_hardware(i2c_dev);
425*4882a593Smuzhiyun if (err) {
426*4882a593Smuzhiyun dev_err(&pdev->dev, "error initializing hardware\n");
427*4882a593Smuzhiyun return err;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun err = i2c_add_adapter(adap);
431*4882a593Smuzhiyun if (err)
432*4882a593Smuzhiyun return err;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c_dev);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
wmt_i2c_remove(struct platform_device * pdev)439*4882a593Smuzhiyun static int wmt_i2c_remove(struct platform_device *pdev)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct wmt_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Disable interrupts, clock and delete adapter */
444*4882a593Smuzhiyun writew(0, i2c_dev->base + REG_IMR);
445*4882a593Smuzhiyun clk_disable_unprepare(i2c_dev->clk);
446*4882a593Smuzhiyun i2c_del_adapter(&i2c_dev->adapter);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static const struct of_device_id wmt_i2c_dt_ids[] = {
452*4882a593Smuzhiyun { .compatible = "wm,wm8505-i2c" },
453*4882a593Smuzhiyun { /* Sentinel */ },
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun static struct platform_driver wmt_i2c_driver = {
457*4882a593Smuzhiyun .probe = wmt_i2c_probe,
458*4882a593Smuzhiyun .remove = wmt_i2c_remove,
459*4882a593Smuzhiyun .driver = {
460*4882a593Smuzhiyun .name = "wmt-i2c",
461*4882a593Smuzhiyun .of_match_table = wmt_i2c_dt_ids,
462*4882a593Smuzhiyun },
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun module_platform_driver(wmt_i2c_driver);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun MODULE_DESCRIPTION("Wondermedia I2C master-mode bus adapter");
468*4882a593Smuzhiyun MODULE_AUTHOR("Tony Prisk <linux@prisktech.co.nz>");
469*4882a593Smuzhiyun MODULE_LICENSE("GPL");
470*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, wmt_i2c_dt_ids);
471