xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-uniphier.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Masahiro Yamada <yamada.masahiro@socionext.com>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/i2c.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define UNIPHIER_I2C_DTRM	0x00	/* TX register */
14*4882a593Smuzhiyun #define     UNIPHIER_I2C_DTRM_IRQEN	BIT(11)	/* enable interrupt */
15*4882a593Smuzhiyun #define     UNIPHIER_I2C_DTRM_STA	BIT(10)	/* start condition */
16*4882a593Smuzhiyun #define     UNIPHIER_I2C_DTRM_STO	BIT(9)	/* stop condition */
17*4882a593Smuzhiyun #define     UNIPHIER_I2C_DTRM_NACK	BIT(8)	/* do not return ACK */
18*4882a593Smuzhiyun #define     UNIPHIER_I2C_DTRM_RD	BIT(0)	/* read transaction */
19*4882a593Smuzhiyun #define UNIPHIER_I2C_DREC	0x04	/* RX register */
20*4882a593Smuzhiyun #define     UNIPHIER_I2C_DREC_MST	BIT(14)	/* 1 = master, 0 = slave */
21*4882a593Smuzhiyun #define     UNIPHIER_I2C_DREC_TX	BIT(13)	/* 1 = transmit, 0 = receive */
22*4882a593Smuzhiyun #define     UNIPHIER_I2C_DREC_STS	BIT(12)	/* stop condition detected */
23*4882a593Smuzhiyun #define     UNIPHIER_I2C_DREC_LRB	BIT(11)	/* no ACK */
24*4882a593Smuzhiyun #define     UNIPHIER_I2C_DREC_LAB	BIT(9)	/* arbitration lost */
25*4882a593Smuzhiyun #define     UNIPHIER_I2C_DREC_BBN	BIT(8)	/* bus not busy */
26*4882a593Smuzhiyun #define UNIPHIER_I2C_MYAD	0x08	/* slave address */
27*4882a593Smuzhiyun #define UNIPHIER_I2C_CLK	0x0c	/* clock frequency control */
28*4882a593Smuzhiyun #define UNIPHIER_I2C_BRST	0x10	/* bus reset */
29*4882a593Smuzhiyun #define     UNIPHIER_I2C_BRST_FOEN	BIT(1)	/* normal operation */
30*4882a593Smuzhiyun #define     UNIPHIER_I2C_BRST_RSCL	BIT(0)	/* release SCL */
31*4882a593Smuzhiyun #define UNIPHIER_I2C_HOLD	0x14	/* hold time control */
32*4882a593Smuzhiyun #define UNIPHIER_I2C_BSTS	0x18	/* bus status monitor */
33*4882a593Smuzhiyun #define     UNIPHIER_I2C_BSTS_SDA	BIT(1)	/* readback of SDA line */
34*4882a593Smuzhiyun #define     UNIPHIER_I2C_BSTS_SCL	BIT(0)	/* readback of SCL line */
35*4882a593Smuzhiyun #define UNIPHIER_I2C_NOISE	0x1c	/* noise filter control */
36*4882a593Smuzhiyun #define UNIPHIER_I2C_SETUP	0x20	/* setup time control */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct uniphier_i2c_priv {
39*4882a593Smuzhiyun 	struct completion comp;
40*4882a593Smuzhiyun 	struct i2c_adapter adap;
41*4882a593Smuzhiyun 	void __iomem *membase;
42*4882a593Smuzhiyun 	struct clk *clk;
43*4882a593Smuzhiyun 	unsigned int busy_cnt;
44*4882a593Smuzhiyun 	unsigned int clk_cycle;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
uniphier_i2c_interrupt(int irq,void * dev_id)47*4882a593Smuzhiyun static irqreturn_t uniphier_i2c_interrupt(int irq, void *dev_id)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct uniphier_i2c_priv *priv = dev_id;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/*
52*4882a593Smuzhiyun 	 * This hardware uses edge triggered interrupt.  Do not touch the
53*4882a593Smuzhiyun 	 * hardware registers in this handler to make sure to catch the next
54*4882a593Smuzhiyun 	 * interrupt edge.  Just send a complete signal and return.
55*4882a593Smuzhiyun 	 */
56*4882a593Smuzhiyun 	complete(&priv->comp);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return IRQ_HANDLED;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
uniphier_i2c_xfer_byte(struct i2c_adapter * adap,u32 txdata,u32 * rxdatap)61*4882a593Smuzhiyun static int uniphier_i2c_xfer_byte(struct i2c_adapter *adap, u32 txdata,
62*4882a593Smuzhiyun 				  u32 *rxdatap)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct uniphier_i2c_priv *priv = i2c_get_adapdata(adap);
65*4882a593Smuzhiyun 	unsigned long time_left;
66*4882a593Smuzhiyun 	u32 rxdata;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	reinit_completion(&priv->comp);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	txdata |= UNIPHIER_I2C_DTRM_IRQEN;
71*4882a593Smuzhiyun 	writel(txdata, priv->membase + UNIPHIER_I2C_DTRM);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&priv->comp, adap->timeout);
74*4882a593Smuzhiyun 	if (unlikely(!time_left)) {
75*4882a593Smuzhiyun 		dev_err(&adap->dev, "transaction timeout\n");
76*4882a593Smuzhiyun 		return -ETIMEDOUT;
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	rxdata = readl(priv->membase + UNIPHIER_I2C_DREC);
80*4882a593Smuzhiyun 	if (rxdatap)
81*4882a593Smuzhiyun 		*rxdatap = rxdata;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	return 0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
uniphier_i2c_send_byte(struct i2c_adapter * adap,u32 txdata)86*4882a593Smuzhiyun static int uniphier_i2c_send_byte(struct i2c_adapter *adap, u32 txdata)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	u32 rxdata;
89*4882a593Smuzhiyun 	int ret;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	ret = uniphier_i2c_xfer_byte(adap, txdata, &rxdata);
92*4882a593Smuzhiyun 	if (ret)
93*4882a593Smuzhiyun 		return ret;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	if (unlikely(rxdata & UNIPHIER_I2C_DREC_LAB))
96*4882a593Smuzhiyun 		return -EAGAIN;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (unlikely(rxdata & UNIPHIER_I2C_DREC_LRB))
99*4882a593Smuzhiyun 		return -ENXIO;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
uniphier_i2c_tx(struct i2c_adapter * adap,u16 addr,u16 len,const u8 * buf)104*4882a593Smuzhiyun static int uniphier_i2c_tx(struct i2c_adapter *adap, u16 addr, u16 len,
105*4882a593Smuzhiyun 			   const u8 *buf)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	int ret;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	ret = uniphier_i2c_send_byte(adap, addr << 1 |
110*4882a593Smuzhiyun 				     UNIPHIER_I2C_DTRM_STA |
111*4882a593Smuzhiyun 				     UNIPHIER_I2C_DTRM_NACK);
112*4882a593Smuzhiyun 	if (ret)
113*4882a593Smuzhiyun 		return ret;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	while (len--) {
116*4882a593Smuzhiyun 		ret = uniphier_i2c_send_byte(adap,
117*4882a593Smuzhiyun 					     UNIPHIER_I2C_DTRM_NACK | *buf++);
118*4882a593Smuzhiyun 		if (ret)
119*4882a593Smuzhiyun 			return ret;
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
uniphier_i2c_rx(struct i2c_adapter * adap,u16 addr,u16 len,u8 * buf)125*4882a593Smuzhiyun static int uniphier_i2c_rx(struct i2c_adapter *adap, u16 addr, u16 len,
126*4882a593Smuzhiyun 			   u8 *buf)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	int ret;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	ret = uniphier_i2c_send_byte(adap, addr << 1 |
131*4882a593Smuzhiyun 				     UNIPHIER_I2C_DTRM_STA |
132*4882a593Smuzhiyun 				     UNIPHIER_I2C_DTRM_NACK |
133*4882a593Smuzhiyun 				     UNIPHIER_I2C_DTRM_RD);
134*4882a593Smuzhiyun 	if (ret)
135*4882a593Smuzhiyun 		return ret;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	while (len--) {
138*4882a593Smuzhiyun 		u32 rxdata;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		ret = uniphier_i2c_xfer_byte(adap,
141*4882a593Smuzhiyun 					     len ? 0 : UNIPHIER_I2C_DTRM_NACK,
142*4882a593Smuzhiyun 					     &rxdata);
143*4882a593Smuzhiyun 		if (ret)
144*4882a593Smuzhiyun 			return ret;
145*4882a593Smuzhiyun 		*buf++ = rxdata;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
uniphier_i2c_stop(struct i2c_adapter * adap)151*4882a593Smuzhiyun static int uniphier_i2c_stop(struct i2c_adapter *adap)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	return uniphier_i2c_send_byte(adap, UNIPHIER_I2C_DTRM_STO |
154*4882a593Smuzhiyun 				      UNIPHIER_I2C_DTRM_NACK);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
uniphier_i2c_master_xfer_one(struct i2c_adapter * adap,struct i2c_msg * msg,bool stop)157*4882a593Smuzhiyun static int uniphier_i2c_master_xfer_one(struct i2c_adapter *adap,
158*4882a593Smuzhiyun 					struct i2c_msg *msg, bool stop)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	bool is_read = msg->flags & I2C_M_RD;
161*4882a593Smuzhiyun 	bool recovery = false;
162*4882a593Smuzhiyun 	int ret;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (is_read)
165*4882a593Smuzhiyun 		ret = uniphier_i2c_rx(adap, msg->addr, msg->len, msg->buf);
166*4882a593Smuzhiyun 	else
167*4882a593Smuzhiyun 		ret = uniphier_i2c_tx(adap, msg->addr, msg->len, msg->buf);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (ret == -EAGAIN) /* could not acquire bus. bail out without STOP */
170*4882a593Smuzhiyun 		return ret;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (ret == -ETIMEDOUT) {
173*4882a593Smuzhiyun 		/* This error is fatal.  Needs recovery. */
174*4882a593Smuzhiyun 		stop = false;
175*4882a593Smuzhiyun 		recovery = true;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (stop) {
179*4882a593Smuzhiyun 		int ret2 = uniphier_i2c_stop(adap);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		if (ret2) {
182*4882a593Smuzhiyun 			/* Failed to issue STOP.  The bus needs recovery. */
183*4882a593Smuzhiyun 			recovery = true;
184*4882a593Smuzhiyun 			ret = ret ?: ret2;
185*4882a593Smuzhiyun 		}
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if (recovery)
189*4882a593Smuzhiyun 		i2c_recover_bus(adap);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return ret;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
uniphier_i2c_check_bus_busy(struct i2c_adapter * adap)194*4882a593Smuzhiyun static int uniphier_i2c_check_bus_busy(struct i2c_adapter *adap)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct uniphier_i2c_priv *priv = i2c_get_adapdata(adap);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (!(readl(priv->membase + UNIPHIER_I2C_DREC) &
199*4882a593Smuzhiyun 						UNIPHIER_I2C_DREC_BBN)) {
200*4882a593Smuzhiyun 		if (priv->busy_cnt++ > 3) {
201*4882a593Smuzhiyun 			/*
202*4882a593Smuzhiyun 			 * If bus busy continues too long, it is probably
203*4882a593Smuzhiyun 			 * in a wrong state.  Try bus recovery.
204*4882a593Smuzhiyun 			 */
205*4882a593Smuzhiyun 			i2c_recover_bus(adap);
206*4882a593Smuzhiyun 			priv->busy_cnt = 0;
207*4882a593Smuzhiyun 		}
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		return -EAGAIN;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	priv->busy_cnt = 0;
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
uniphier_i2c_master_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)216*4882a593Smuzhiyun static int uniphier_i2c_master_xfer(struct i2c_adapter *adap,
217*4882a593Smuzhiyun 				    struct i2c_msg *msgs, int num)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct i2c_msg *msg, *emsg = msgs + num;
220*4882a593Smuzhiyun 	int ret;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	ret = uniphier_i2c_check_bus_busy(adap);
223*4882a593Smuzhiyun 	if (ret)
224*4882a593Smuzhiyun 		return ret;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	for (msg = msgs; msg < emsg; msg++) {
227*4882a593Smuzhiyun 		/* Emit STOP if it is the last message or I2C_M_STOP is set. */
228*4882a593Smuzhiyun 		bool stop = (msg + 1 == emsg) || (msg->flags & I2C_M_STOP);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		ret = uniphier_i2c_master_xfer_one(adap, msg, stop);
231*4882a593Smuzhiyun 		if (ret)
232*4882a593Smuzhiyun 			return ret;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return num;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
uniphier_i2c_functionality(struct i2c_adapter * adap)238*4882a593Smuzhiyun static u32 uniphier_i2c_functionality(struct i2c_adapter *adap)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static const struct i2c_algorithm uniphier_i2c_algo = {
244*4882a593Smuzhiyun 	.master_xfer = uniphier_i2c_master_xfer,
245*4882a593Smuzhiyun 	.functionality = uniphier_i2c_functionality,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
uniphier_i2c_reset(struct uniphier_i2c_priv * priv,bool reset_on)248*4882a593Smuzhiyun static void uniphier_i2c_reset(struct uniphier_i2c_priv *priv, bool reset_on)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	u32 val = UNIPHIER_I2C_BRST_RSCL;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	val |= reset_on ? 0 : UNIPHIER_I2C_BRST_FOEN;
253*4882a593Smuzhiyun 	writel(val, priv->membase + UNIPHIER_I2C_BRST);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
uniphier_i2c_get_scl(struct i2c_adapter * adap)256*4882a593Smuzhiyun static int uniphier_i2c_get_scl(struct i2c_adapter *adap)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct uniphier_i2c_priv *priv = i2c_get_adapdata(adap);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return !!(readl(priv->membase + UNIPHIER_I2C_BSTS) &
261*4882a593Smuzhiyun 							UNIPHIER_I2C_BSTS_SCL);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
uniphier_i2c_set_scl(struct i2c_adapter * adap,int val)264*4882a593Smuzhiyun static void uniphier_i2c_set_scl(struct i2c_adapter *adap, int val)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	struct uniphier_i2c_priv *priv = i2c_get_adapdata(adap);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	writel(val ? UNIPHIER_I2C_BRST_RSCL : 0,
269*4882a593Smuzhiyun 	       priv->membase + UNIPHIER_I2C_BRST);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
uniphier_i2c_get_sda(struct i2c_adapter * adap)272*4882a593Smuzhiyun static int uniphier_i2c_get_sda(struct i2c_adapter *adap)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	struct uniphier_i2c_priv *priv = i2c_get_adapdata(adap);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return !!(readl(priv->membase + UNIPHIER_I2C_BSTS) &
277*4882a593Smuzhiyun 							UNIPHIER_I2C_BSTS_SDA);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
uniphier_i2c_unprepare_recovery(struct i2c_adapter * adap)280*4882a593Smuzhiyun static void uniphier_i2c_unprepare_recovery(struct i2c_adapter *adap)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	uniphier_i2c_reset(i2c_get_adapdata(adap), false);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static struct i2c_bus_recovery_info uniphier_i2c_bus_recovery_info = {
286*4882a593Smuzhiyun 	.recover_bus = i2c_generic_scl_recovery,
287*4882a593Smuzhiyun 	.get_scl = uniphier_i2c_get_scl,
288*4882a593Smuzhiyun 	.set_scl = uniphier_i2c_set_scl,
289*4882a593Smuzhiyun 	.get_sda = uniphier_i2c_get_sda,
290*4882a593Smuzhiyun 	.unprepare_recovery = uniphier_i2c_unprepare_recovery,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
uniphier_i2c_hw_init(struct uniphier_i2c_priv * priv)293*4882a593Smuzhiyun static void uniphier_i2c_hw_init(struct uniphier_i2c_priv *priv)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	unsigned int cyc = priv->clk_cycle;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	uniphier_i2c_reset(priv, true);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/*
300*4882a593Smuzhiyun 	 * Bit30-16: clock cycles of tLOW.
301*4882a593Smuzhiyun 	 *  Standard-mode: tLOW = 4.7 us, tHIGH = 4.0 us
302*4882a593Smuzhiyun 	 *  Fast-mode:     tLOW = 1.3 us, tHIGH = 0.6 us
303*4882a593Smuzhiyun 	 * "tLow/tHIGH = 5/4" meets both.
304*4882a593Smuzhiyun 	 */
305*4882a593Smuzhiyun 	writel((cyc * 5 / 9 << 16) | cyc, priv->membase + UNIPHIER_I2C_CLK);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	uniphier_i2c_reset(priv, false);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
uniphier_i2c_probe(struct platform_device * pdev)310*4882a593Smuzhiyun static int uniphier_i2c_probe(struct platform_device *pdev)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
313*4882a593Smuzhiyun 	struct uniphier_i2c_priv *priv;
314*4882a593Smuzhiyun 	u32 bus_speed;
315*4882a593Smuzhiyun 	unsigned long clk_rate;
316*4882a593Smuzhiyun 	int irq, ret;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
319*4882a593Smuzhiyun 	if (!priv)
320*4882a593Smuzhiyun 		return -ENOMEM;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	priv->membase = devm_platform_ioremap_resource(pdev, 0);
323*4882a593Smuzhiyun 	if (IS_ERR(priv->membase))
324*4882a593Smuzhiyun 		return PTR_ERR(priv->membase);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
327*4882a593Smuzhiyun 	if (irq < 0)
328*4882a593Smuzhiyun 		return irq;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (of_property_read_u32(dev->of_node, "clock-frequency", &bus_speed))
331*4882a593Smuzhiyun 		bus_speed = I2C_MAX_STANDARD_MODE_FREQ;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (!bus_speed || bus_speed > I2C_MAX_FAST_MODE_FREQ) {
334*4882a593Smuzhiyun 		dev_err(dev, "invalid clock-frequency %d\n", bus_speed);
335*4882a593Smuzhiyun 		return -EINVAL;
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	priv->clk = devm_clk_get(dev, NULL);
339*4882a593Smuzhiyun 	if (IS_ERR(priv->clk)) {
340*4882a593Smuzhiyun 		dev_err(dev, "failed to get clock\n");
341*4882a593Smuzhiyun 		return PTR_ERR(priv->clk);
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk);
345*4882a593Smuzhiyun 	if (ret)
346*4882a593Smuzhiyun 		return ret;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	clk_rate = clk_get_rate(priv->clk);
349*4882a593Smuzhiyun 	if (!clk_rate) {
350*4882a593Smuzhiyun 		dev_err(dev, "input clock rate should not be zero\n");
351*4882a593Smuzhiyun 		ret = -EINVAL;
352*4882a593Smuzhiyun 		goto disable_clk;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	priv->clk_cycle = clk_rate / bus_speed;
356*4882a593Smuzhiyun 	init_completion(&priv->comp);
357*4882a593Smuzhiyun 	priv->adap.owner = THIS_MODULE;
358*4882a593Smuzhiyun 	priv->adap.algo = &uniphier_i2c_algo;
359*4882a593Smuzhiyun 	priv->adap.dev.parent = dev;
360*4882a593Smuzhiyun 	priv->adap.dev.of_node = dev->of_node;
361*4882a593Smuzhiyun 	strlcpy(priv->adap.name, "UniPhier I2C", sizeof(priv->adap.name));
362*4882a593Smuzhiyun 	priv->adap.bus_recovery_info = &uniphier_i2c_bus_recovery_info;
363*4882a593Smuzhiyun 	i2c_set_adapdata(&priv->adap, priv);
364*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	uniphier_i2c_hw_init(priv);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, uniphier_i2c_interrupt, 0, pdev->name,
369*4882a593Smuzhiyun 			       priv);
370*4882a593Smuzhiyun 	if (ret) {
371*4882a593Smuzhiyun 		dev_err(dev, "failed to request irq %d\n", irq);
372*4882a593Smuzhiyun 		goto disable_clk;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	ret = i2c_add_adapter(&priv->adap);
376*4882a593Smuzhiyun disable_clk:
377*4882a593Smuzhiyun 	if (ret)
378*4882a593Smuzhiyun 		clk_disable_unprepare(priv->clk);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return ret;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
uniphier_i2c_remove(struct platform_device * pdev)383*4882a593Smuzhiyun static int uniphier_i2c_remove(struct platform_device *pdev)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	struct uniphier_i2c_priv *priv = platform_get_drvdata(pdev);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	i2c_del_adapter(&priv->adap);
388*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
uniphier_i2c_suspend(struct device * dev)393*4882a593Smuzhiyun static int __maybe_unused uniphier_i2c_suspend(struct device *dev)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct uniphier_i2c_priv *priv = dev_get_drvdata(dev);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return 0;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
uniphier_i2c_resume(struct device * dev)402*4882a593Smuzhiyun static int __maybe_unused uniphier_i2c_resume(struct device *dev)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct uniphier_i2c_priv *priv = dev_get_drvdata(dev);
405*4882a593Smuzhiyun 	int ret;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk);
408*4882a593Smuzhiyun 	if (ret)
409*4882a593Smuzhiyun 		return ret;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	uniphier_i2c_hw_init(priv);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static const struct dev_pm_ops uniphier_i2c_pm_ops = {
417*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(uniphier_i2c_suspend, uniphier_i2c_resume)
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct of_device_id uniphier_i2c_match[] = {
421*4882a593Smuzhiyun 	{ .compatible = "socionext,uniphier-i2c" },
422*4882a593Smuzhiyun 	{ /* sentinel */ }
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, uniphier_i2c_match);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun static struct platform_driver uniphier_i2c_drv = {
427*4882a593Smuzhiyun 	.probe  = uniphier_i2c_probe,
428*4882a593Smuzhiyun 	.remove = uniphier_i2c_remove,
429*4882a593Smuzhiyun 	.driver = {
430*4882a593Smuzhiyun 		.name  = "uniphier-i2c",
431*4882a593Smuzhiyun 		.of_match_table = uniphier_i2c_match,
432*4882a593Smuzhiyun 		.pm = &uniphier_i2c_pm_ops,
433*4882a593Smuzhiyun 	},
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun module_platform_driver(uniphier_i2c_drv);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun MODULE_AUTHOR("Masahiro Yamada <yamada.masahiro@socionext.com>");
438*4882a593Smuzhiyun MODULE_DESCRIPTION("UniPhier I2C bus driver");
439*4882a593Smuzhiyun MODULE_LICENSE("GPL");
440