xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-sun6i-p2wi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * P2WI (Push-Pull Two Wire Interface) bus driver.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public License
7*4882a593Smuzhiyun  * version 2.  This program is licensed "as is" without any warranty of any
8*4882a593Smuzhiyun  * kind, whether express or implied.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * The P2WI controller looks like an SMBus controller which only supports byte
11*4882a593Smuzhiyun  * data transfers. But, it differs from standard SMBus protocol on several
12*4882a593Smuzhiyun  * aspects:
13*4882a593Smuzhiyun  * - it supports only one slave device, and thus drop the address field
14*4882a593Smuzhiyun  * - it adds a parity bit every 8bits of data
15*4882a593Smuzhiyun  * - only one read access is required to read a byte (instead of a write
16*4882a593Smuzhiyun  *   followed by a read access in standard SMBus protocol)
17*4882a593Smuzhiyun  * - there's no Ack bit after each byte transfer
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * This means this bus cannot be used to interface with standard SMBus
20*4882a593Smuzhiyun  * devices (the only known device to support this interface is the AXP221
21*4882a593Smuzhiyun  * PMIC).
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #include <linux/clk.h>
25*4882a593Smuzhiyun #include <linux/i2c.h>
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/of.h>
30*4882a593Smuzhiyun #include <linux/platform_device.h>
31*4882a593Smuzhiyun #include <linux/reset.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* P2WI registers */
35*4882a593Smuzhiyun #define P2WI_CTRL		0x0
36*4882a593Smuzhiyun #define P2WI_CCR		0x4
37*4882a593Smuzhiyun #define P2WI_INTE		0x8
38*4882a593Smuzhiyun #define P2WI_INTS		0xc
39*4882a593Smuzhiyun #define P2WI_DADDR0		0x10
40*4882a593Smuzhiyun #define P2WI_DADDR1		0x14
41*4882a593Smuzhiyun #define P2WI_DLEN		0x18
42*4882a593Smuzhiyun #define P2WI_DATA0		0x1c
43*4882a593Smuzhiyun #define P2WI_DATA1		0x20
44*4882a593Smuzhiyun #define P2WI_LCR		0x24
45*4882a593Smuzhiyun #define P2WI_PMCR		0x28
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* CTRL fields */
48*4882a593Smuzhiyun #define P2WI_CTRL_START_TRANS		BIT(7)
49*4882a593Smuzhiyun #define P2WI_CTRL_ABORT_TRANS		BIT(6)
50*4882a593Smuzhiyun #define P2WI_CTRL_GLOBAL_INT_ENB	BIT(1)
51*4882a593Smuzhiyun #define P2WI_CTRL_SOFT_RST		BIT(0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* CLK CTRL fields */
54*4882a593Smuzhiyun #define P2WI_CCR_SDA_OUT_DELAY(v)	(((v) & 0x7) << 8)
55*4882a593Smuzhiyun #define P2WI_CCR_MAX_CLK_DIV		0xff
56*4882a593Smuzhiyun #define P2WI_CCR_CLK_DIV(v)		((v) & P2WI_CCR_MAX_CLK_DIV)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* STATUS fields */
59*4882a593Smuzhiyun #define P2WI_INTS_TRANS_ERR_ID(v)	(((v) >> 8) & 0xff)
60*4882a593Smuzhiyun #define P2WI_INTS_LOAD_BSY		BIT(2)
61*4882a593Smuzhiyun #define P2WI_INTS_TRANS_ERR		BIT(1)
62*4882a593Smuzhiyun #define P2WI_INTS_TRANS_OVER		BIT(0)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* DATA LENGTH fields*/
65*4882a593Smuzhiyun #define P2WI_DLEN_READ			BIT(4)
66*4882a593Smuzhiyun #define P2WI_DLEN_DATA_LENGTH(v)	((v - 1) & 0x7)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* LINE CTRL fields*/
69*4882a593Smuzhiyun #define P2WI_LCR_SCL_STATE		BIT(5)
70*4882a593Smuzhiyun #define P2WI_LCR_SDA_STATE		BIT(4)
71*4882a593Smuzhiyun #define P2WI_LCR_SCL_CTL		BIT(3)
72*4882a593Smuzhiyun #define P2WI_LCR_SCL_CTL_EN		BIT(2)
73*4882a593Smuzhiyun #define P2WI_LCR_SDA_CTL		BIT(1)
74*4882a593Smuzhiyun #define P2WI_LCR_SDA_CTL_EN		BIT(0)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* PMU MODE CTRL fields */
77*4882a593Smuzhiyun #define P2WI_PMCR_PMU_INIT_SEND		BIT(31)
78*4882a593Smuzhiyun #define P2WI_PMCR_PMU_INIT_DATA(v)	(((v) & 0xff) << 16)
79*4882a593Smuzhiyun #define P2WI_PMCR_PMU_MODE_REG(v)	(((v) & 0xff) << 8)
80*4882a593Smuzhiyun #define P2WI_PMCR_PMU_DEV_ADDR(v)	((v) & 0xff)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define P2WI_MAX_FREQ			6000000
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct p2wi {
85*4882a593Smuzhiyun 	struct i2c_adapter adapter;
86*4882a593Smuzhiyun 	struct completion complete;
87*4882a593Smuzhiyun 	unsigned int status;
88*4882a593Smuzhiyun 	void __iomem *regs;
89*4882a593Smuzhiyun 	struct clk *clk;
90*4882a593Smuzhiyun 	struct reset_control *rstc;
91*4882a593Smuzhiyun 	int slave_addr;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
p2wi_interrupt(int irq,void * dev_id)94*4882a593Smuzhiyun static irqreturn_t p2wi_interrupt(int irq, void *dev_id)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct p2wi *p2wi = dev_id;
97*4882a593Smuzhiyun 	unsigned long status;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	status = readl(p2wi->regs + P2WI_INTS);
100*4882a593Smuzhiyun 	p2wi->status = status;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* Clear interrupts */
103*4882a593Smuzhiyun 	status &= (P2WI_INTS_LOAD_BSY | P2WI_INTS_TRANS_ERR |
104*4882a593Smuzhiyun 		   P2WI_INTS_TRANS_OVER);
105*4882a593Smuzhiyun 	writel(status, p2wi->regs + P2WI_INTS);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	complete(&p2wi->complete);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	return IRQ_HANDLED;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
p2wi_functionality(struct i2c_adapter * adap)112*4882a593Smuzhiyun static u32 p2wi_functionality(struct i2c_adapter *adap)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	return I2C_FUNC_SMBUS_BYTE_DATA;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
p2wi_smbus_xfer(struct i2c_adapter * adap,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)117*4882a593Smuzhiyun static int p2wi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
118*4882a593Smuzhiyun 			   unsigned short flags, char read_write,
119*4882a593Smuzhiyun 			   u8 command, int size, union i2c_smbus_data *data)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct p2wi *p2wi = i2c_get_adapdata(adap);
122*4882a593Smuzhiyun 	unsigned long dlen = P2WI_DLEN_DATA_LENGTH(1);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (p2wi->slave_addr >= 0 && addr != p2wi->slave_addr) {
125*4882a593Smuzhiyun 		dev_err(&adap->dev, "invalid P2WI address\n");
126*4882a593Smuzhiyun 		return -EINVAL;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (!data)
130*4882a593Smuzhiyun 		return -EINVAL;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	writel(command, p2wi->regs + P2WI_DADDR0);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (read_write == I2C_SMBUS_READ)
135*4882a593Smuzhiyun 		dlen |= P2WI_DLEN_READ;
136*4882a593Smuzhiyun 	else
137*4882a593Smuzhiyun 		writel(data->byte, p2wi->regs + P2WI_DATA0);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	writel(dlen, p2wi->regs + P2WI_DLEN);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (readl(p2wi->regs + P2WI_CTRL) & P2WI_CTRL_START_TRANS) {
142*4882a593Smuzhiyun 		dev_err(&adap->dev, "P2WI bus busy\n");
143*4882a593Smuzhiyun 		return -EBUSY;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	reinit_completion(&p2wi->complete);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	writel(P2WI_INTS_LOAD_BSY | P2WI_INTS_TRANS_ERR | P2WI_INTS_TRANS_OVER,
149*4882a593Smuzhiyun 	       p2wi->regs + P2WI_INTE);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	writel(P2WI_CTRL_START_TRANS | P2WI_CTRL_GLOBAL_INT_ENB,
152*4882a593Smuzhiyun 	       p2wi->regs + P2WI_CTRL);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	wait_for_completion(&p2wi->complete);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (p2wi->status & P2WI_INTS_LOAD_BSY) {
157*4882a593Smuzhiyun 		dev_err(&adap->dev, "P2WI bus busy\n");
158*4882a593Smuzhiyun 		return -EBUSY;
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (p2wi->status & P2WI_INTS_TRANS_ERR) {
162*4882a593Smuzhiyun 		dev_err(&adap->dev, "P2WI bus xfer error\n");
163*4882a593Smuzhiyun 		return -ENXIO;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (read_write == I2C_SMBUS_READ)
167*4882a593Smuzhiyun 		data->byte = readl(p2wi->regs + P2WI_DATA0);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static const struct i2c_algorithm p2wi_algo = {
173*4882a593Smuzhiyun 	.smbus_xfer = p2wi_smbus_xfer,
174*4882a593Smuzhiyun 	.functionality = p2wi_functionality,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static const struct of_device_id p2wi_of_match_table[] = {
178*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun6i-a31-p2wi" },
179*4882a593Smuzhiyun 	{}
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, p2wi_of_match_table);
182*4882a593Smuzhiyun 
p2wi_probe(struct platform_device * pdev)183*4882a593Smuzhiyun static int p2wi_probe(struct platform_device *pdev)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
186*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
187*4882a593Smuzhiyun 	struct device_node *childnp;
188*4882a593Smuzhiyun 	unsigned long parent_clk_freq;
189*4882a593Smuzhiyun 	u32 clk_freq = I2C_MAX_STANDARD_MODE_FREQ;
190*4882a593Smuzhiyun 	struct p2wi *p2wi;
191*4882a593Smuzhiyun 	u32 slave_addr;
192*4882a593Smuzhiyun 	int clk_div;
193*4882a593Smuzhiyun 	int irq;
194*4882a593Smuzhiyun 	int ret;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	of_property_read_u32(np, "clock-frequency", &clk_freq);
197*4882a593Smuzhiyun 	if (clk_freq > P2WI_MAX_FREQ) {
198*4882a593Smuzhiyun 		dev_err(dev,
199*4882a593Smuzhiyun 			"required clock-frequency (%u Hz) is too high (max = 6MHz)",
200*4882a593Smuzhiyun 			clk_freq);
201*4882a593Smuzhiyun 		return -EINVAL;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (of_get_child_count(np) > 1) {
205*4882a593Smuzhiyun 		dev_err(dev, "P2WI only supports one slave device\n");
206*4882a593Smuzhiyun 		return -EINVAL;
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	p2wi = devm_kzalloc(dev, sizeof(struct p2wi), GFP_KERNEL);
210*4882a593Smuzhiyun 	if (!p2wi)
211*4882a593Smuzhiyun 		return -ENOMEM;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	p2wi->slave_addr = -1;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/*
216*4882a593Smuzhiyun 	 * Authorize a p2wi node without any children to be able to use an
217*4882a593Smuzhiyun 	 * i2c-dev from userpace.
218*4882a593Smuzhiyun 	 * In this case the slave_addr is set to -1 and won't be checked when
219*4882a593Smuzhiyun 	 * launching a P2WI transfer.
220*4882a593Smuzhiyun 	 */
221*4882a593Smuzhiyun 	childnp = of_get_next_available_child(np, NULL);
222*4882a593Smuzhiyun 	if (childnp) {
223*4882a593Smuzhiyun 		ret = of_property_read_u32(childnp, "reg", &slave_addr);
224*4882a593Smuzhiyun 		if (ret) {
225*4882a593Smuzhiyun 			dev_err(dev, "invalid slave address on node %pOF\n",
226*4882a593Smuzhiyun 				childnp);
227*4882a593Smuzhiyun 			return -EINVAL;
228*4882a593Smuzhiyun 		}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		p2wi->slave_addr = slave_addr;
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	p2wi->regs = devm_platform_ioremap_resource(pdev, 0);
234*4882a593Smuzhiyun 	if (IS_ERR(p2wi->regs))
235*4882a593Smuzhiyun 		return PTR_ERR(p2wi->regs);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	strlcpy(p2wi->adapter.name, pdev->name, sizeof(p2wi->adapter.name));
238*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
239*4882a593Smuzhiyun 	if (irq < 0)
240*4882a593Smuzhiyun 		return irq;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	p2wi->clk = devm_clk_get(dev, NULL);
243*4882a593Smuzhiyun 	if (IS_ERR(p2wi->clk)) {
244*4882a593Smuzhiyun 		ret = PTR_ERR(p2wi->clk);
245*4882a593Smuzhiyun 		dev_err(dev, "failed to retrieve clk: %d\n", ret);
246*4882a593Smuzhiyun 		return ret;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	ret = clk_prepare_enable(p2wi->clk);
250*4882a593Smuzhiyun 	if (ret) {
251*4882a593Smuzhiyun 		dev_err(dev, "failed to enable clk: %d\n", ret);
252*4882a593Smuzhiyun 		return ret;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	parent_clk_freq = clk_get_rate(p2wi->clk);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	p2wi->rstc = devm_reset_control_get_exclusive(dev, NULL);
258*4882a593Smuzhiyun 	if (IS_ERR(p2wi->rstc)) {
259*4882a593Smuzhiyun 		ret = PTR_ERR(p2wi->rstc);
260*4882a593Smuzhiyun 		dev_err(dev, "failed to retrieve reset controller: %d\n", ret);
261*4882a593Smuzhiyun 		goto err_clk_disable;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	ret = reset_control_deassert(p2wi->rstc);
265*4882a593Smuzhiyun 	if (ret) {
266*4882a593Smuzhiyun 		dev_err(dev, "failed to deassert reset line: %d\n", ret);
267*4882a593Smuzhiyun 		goto err_clk_disable;
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	init_completion(&p2wi->complete);
271*4882a593Smuzhiyun 	p2wi->adapter.dev.parent = dev;
272*4882a593Smuzhiyun 	p2wi->adapter.algo = &p2wi_algo;
273*4882a593Smuzhiyun 	p2wi->adapter.owner = THIS_MODULE;
274*4882a593Smuzhiyun 	p2wi->adapter.dev.of_node = pdev->dev.of_node;
275*4882a593Smuzhiyun 	platform_set_drvdata(pdev, p2wi);
276*4882a593Smuzhiyun 	i2c_set_adapdata(&p2wi->adapter, p2wi);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, p2wi_interrupt, 0, pdev->name, p2wi);
279*4882a593Smuzhiyun 	if (ret) {
280*4882a593Smuzhiyun 		dev_err(dev, "can't register interrupt handler irq%d: %d\n",
281*4882a593Smuzhiyun 			irq, ret);
282*4882a593Smuzhiyun 		goto err_reset_assert;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	writel(P2WI_CTRL_SOFT_RST, p2wi->regs + P2WI_CTRL);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	clk_div = parent_clk_freq / clk_freq;
288*4882a593Smuzhiyun 	if (!clk_div) {
289*4882a593Smuzhiyun 		dev_warn(dev,
290*4882a593Smuzhiyun 			 "clock-frequency is too high, setting it to %lu Hz\n",
291*4882a593Smuzhiyun 			 parent_clk_freq);
292*4882a593Smuzhiyun 		clk_div = 1;
293*4882a593Smuzhiyun 	} else if (clk_div > P2WI_CCR_MAX_CLK_DIV) {
294*4882a593Smuzhiyun 		dev_warn(dev,
295*4882a593Smuzhiyun 			 "clock-frequency is too low, setting it to %lu Hz\n",
296*4882a593Smuzhiyun 			 parent_clk_freq / P2WI_CCR_MAX_CLK_DIV);
297*4882a593Smuzhiyun 		clk_div = P2WI_CCR_MAX_CLK_DIV;
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	writel(P2WI_CCR_SDA_OUT_DELAY(1) | P2WI_CCR_CLK_DIV(clk_div),
301*4882a593Smuzhiyun 	       p2wi->regs + P2WI_CCR);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ret = i2c_add_adapter(&p2wi->adapter);
304*4882a593Smuzhiyun 	if (!ret)
305*4882a593Smuzhiyun 		return 0;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun err_reset_assert:
308*4882a593Smuzhiyun 	reset_control_assert(p2wi->rstc);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun err_clk_disable:
311*4882a593Smuzhiyun 	clk_disable_unprepare(p2wi->clk);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return ret;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
p2wi_remove(struct platform_device * dev)316*4882a593Smuzhiyun static int p2wi_remove(struct platform_device *dev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct p2wi *p2wi = platform_get_drvdata(dev);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	reset_control_assert(p2wi->rstc);
321*4882a593Smuzhiyun 	clk_disable_unprepare(p2wi->clk);
322*4882a593Smuzhiyun 	i2c_del_adapter(&p2wi->adapter);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static struct platform_driver p2wi_driver = {
328*4882a593Smuzhiyun 	.probe	= p2wi_probe,
329*4882a593Smuzhiyun 	.remove	= p2wi_remove,
330*4882a593Smuzhiyun 	.driver	= {
331*4882a593Smuzhiyun 		.name = "i2c-sunxi-p2wi",
332*4882a593Smuzhiyun 		.of_match_table = p2wi_of_match_table,
333*4882a593Smuzhiyun 	},
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun module_platform_driver(p2wi_driver);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun MODULE_AUTHOR("Boris BREZILLON <boris.brezillon@free-electrons.com>");
338*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner P2WI driver");
339*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
340