1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for STMicroelectronics STM32F7 I2C controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This I2C controller is described in the STM32F75xxx and STM32F74xxx Soc
6*4882a593Smuzhiyun * reference manual.
7*4882a593Smuzhiyun * Please see below a link to the documentation:
8*4882a593Smuzhiyun * http://www.st.com/resource/en/reference_manual/dm00124865.pdf
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (C) M'boumba Cedric Madianga 2017
11*4882a593Smuzhiyun * Copyright (C) STMicroelectronics 2017
12*4882a593Smuzhiyun * Author: M'boumba Cedric Madianga <cedric.madianga@gmail.com>
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * This driver is based on i2c-stm32f4.c
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/i2c-smbus.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/io.h>
24*4882a593Smuzhiyun #include <linux/iopoll.h>
25*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/of.h>
28*4882a593Smuzhiyun #include <linux/of_address.h>
29*4882a593Smuzhiyun #include <linux/of_platform.h>
30*4882a593Smuzhiyun #include <linux/platform_device.h>
31*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
32*4882a593Smuzhiyun #include <linux/pm_runtime.h>
33*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
34*4882a593Smuzhiyun #include <linux/regmap.h>
35*4882a593Smuzhiyun #include <linux/reset.h>
36*4882a593Smuzhiyun #include <linux/slab.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "i2c-stm32.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* STM32F7 I2C registers */
41*4882a593Smuzhiyun #define STM32F7_I2C_CR1 0x00
42*4882a593Smuzhiyun #define STM32F7_I2C_CR2 0x04
43*4882a593Smuzhiyun #define STM32F7_I2C_OAR1 0x08
44*4882a593Smuzhiyun #define STM32F7_I2C_OAR2 0x0C
45*4882a593Smuzhiyun #define STM32F7_I2C_PECR 0x20
46*4882a593Smuzhiyun #define STM32F7_I2C_TIMINGR 0x10
47*4882a593Smuzhiyun #define STM32F7_I2C_ISR 0x18
48*4882a593Smuzhiyun #define STM32F7_I2C_ICR 0x1C
49*4882a593Smuzhiyun #define STM32F7_I2C_RXDR 0x24
50*4882a593Smuzhiyun #define STM32F7_I2C_TXDR 0x28
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* STM32F7 I2C control 1 */
53*4882a593Smuzhiyun #define STM32F7_I2C_CR1_PECEN BIT(23)
54*4882a593Smuzhiyun #define STM32F7_I2C_CR1_SMBHEN BIT(20)
55*4882a593Smuzhiyun #define STM32F7_I2C_CR1_WUPEN BIT(18)
56*4882a593Smuzhiyun #define STM32F7_I2C_CR1_SBC BIT(16)
57*4882a593Smuzhiyun #define STM32F7_I2C_CR1_RXDMAEN BIT(15)
58*4882a593Smuzhiyun #define STM32F7_I2C_CR1_TXDMAEN BIT(14)
59*4882a593Smuzhiyun #define STM32F7_I2C_CR1_ANFOFF BIT(12)
60*4882a593Smuzhiyun #define STM32F7_I2C_CR1_DNF_MASK GENMASK(11, 8)
61*4882a593Smuzhiyun #define STM32F7_I2C_CR1_DNF(n) (((n) & 0xf) << 8)
62*4882a593Smuzhiyun #define STM32F7_I2C_CR1_ERRIE BIT(7)
63*4882a593Smuzhiyun #define STM32F7_I2C_CR1_TCIE BIT(6)
64*4882a593Smuzhiyun #define STM32F7_I2C_CR1_STOPIE BIT(5)
65*4882a593Smuzhiyun #define STM32F7_I2C_CR1_NACKIE BIT(4)
66*4882a593Smuzhiyun #define STM32F7_I2C_CR1_ADDRIE BIT(3)
67*4882a593Smuzhiyun #define STM32F7_I2C_CR1_RXIE BIT(2)
68*4882a593Smuzhiyun #define STM32F7_I2C_CR1_TXIE BIT(1)
69*4882a593Smuzhiyun #define STM32F7_I2C_CR1_PE BIT(0)
70*4882a593Smuzhiyun #define STM32F7_I2C_ALL_IRQ_MASK (STM32F7_I2C_CR1_ERRIE \
71*4882a593Smuzhiyun | STM32F7_I2C_CR1_TCIE \
72*4882a593Smuzhiyun | STM32F7_I2C_CR1_STOPIE \
73*4882a593Smuzhiyun | STM32F7_I2C_CR1_NACKIE \
74*4882a593Smuzhiyun | STM32F7_I2C_CR1_RXIE \
75*4882a593Smuzhiyun | STM32F7_I2C_CR1_TXIE)
76*4882a593Smuzhiyun #define STM32F7_I2C_XFER_IRQ_MASK (STM32F7_I2C_CR1_TCIE \
77*4882a593Smuzhiyun | STM32F7_I2C_CR1_STOPIE \
78*4882a593Smuzhiyun | STM32F7_I2C_CR1_NACKIE \
79*4882a593Smuzhiyun | STM32F7_I2C_CR1_RXIE \
80*4882a593Smuzhiyun | STM32F7_I2C_CR1_TXIE)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* STM32F7 I2C control 2 */
83*4882a593Smuzhiyun #define STM32F7_I2C_CR2_PECBYTE BIT(26)
84*4882a593Smuzhiyun #define STM32F7_I2C_CR2_RELOAD BIT(24)
85*4882a593Smuzhiyun #define STM32F7_I2C_CR2_NBYTES_MASK GENMASK(23, 16)
86*4882a593Smuzhiyun #define STM32F7_I2C_CR2_NBYTES(n) (((n) & 0xff) << 16)
87*4882a593Smuzhiyun #define STM32F7_I2C_CR2_NACK BIT(15)
88*4882a593Smuzhiyun #define STM32F7_I2C_CR2_STOP BIT(14)
89*4882a593Smuzhiyun #define STM32F7_I2C_CR2_START BIT(13)
90*4882a593Smuzhiyun #define STM32F7_I2C_CR2_HEAD10R BIT(12)
91*4882a593Smuzhiyun #define STM32F7_I2C_CR2_ADD10 BIT(11)
92*4882a593Smuzhiyun #define STM32F7_I2C_CR2_RD_WRN BIT(10)
93*4882a593Smuzhiyun #define STM32F7_I2C_CR2_SADD10_MASK GENMASK(9, 0)
94*4882a593Smuzhiyun #define STM32F7_I2C_CR2_SADD10(n) (((n) & \
95*4882a593Smuzhiyun STM32F7_I2C_CR2_SADD10_MASK))
96*4882a593Smuzhiyun #define STM32F7_I2C_CR2_SADD7_MASK GENMASK(7, 1)
97*4882a593Smuzhiyun #define STM32F7_I2C_CR2_SADD7(n) (((n) & 0x7f) << 1)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* STM32F7 I2C Own Address 1 */
100*4882a593Smuzhiyun #define STM32F7_I2C_OAR1_OA1EN BIT(15)
101*4882a593Smuzhiyun #define STM32F7_I2C_OAR1_OA1MODE BIT(10)
102*4882a593Smuzhiyun #define STM32F7_I2C_OAR1_OA1_10_MASK GENMASK(9, 0)
103*4882a593Smuzhiyun #define STM32F7_I2C_OAR1_OA1_10(n) (((n) & \
104*4882a593Smuzhiyun STM32F7_I2C_OAR1_OA1_10_MASK))
105*4882a593Smuzhiyun #define STM32F7_I2C_OAR1_OA1_7_MASK GENMASK(7, 1)
106*4882a593Smuzhiyun #define STM32F7_I2C_OAR1_OA1_7(n) (((n) & 0x7f) << 1)
107*4882a593Smuzhiyun #define STM32F7_I2C_OAR1_MASK (STM32F7_I2C_OAR1_OA1_7_MASK \
108*4882a593Smuzhiyun | STM32F7_I2C_OAR1_OA1_10_MASK \
109*4882a593Smuzhiyun | STM32F7_I2C_OAR1_OA1EN \
110*4882a593Smuzhiyun | STM32F7_I2C_OAR1_OA1MODE)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* STM32F7 I2C Own Address 2 */
113*4882a593Smuzhiyun #define STM32F7_I2C_OAR2_OA2EN BIT(15)
114*4882a593Smuzhiyun #define STM32F7_I2C_OAR2_OA2MSK_MASK GENMASK(10, 8)
115*4882a593Smuzhiyun #define STM32F7_I2C_OAR2_OA2MSK(n) (((n) & 0x7) << 8)
116*4882a593Smuzhiyun #define STM32F7_I2C_OAR2_OA2_7_MASK GENMASK(7, 1)
117*4882a593Smuzhiyun #define STM32F7_I2C_OAR2_OA2_7(n) (((n) & 0x7f) << 1)
118*4882a593Smuzhiyun #define STM32F7_I2C_OAR2_MASK (STM32F7_I2C_OAR2_OA2MSK_MASK \
119*4882a593Smuzhiyun | STM32F7_I2C_OAR2_OA2_7_MASK \
120*4882a593Smuzhiyun | STM32F7_I2C_OAR2_OA2EN)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* STM32F7 I2C Interrupt Status */
123*4882a593Smuzhiyun #define STM32F7_I2C_ISR_ADDCODE_MASK GENMASK(23, 17)
124*4882a593Smuzhiyun #define STM32F7_I2C_ISR_ADDCODE_GET(n) \
125*4882a593Smuzhiyun (((n) & STM32F7_I2C_ISR_ADDCODE_MASK) >> 17)
126*4882a593Smuzhiyun #define STM32F7_I2C_ISR_DIR BIT(16)
127*4882a593Smuzhiyun #define STM32F7_I2C_ISR_BUSY BIT(15)
128*4882a593Smuzhiyun #define STM32F7_I2C_ISR_PECERR BIT(11)
129*4882a593Smuzhiyun #define STM32F7_I2C_ISR_ARLO BIT(9)
130*4882a593Smuzhiyun #define STM32F7_I2C_ISR_BERR BIT(8)
131*4882a593Smuzhiyun #define STM32F7_I2C_ISR_TCR BIT(7)
132*4882a593Smuzhiyun #define STM32F7_I2C_ISR_TC BIT(6)
133*4882a593Smuzhiyun #define STM32F7_I2C_ISR_STOPF BIT(5)
134*4882a593Smuzhiyun #define STM32F7_I2C_ISR_NACKF BIT(4)
135*4882a593Smuzhiyun #define STM32F7_I2C_ISR_ADDR BIT(3)
136*4882a593Smuzhiyun #define STM32F7_I2C_ISR_RXNE BIT(2)
137*4882a593Smuzhiyun #define STM32F7_I2C_ISR_TXIS BIT(1)
138*4882a593Smuzhiyun #define STM32F7_I2C_ISR_TXE BIT(0)
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* STM32F7 I2C Interrupt Clear */
141*4882a593Smuzhiyun #define STM32F7_I2C_ICR_PECCF BIT(11)
142*4882a593Smuzhiyun #define STM32F7_I2C_ICR_ARLOCF BIT(9)
143*4882a593Smuzhiyun #define STM32F7_I2C_ICR_BERRCF BIT(8)
144*4882a593Smuzhiyun #define STM32F7_I2C_ICR_STOPCF BIT(5)
145*4882a593Smuzhiyun #define STM32F7_I2C_ICR_NACKCF BIT(4)
146*4882a593Smuzhiyun #define STM32F7_I2C_ICR_ADDRCF BIT(3)
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* STM32F7 I2C Timing */
149*4882a593Smuzhiyun #define STM32F7_I2C_TIMINGR_PRESC(n) (((n) & 0xf) << 28)
150*4882a593Smuzhiyun #define STM32F7_I2C_TIMINGR_SCLDEL(n) (((n) & 0xf) << 20)
151*4882a593Smuzhiyun #define STM32F7_I2C_TIMINGR_SDADEL(n) (((n) & 0xf) << 16)
152*4882a593Smuzhiyun #define STM32F7_I2C_TIMINGR_SCLH(n) (((n) & 0xff) << 8)
153*4882a593Smuzhiyun #define STM32F7_I2C_TIMINGR_SCLL(n) ((n) & 0xff)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define STM32F7_I2C_MAX_LEN 0xff
156*4882a593Smuzhiyun #define STM32F7_I2C_DMA_LEN_MIN 0x16
157*4882a593Smuzhiyun enum {
158*4882a593Smuzhiyun STM32F7_SLAVE_HOSTNOTIFY,
159*4882a593Smuzhiyun STM32F7_SLAVE_7_10_BITS_ADDR,
160*4882a593Smuzhiyun STM32F7_SLAVE_7_BITS_ADDR,
161*4882a593Smuzhiyun STM32F7_I2C_MAX_SLAVE
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define STM32F7_I2C_DNF_DEFAULT 0
165*4882a593Smuzhiyun #define STM32F7_I2C_DNF_MAX 15
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define STM32F7_I2C_ANALOG_FILTER_ENABLE 1
168*4882a593Smuzhiyun #define STM32F7_I2C_ANALOG_FILTER_DELAY_MIN 50 /* ns */
169*4882a593Smuzhiyun #define STM32F7_I2C_ANALOG_FILTER_DELAY_MAX 260 /* ns */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define STM32F7_I2C_RISE_TIME_DEFAULT 25 /* ns */
172*4882a593Smuzhiyun #define STM32F7_I2C_FALL_TIME_DEFAULT 10 /* ns */
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define STM32F7_PRESC_MAX BIT(4)
175*4882a593Smuzhiyun #define STM32F7_SCLDEL_MAX BIT(4)
176*4882a593Smuzhiyun #define STM32F7_SDADEL_MAX BIT(4)
177*4882a593Smuzhiyun #define STM32F7_SCLH_MAX BIT(8)
178*4882a593Smuzhiyun #define STM32F7_SCLL_MAX BIT(8)
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #define STM32F7_AUTOSUSPEND_DELAY (HZ / 100)
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /**
183*4882a593Smuzhiyun * struct stm32f7_i2c_regs - i2c f7 registers backup
184*4882a593Smuzhiyun * @cr1: Control register 1
185*4882a593Smuzhiyun * @cr2: Control register 2
186*4882a593Smuzhiyun * @oar1: Own address 1 register
187*4882a593Smuzhiyun * @oar2: Own address 2 register
188*4882a593Smuzhiyun * @tmgr: Timing register
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun struct stm32f7_i2c_regs {
191*4882a593Smuzhiyun u32 cr1;
192*4882a593Smuzhiyun u32 cr2;
193*4882a593Smuzhiyun u32 oar1;
194*4882a593Smuzhiyun u32 oar2;
195*4882a593Smuzhiyun u32 tmgr;
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /**
199*4882a593Smuzhiyun * struct stm32f7_i2c_spec - private i2c specification timing
200*4882a593Smuzhiyun * @rate: I2C bus speed (Hz)
201*4882a593Smuzhiyun * @fall_max: Max fall time of both SDA and SCL signals (ns)
202*4882a593Smuzhiyun * @rise_max: Max rise time of both SDA and SCL signals (ns)
203*4882a593Smuzhiyun * @hddat_min: Min data hold time (ns)
204*4882a593Smuzhiyun * @vddat_max: Max data valid time (ns)
205*4882a593Smuzhiyun * @sudat_min: Min data setup time (ns)
206*4882a593Smuzhiyun * @l_min: Min low period of the SCL clock (ns)
207*4882a593Smuzhiyun * @h_min: Min high period of the SCL clock (ns)
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun struct stm32f7_i2c_spec {
210*4882a593Smuzhiyun u32 rate;
211*4882a593Smuzhiyun u32 fall_max;
212*4882a593Smuzhiyun u32 rise_max;
213*4882a593Smuzhiyun u32 hddat_min;
214*4882a593Smuzhiyun u32 vddat_max;
215*4882a593Smuzhiyun u32 sudat_min;
216*4882a593Smuzhiyun u32 l_min;
217*4882a593Smuzhiyun u32 h_min;
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /**
221*4882a593Smuzhiyun * struct stm32f7_i2c_setup - private I2C timing setup parameters
222*4882a593Smuzhiyun * @speed_freq: I2C speed frequency (Hz)
223*4882a593Smuzhiyun * @clock_src: I2C clock source frequency (Hz)
224*4882a593Smuzhiyun * @rise_time: Rise time (ns)
225*4882a593Smuzhiyun * @fall_time: Fall time (ns)
226*4882a593Smuzhiyun * @dnf: Digital filter coefficient (0-16)
227*4882a593Smuzhiyun * @analog_filter: Analog filter delay (On/Off)
228*4882a593Smuzhiyun * @fmp_clr_offset: Fast Mode Plus clear register offset from set register
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun struct stm32f7_i2c_setup {
231*4882a593Smuzhiyun u32 speed_freq;
232*4882a593Smuzhiyun u32 clock_src;
233*4882a593Smuzhiyun u32 rise_time;
234*4882a593Smuzhiyun u32 fall_time;
235*4882a593Smuzhiyun u8 dnf;
236*4882a593Smuzhiyun bool analog_filter;
237*4882a593Smuzhiyun u32 fmp_clr_offset;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /**
241*4882a593Smuzhiyun * struct stm32f7_i2c_timings - private I2C output parameters
242*4882a593Smuzhiyun * @node: List entry
243*4882a593Smuzhiyun * @presc: Prescaler value
244*4882a593Smuzhiyun * @scldel: Data setup time
245*4882a593Smuzhiyun * @sdadel: Data hold time
246*4882a593Smuzhiyun * @sclh: SCL high period (master mode)
247*4882a593Smuzhiyun * @scll: SCL low period (master mode)
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun struct stm32f7_i2c_timings {
250*4882a593Smuzhiyun struct list_head node;
251*4882a593Smuzhiyun u8 presc;
252*4882a593Smuzhiyun u8 scldel;
253*4882a593Smuzhiyun u8 sdadel;
254*4882a593Smuzhiyun u8 sclh;
255*4882a593Smuzhiyun u8 scll;
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /**
259*4882a593Smuzhiyun * struct stm32f7_i2c_msg - client specific data
260*4882a593Smuzhiyun * @addr: 8-bit or 10-bit slave addr, including r/w bit
261*4882a593Smuzhiyun * @count: number of bytes to be transferred
262*4882a593Smuzhiyun * @buf: data buffer
263*4882a593Smuzhiyun * @result: result of the transfer
264*4882a593Smuzhiyun * @stop: last I2C msg to be sent, i.e. STOP to be generated
265*4882a593Smuzhiyun * @smbus: boolean to know if the I2C IP is used in SMBus mode
266*4882a593Smuzhiyun * @size: type of SMBus protocol
267*4882a593Smuzhiyun * @read_write: direction of SMBus protocol
268*4882a593Smuzhiyun * SMBus block read and SMBus block write - block read process call protocols
269*4882a593Smuzhiyun * @smbus_buf: buffer to be used for SMBus protocol transfer. It will
270*4882a593Smuzhiyun * contain a maximum of 32 bytes of data + byte command + byte count + PEC
271*4882a593Smuzhiyun * This buffer has to be 32-bit aligned to be compliant with memory address
272*4882a593Smuzhiyun * register in DMA mode.
273*4882a593Smuzhiyun */
274*4882a593Smuzhiyun struct stm32f7_i2c_msg {
275*4882a593Smuzhiyun u16 addr;
276*4882a593Smuzhiyun u32 count;
277*4882a593Smuzhiyun u8 *buf;
278*4882a593Smuzhiyun int result;
279*4882a593Smuzhiyun bool stop;
280*4882a593Smuzhiyun bool smbus;
281*4882a593Smuzhiyun int size;
282*4882a593Smuzhiyun char read_write;
283*4882a593Smuzhiyun u8 smbus_buf[I2C_SMBUS_BLOCK_MAX + 3] __aligned(4);
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /**
287*4882a593Smuzhiyun * struct stm32f7_i2c_dev - private data of the controller
288*4882a593Smuzhiyun * @adap: I2C adapter for this controller
289*4882a593Smuzhiyun * @dev: device for this controller
290*4882a593Smuzhiyun * @base: virtual memory area
291*4882a593Smuzhiyun * @complete: completion of I2C message
292*4882a593Smuzhiyun * @clk: hw i2c clock
293*4882a593Smuzhiyun * @bus_rate: I2C clock frequency of the controller
294*4882a593Smuzhiyun * @msg: Pointer to data to be written
295*4882a593Smuzhiyun * @msg_num: number of I2C messages to be executed
296*4882a593Smuzhiyun * @msg_id: message identifiant
297*4882a593Smuzhiyun * @f7_msg: customized i2c msg for driver usage
298*4882a593Smuzhiyun * @setup: I2C timing input setup
299*4882a593Smuzhiyun * @timing: I2C computed timings
300*4882a593Smuzhiyun * @slave: list of slave devices registered on the I2C bus
301*4882a593Smuzhiyun * @slave_running: slave device currently used
302*4882a593Smuzhiyun * @backup_regs: backup of i2c controller registers (for suspend/resume)
303*4882a593Smuzhiyun * @slave_dir: transfer direction for the current slave device
304*4882a593Smuzhiyun * @master_mode: boolean to know in which mode the I2C is running (master or
305*4882a593Smuzhiyun * slave)
306*4882a593Smuzhiyun * @dma: dma data
307*4882a593Smuzhiyun * @use_dma: boolean to know if dma is used in the current transfer
308*4882a593Smuzhiyun * @regmap: holds SYSCFG phandle for Fast Mode Plus bits
309*4882a593Smuzhiyun * @fmp_sreg: register address for setting Fast Mode Plus bits
310*4882a593Smuzhiyun * @fmp_creg: register address for clearing Fast Mode Plus bits
311*4882a593Smuzhiyun * @fmp_mask: mask for Fast Mode Plus bits in set register
312*4882a593Smuzhiyun * @wakeup_src: boolean to know if the device is a wakeup source
313*4882a593Smuzhiyun * @smbus_mode: states that the controller is configured in SMBus mode
314*4882a593Smuzhiyun * @host_notify_client: SMBus host-notify client
315*4882a593Smuzhiyun */
316*4882a593Smuzhiyun struct stm32f7_i2c_dev {
317*4882a593Smuzhiyun struct i2c_adapter adap;
318*4882a593Smuzhiyun struct device *dev;
319*4882a593Smuzhiyun void __iomem *base;
320*4882a593Smuzhiyun struct completion complete;
321*4882a593Smuzhiyun struct clk *clk;
322*4882a593Smuzhiyun unsigned int bus_rate;
323*4882a593Smuzhiyun struct i2c_msg *msg;
324*4882a593Smuzhiyun unsigned int msg_num;
325*4882a593Smuzhiyun unsigned int msg_id;
326*4882a593Smuzhiyun struct stm32f7_i2c_msg f7_msg;
327*4882a593Smuzhiyun struct stm32f7_i2c_setup setup;
328*4882a593Smuzhiyun struct stm32f7_i2c_timings timing;
329*4882a593Smuzhiyun struct i2c_client *slave[STM32F7_I2C_MAX_SLAVE];
330*4882a593Smuzhiyun struct i2c_client *slave_running;
331*4882a593Smuzhiyun struct stm32f7_i2c_regs backup_regs;
332*4882a593Smuzhiyun u32 slave_dir;
333*4882a593Smuzhiyun bool master_mode;
334*4882a593Smuzhiyun struct stm32_i2c_dma *dma;
335*4882a593Smuzhiyun bool use_dma;
336*4882a593Smuzhiyun struct regmap *regmap;
337*4882a593Smuzhiyun u32 fmp_sreg;
338*4882a593Smuzhiyun u32 fmp_creg;
339*4882a593Smuzhiyun u32 fmp_mask;
340*4882a593Smuzhiyun bool wakeup_src;
341*4882a593Smuzhiyun bool smbus_mode;
342*4882a593Smuzhiyun struct i2c_client *host_notify_client;
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /*
346*4882a593Smuzhiyun * All these values are coming from I2C Specification, Version 6.0, 4th of
347*4882a593Smuzhiyun * April 2014.
348*4882a593Smuzhiyun *
349*4882a593Smuzhiyun * Table10. Characteristics of the SDA and SCL bus lines for Standard, Fast,
350*4882a593Smuzhiyun * and Fast-mode Plus I2C-bus devices
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun static struct stm32f7_i2c_spec stm32f7_i2c_specs[] = {
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun .rate = I2C_MAX_STANDARD_MODE_FREQ,
355*4882a593Smuzhiyun .fall_max = 300,
356*4882a593Smuzhiyun .rise_max = 1000,
357*4882a593Smuzhiyun .hddat_min = 0,
358*4882a593Smuzhiyun .vddat_max = 3450,
359*4882a593Smuzhiyun .sudat_min = 250,
360*4882a593Smuzhiyun .l_min = 4700,
361*4882a593Smuzhiyun .h_min = 4000,
362*4882a593Smuzhiyun },
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun .rate = I2C_MAX_FAST_MODE_FREQ,
365*4882a593Smuzhiyun .fall_max = 300,
366*4882a593Smuzhiyun .rise_max = 300,
367*4882a593Smuzhiyun .hddat_min = 0,
368*4882a593Smuzhiyun .vddat_max = 900,
369*4882a593Smuzhiyun .sudat_min = 100,
370*4882a593Smuzhiyun .l_min = 1300,
371*4882a593Smuzhiyun .h_min = 600,
372*4882a593Smuzhiyun },
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun .rate = I2C_MAX_FAST_MODE_PLUS_FREQ,
375*4882a593Smuzhiyun .fall_max = 100,
376*4882a593Smuzhiyun .rise_max = 120,
377*4882a593Smuzhiyun .hddat_min = 0,
378*4882a593Smuzhiyun .vddat_max = 450,
379*4882a593Smuzhiyun .sudat_min = 50,
380*4882a593Smuzhiyun .l_min = 500,
381*4882a593Smuzhiyun .h_min = 260,
382*4882a593Smuzhiyun },
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun static const struct stm32f7_i2c_setup stm32f7_setup = {
386*4882a593Smuzhiyun .rise_time = STM32F7_I2C_RISE_TIME_DEFAULT,
387*4882a593Smuzhiyun .fall_time = STM32F7_I2C_FALL_TIME_DEFAULT,
388*4882a593Smuzhiyun .dnf = STM32F7_I2C_DNF_DEFAULT,
389*4882a593Smuzhiyun .analog_filter = STM32F7_I2C_ANALOG_FILTER_ENABLE,
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static const struct stm32f7_i2c_setup stm32mp15_setup = {
393*4882a593Smuzhiyun .rise_time = STM32F7_I2C_RISE_TIME_DEFAULT,
394*4882a593Smuzhiyun .fall_time = STM32F7_I2C_FALL_TIME_DEFAULT,
395*4882a593Smuzhiyun .dnf = STM32F7_I2C_DNF_DEFAULT,
396*4882a593Smuzhiyun .analog_filter = STM32F7_I2C_ANALOG_FILTER_ENABLE,
397*4882a593Smuzhiyun .fmp_clr_offset = 0x40,
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
stm32f7_i2c_set_bits(void __iomem * reg,u32 mask)400*4882a593Smuzhiyun static inline void stm32f7_i2c_set_bits(void __iomem *reg, u32 mask)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun writel_relaxed(readl_relaxed(reg) | mask, reg);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
stm32f7_i2c_clr_bits(void __iomem * reg,u32 mask)405*4882a593Smuzhiyun static inline void stm32f7_i2c_clr_bits(void __iomem *reg, u32 mask)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun writel_relaxed(readl_relaxed(reg) & ~mask, reg);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
stm32f7_i2c_disable_irq(struct stm32f7_i2c_dev * i2c_dev,u32 mask)410*4882a593Smuzhiyun static void stm32f7_i2c_disable_irq(struct stm32f7_i2c_dev *i2c_dev, u32 mask)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1, mask);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
stm32f7_get_specs(u32 rate)415*4882a593Smuzhiyun static struct stm32f7_i2c_spec *stm32f7_get_specs(u32 rate)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun int i;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(stm32f7_i2c_specs); i++)
420*4882a593Smuzhiyun if (rate <= stm32f7_i2c_specs[i].rate)
421*4882a593Smuzhiyun return &stm32f7_i2c_specs[i];
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun #define RATE_MIN(rate) ((rate) * 8 / 10)
stm32f7_i2c_compute_timing(struct stm32f7_i2c_dev * i2c_dev,struct stm32f7_i2c_setup * setup,struct stm32f7_i2c_timings * output)427*4882a593Smuzhiyun static int stm32f7_i2c_compute_timing(struct stm32f7_i2c_dev *i2c_dev,
428*4882a593Smuzhiyun struct stm32f7_i2c_setup *setup,
429*4882a593Smuzhiyun struct stm32f7_i2c_timings *output)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun struct stm32f7_i2c_spec *specs;
432*4882a593Smuzhiyun u32 p_prev = STM32F7_PRESC_MAX;
433*4882a593Smuzhiyun u32 i2cclk = DIV_ROUND_CLOSEST(NSEC_PER_SEC,
434*4882a593Smuzhiyun setup->clock_src);
435*4882a593Smuzhiyun u32 i2cbus = DIV_ROUND_CLOSEST(NSEC_PER_SEC,
436*4882a593Smuzhiyun setup->speed_freq);
437*4882a593Smuzhiyun u32 clk_error_prev = i2cbus;
438*4882a593Smuzhiyun u32 tsync;
439*4882a593Smuzhiyun u32 af_delay_min, af_delay_max;
440*4882a593Smuzhiyun u32 dnf_delay;
441*4882a593Smuzhiyun u32 clk_min, clk_max;
442*4882a593Smuzhiyun int sdadel_min, sdadel_max;
443*4882a593Smuzhiyun int scldel_min;
444*4882a593Smuzhiyun struct stm32f7_i2c_timings *v, *_v, *s;
445*4882a593Smuzhiyun struct list_head solutions;
446*4882a593Smuzhiyun u16 p, l, a, h;
447*4882a593Smuzhiyun int ret = 0;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun specs = stm32f7_get_specs(setup->speed_freq);
450*4882a593Smuzhiyun if (specs == ERR_PTR(-EINVAL)) {
451*4882a593Smuzhiyun dev_err(i2c_dev->dev, "speed out of bound {%d}\n",
452*4882a593Smuzhiyun setup->speed_freq);
453*4882a593Smuzhiyun return -EINVAL;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if ((setup->rise_time > specs->rise_max) ||
457*4882a593Smuzhiyun (setup->fall_time > specs->fall_max)) {
458*4882a593Smuzhiyun dev_err(i2c_dev->dev,
459*4882a593Smuzhiyun "timings out of bound Rise{%d>%d}/Fall{%d>%d}\n",
460*4882a593Smuzhiyun setup->rise_time, specs->rise_max,
461*4882a593Smuzhiyun setup->fall_time, specs->fall_max);
462*4882a593Smuzhiyun return -EINVAL;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (setup->dnf > STM32F7_I2C_DNF_MAX) {
466*4882a593Smuzhiyun dev_err(i2c_dev->dev,
467*4882a593Smuzhiyun "DNF out of bound %d/%d\n",
468*4882a593Smuzhiyun setup->dnf, STM32F7_I2C_DNF_MAX);
469*4882a593Smuzhiyun return -EINVAL;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Analog and Digital Filters */
473*4882a593Smuzhiyun af_delay_min =
474*4882a593Smuzhiyun (setup->analog_filter ?
475*4882a593Smuzhiyun STM32F7_I2C_ANALOG_FILTER_DELAY_MIN : 0);
476*4882a593Smuzhiyun af_delay_max =
477*4882a593Smuzhiyun (setup->analog_filter ?
478*4882a593Smuzhiyun STM32F7_I2C_ANALOG_FILTER_DELAY_MAX : 0);
479*4882a593Smuzhiyun dnf_delay = setup->dnf * i2cclk;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun sdadel_min = specs->hddat_min + setup->fall_time -
482*4882a593Smuzhiyun af_delay_min - (setup->dnf + 3) * i2cclk;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun sdadel_max = specs->vddat_max - setup->rise_time -
485*4882a593Smuzhiyun af_delay_max - (setup->dnf + 4) * i2cclk;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun scldel_min = setup->rise_time + specs->sudat_min;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if (sdadel_min < 0)
490*4882a593Smuzhiyun sdadel_min = 0;
491*4882a593Smuzhiyun if (sdadel_max < 0)
492*4882a593Smuzhiyun sdadel_max = 0;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "SDADEL(min/max): %i/%i, SCLDEL(Min): %i\n",
495*4882a593Smuzhiyun sdadel_min, sdadel_max, scldel_min);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun INIT_LIST_HEAD(&solutions);
498*4882a593Smuzhiyun /* Compute possible values for PRESC, SCLDEL and SDADEL */
499*4882a593Smuzhiyun for (p = 0; p < STM32F7_PRESC_MAX; p++) {
500*4882a593Smuzhiyun for (l = 0; l < STM32F7_SCLDEL_MAX; l++) {
501*4882a593Smuzhiyun u32 scldel = (l + 1) * (p + 1) * i2cclk;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (scldel < scldel_min)
504*4882a593Smuzhiyun continue;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun for (a = 0; a < STM32F7_SDADEL_MAX; a++) {
507*4882a593Smuzhiyun u32 sdadel = (a * (p + 1) + 1) * i2cclk;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (((sdadel >= sdadel_min) &&
510*4882a593Smuzhiyun (sdadel <= sdadel_max)) &&
511*4882a593Smuzhiyun (p != p_prev)) {
512*4882a593Smuzhiyun v = kmalloc(sizeof(*v), GFP_KERNEL);
513*4882a593Smuzhiyun if (!v) {
514*4882a593Smuzhiyun ret = -ENOMEM;
515*4882a593Smuzhiyun goto exit;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun v->presc = p;
519*4882a593Smuzhiyun v->scldel = l;
520*4882a593Smuzhiyun v->sdadel = a;
521*4882a593Smuzhiyun p_prev = p;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun list_add_tail(&v->node,
524*4882a593Smuzhiyun &solutions);
525*4882a593Smuzhiyun break;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun if (p_prev == p)
530*4882a593Smuzhiyun break;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (list_empty(&solutions)) {
535*4882a593Smuzhiyun dev_err(i2c_dev->dev, "no Prescaler solution\n");
536*4882a593Smuzhiyun ret = -EPERM;
537*4882a593Smuzhiyun goto exit;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun tsync = af_delay_min + dnf_delay + (2 * i2cclk);
541*4882a593Smuzhiyun s = NULL;
542*4882a593Smuzhiyun clk_max = NSEC_PER_SEC / RATE_MIN(setup->speed_freq);
543*4882a593Smuzhiyun clk_min = NSEC_PER_SEC / setup->speed_freq;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /*
546*4882a593Smuzhiyun * Among Prescaler possibilities discovered above figures out SCL Low
547*4882a593Smuzhiyun * and High Period. Provided:
548*4882a593Smuzhiyun * - SCL Low Period has to be higher than SCL Clock Low Period
549*4882a593Smuzhiyun * defined by I2C Specification. I2C Clock has to be lower than
550*4882a593Smuzhiyun * (SCL Low Period - Analog/Digital filters) / 4.
551*4882a593Smuzhiyun * - SCL High Period has to be lower than SCL Clock High Period
552*4882a593Smuzhiyun * defined by I2C Specification
553*4882a593Smuzhiyun * - I2C Clock has to be lower than SCL High Period
554*4882a593Smuzhiyun */
555*4882a593Smuzhiyun list_for_each_entry(v, &solutions, node) {
556*4882a593Smuzhiyun u32 prescaler = (v->presc + 1) * i2cclk;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun for (l = 0; l < STM32F7_SCLL_MAX; l++) {
559*4882a593Smuzhiyun u32 tscl_l = (l + 1) * prescaler + tsync;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if ((tscl_l < specs->l_min) ||
562*4882a593Smuzhiyun (i2cclk >=
563*4882a593Smuzhiyun ((tscl_l - af_delay_min - dnf_delay) / 4))) {
564*4882a593Smuzhiyun continue;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun for (h = 0; h < STM32F7_SCLH_MAX; h++) {
568*4882a593Smuzhiyun u32 tscl_h = (h + 1) * prescaler + tsync;
569*4882a593Smuzhiyun u32 tscl = tscl_l + tscl_h +
570*4882a593Smuzhiyun setup->rise_time + setup->fall_time;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun if ((tscl >= clk_min) && (tscl <= clk_max) &&
573*4882a593Smuzhiyun (tscl_h >= specs->h_min) &&
574*4882a593Smuzhiyun (i2cclk < tscl_h)) {
575*4882a593Smuzhiyun int clk_error = tscl - i2cbus;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if (clk_error < 0)
578*4882a593Smuzhiyun clk_error = -clk_error;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if (clk_error < clk_error_prev) {
581*4882a593Smuzhiyun clk_error_prev = clk_error;
582*4882a593Smuzhiyun v->scll = l;
583*4882a593Smuzhiyun v->sclh = h;
584*4882a593Smuzhiyun s = v;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (!s) {
592*4882a593Smuzhiyun dev_err(i2c_dev->dev, "no solution at all\n");
593*4882a593Smuzhiyun ret = -EPERM;
594*4882a593Smuzhiyun goto exit;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun output->presc = s->presc;
598*4882a593Smuzhiyun output->scldel = s->scldel;
599*4882a593Smuzhiyun output->sdadel = s->sdadel;
600*4882a593Smuzhiyun output->scll = s->scll;
601*4882a593Smuzhiyun output->sclh = s->sclh;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun dev_dbg(i2c_dev->dev,
604*4882a593Smuzhiyun "Presc: %i, scldel: %i, sdadel: %i, scll: %i, sclh: %i\n",
605*4882a593Smuzhiyun output->presc,
606*4882a593Smuzhiyun output->scldel, output->sdadel,
607*4882a593Smuzhiyun output->scll, output->sclh);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun exit:
610*4882a593Smuzhiyun /* Release list and memory */
611*4882a593Smuzhiyun list_for_each_entry_safe(v, _v, &solutions, node) {
612*4882a593Smuzhiyun list_del(&v->node);
613*4882a593Smuzhiyun kfree(v);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun return ret;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
stm32f7_get_lower_rate(u32 rate)619*4882a593Smuzhiyun static u32 stm32f7_get_lower_rate(u32 rate)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun int i = ARRAY_SIZE(stm32f7_i2c_specs);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun while (--i)
624*4882a593Smuzhiyun if (stm32f7_i2c_specs[i].rate < rate)
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun return stm32f7_i2c_specs[i].rate;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
stm32f7_i2c_setup_timing(struct stm32f7_i2c_dev * i2c_dev,struct stm32f7_i2c_setup * setup)630*4882a593Smuzhiyun static int stm32f7_i2c_setup_timing(struct stm32f7_i2c_dev *i2c_dev,
631*4882a593Smuzhiyun struct stm32f7_i2c_setup *setup)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun struct i2c_timings timings, *t = &timings;
634*4882a593Smuzhiyun int ret = 0;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun t->bus_freq_hz = I2C_MAX_STANDARD_MODE_FREQ;
637*4882a593Smuzhiyun t->scl_rise_ns = i2c_dev->setup.rise_time;
638*4882a593Smuzhiyun t->scl_fall_ns = i2c_dev->setup.fall_time;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun i2c_parse_fw_timings(i2c_dev->dev, t, false);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (t->bus_freq_hz > I2C_MAX_FAST_MODE_PLUS_FREQ) {
643*4882a593Smuzhiyun dev_err(i2c_dev->dev, "Invalid bus speed (%i>%i)\n",
644*4882a593Smuzhiyun t->bus_freq_hz, I2C_MAX_FAST_MODE_PLUS_FREQ);
645*4882a593Smuzhiyun return -EINVAL;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun setup->speed_freq = t->bus_freq_hz;
649*4882a593Smuzhiyun i2c_dev->setup.rise_time = t->scl_rise_ns;
650*4882a593Smuzhiyun i2c_dev->setup.fall_time = t->scl_fall_ns;
651*4882a593Smuzhiyun setup->clock_src = clk_get_rate(i2c_dev->clk);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (!setup->clock_src) {
654*4882a593Smuzhiyun dev_err(i2c_dev->dev, "clock rate is 0\n");
655*4882a593Smuzhiyun return -EINVAL;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun do {
659*4882a593Smuzhiyun ret = stm32f7_i2c_compute_timing(i2c_dev, setup,
660*4882a593Smuzhiyun &i2c_dev->timing);
661*4882a593Smuzhiyun if (ret) {
662*4882a593Smuzhiyun dev_err(i2c_dev->dev,
663*4882a593Smuzhiyun "failed to compute I2C timings.\n");
664*4882a593Smuzhiyun if (setup->speed_freq <= I2C_MAX_STANDARD_MODE_FREQ)
665*4882a593Smuzhiyun break;
666*4882a593Smuzhiyun setup->speed_freq =
667*4882a593Smuzhiyun stm32f7_get_lower_rate(setup->speed_freq);
668*4882a593Smuzhiyun dev_warn(i2c_dev->dev,
669*4882a593Smuzhiyun "downgrade I2C Speed Freq to (%i)\n",
670*4882a593Smuzhiyun setup->speed_freq);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun } while (ret);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (ret) {
675*4882a593Smuzhiyun dev_err(i2c_dev->dev, "Impossible to compute I2C timings.\n");
676*4882a593Smuzhiyun return ret;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "I2C Speed(%i), Clk Source(%i)\n",
680*4882a593Smuzhiyun setup->speed_freq, setup->clock_src);
681*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "I2C Rise(%i) and Fall(%i) Time\n",
682*4882a593Smuzhiyun setup->rise_time, setup->fall_time);
683*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "I2C Analog Filter(%s), DNF(%i)\n",
684*4882a593Smuzhiyun (setup->analog_filter ? "On" : "Off"), setup->dnf);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun i2c_dev->bus_rate = setup->speed_freq;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun return 0;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
stm32f7_i2c_disable_dma_req(struct stm32f7_i2c_dev * i2c_dev)691*4882a593Smuzhiyun static void stm32f7_i2c_disable_dma_req(struct stm32f7_i2c_dev *i2c_dev)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
694*4882a593Smuzhiyun u32 mask = STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR1, mask);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
stm32f7_i2c_dma_callback(void * arg)699*4882a593Smuzhiyun static void stm32f7_i2c_dma_callback(void *arg)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = (struct stm32f7_i2c_dev *)arg;
702*4882a593Smuzhiyun struct stm32_i2c_dma *dma = i2c_dev->dma;
703*4882a593Smuzhiyun struct device *dev = dma->chan_using->device->dev;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun stm32f7_i2c_disable_dma_req(i2c_dev);
706*4882a593Smuzhiyun dma_unmap_single(dev, dma->dma_buf, dma->dma_len, dma->dma_data_dir);
707*4882a593Smuzhiyun complete(&dma->dma_complete);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
stm32f7_i2c_hw_config(struct stm32f7_i2c_dev * i2c_dev)710*4882a593Smuzhiyun static void stm32f7_i2c_hw_config(struct stm32f7_i2c_dev *i2c_dev)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun struct stm32f7_i2c_timings *t = &i2c_dev->timing;
713*4882a593Smuzhiyun u32 timing = 0;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* Timing settings */
716*4882a593Smuzhiyun timing |= STM32F7_I2C_TIMINGR_PRESC(t->presc);
717*4882a593Smuzhiyun timing |= STM32F7_I2C_TIMINGR_SCLDEL(t->scldel);
718*4882a593Smuzhiyun timing |= STM32F7_I2C_TIMINGR_SDADEL(t->sdadel);
719*4882a593Smuzhiyun timing |= STM32F7_I2C_TIMINGR_SCLH(t->sclh);
720*4882a593Smuzhiyun timing |= STM32F7_I2C_TIMINGR_SCLL(t->scll);
721*4882a593Smuzhiyun writel_relaxed(timing, i2c_dev->base + STM32F7_I2C_TIMINGR);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* Enable I2C */
724*4882a593Smuzhiyun if (i2c_dev->setup.analog_filter)
725*4882a593Smuzhiyun stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1,
726*4882a593Smuzhiyun STM32F7_I2C_CR1_ANFOFF);
727*4882a593Smuzhiyun else
728*4882a593Smuzhiyun stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1,
729*4882a593Smuzhiyun STM32F7_I2C_CR1_ANFOFF);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* Program the Digital Filter */
732*4882a593Smuzhiyun stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1,
733*4882a593Smuzhiyun STM32F7_I2C_CR1_DNF_MASK);
734*4882a593Smuzhiyun stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1,
735*4882a593Smuzhiyun STM32F7_I2C_CR1_DNF(i2c_dev->setup.dnf));
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1,
738*4882a593Smuzhiyun STM32F7_I2C_CR1_PE);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
stm32f7_i2c_write_tx_data(struct stm32f7_i2c_dev * i2c_dev)741*4882a593Smuzhiyun static void stm32f7_i2c_write_tx_data(struct stm32f7_i2c_dev *i2c_dev)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
744*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if (f7_msg->count) {
747*4882a593Smuzhiyun writeb_relaxed(*f7_msg->buf++, base + STM32F7_I2C_TXDR);
748*4882a593Smuzhiyun f7_msg->count--;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
stm32f7_i2c_read_rx_data(struct stm32f7_i2c_dev * i2c_dev)752*4882a593Smuzhiyun static void stm32f7_i2c_read_rx_data(struct stm32f7_i2c_dev *i2c_dev)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
755*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (f7_msg->count) {
758*4882a593Smuzhiyun *f7_msg->buf++ = readb_relaxed(base + STM32F7_I2C_RXDR);
759*4882a593Smuzhiyun f7_msg->count--;
760*4882a593Smuzhiyun } else {
761*4882a593Smuzhiyun /* Flush RX buffer has no data is expected */
762*4882a593Smuzhiyun readb_relaxed(base + STM32F7_I2C_RXDR);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
stm32f7_i2c_reload(struct stm32f7_i2c_dev * i2c_dev)766*4882a593Smuzhiyun static void stm32f7_i2c_reload(struct stm32f7_i2c_dev *i2c_dev)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
769*4882a593Smuzhiyun u32 cr2;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun if (i2c_dev->use_dma)
772*4882a593Smuzhiyun f7_msg->count -= STM32F7_I2C_MAX_LEN;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_NBYTES_MASK;
777*4882a593Smuzhiyun if (f7_msg->count > STM32F7_I2C_MAX_LEN) {
778*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_NBYTES(STM32F7_I2C_MAX_LEN);
779*4882a593Smuzhiyun } else {
780*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_RELOAD;
781*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
stm32f7_i2c_smbus_reload(struct stm32f7_i2c_dev * i2c_dev)787*4882a593Smuzhiyun static void stm32f7_i2c_smbus_reload(struct stm32f7_i2c_dev *i2c_dev)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
790*4882a593Smuzhiyun u32 cr2;
791*4882a593Smuzhiyun u8 *val;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /*
794*4882a593Smuzhiyun * For I2C_SMBUS_BLOCK_DATA && I2C_SMBUS_BLOCK_PROC_CALL, the first
795*4882a593Smuzhiyun * data received inform us how many data will follow.
796*4882a593Smuzhiyun */
797*4882a593Smuzhiyun stm32f7_i2c_read_rx_data(i2c_dev);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /*
800*4882a593Smuzhiyun * Update NBYTES with the value read to continue the transfer
801*4882a593Smuzhiyun */
802*4882a593Smuzhiyun val = f7_msg->buf - sizeof(u8);
803*4882a593Smuzhiyun f7_msg->count = *val;
804*4882a593Smuzhiyun cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
805*4882a593Smuzhiyun cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK | STM32F7_I2C_CR2_RELOAD);
806*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
807*4882a593Smuzhiyun writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
stm32f7_i2c_release_bus(struct i2c_adapter * i2c_adap)810*4882a593Smuzhiyun static int stm32f7_i2c_release_bus(struct i2c_adapter *i2c_adap)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(i2c_adap);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun dev_info(i2c_dev->dev, "Trying to recover bus\n");
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1,
817*4882a593Smuzhiyun STM32F7_I2C_CR1_PE);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun stm32f7_i2c_hw_config(i2c_dev);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun return 0;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
stm32f7_i2c_wait_free_bus(struct stm32f7_i2c_dev * i2c_dev)824*4882a593Smuzhiyun static int stm32f7_i2c_wait_free_bus(struct stm32f7_i2c_dev *i2c_dev)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun u32 status;
827*4882a593Smuzhiyun int ret;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(i2c_dev->base + STM32F7_I2C_ISR,
830*4882a593Smuzhiyun status,
831*4882a593Smuzhiyun !(status & STM32F7_I2C_ISR_BUSY),
832*4882a593Smuzhiyun 10, 1000);
833*4882a593Smuzhiyun if (!ret)
834*4882a593Smuzhiyun return 0;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun dev_info(i2c_dev->dev, "bus busy\n");
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun ret = stm32f7_i2c_release_bus(&i2c_dev->adap);
839*4882a593Smuzhiyun if (ret) {
840*4882a593Smuzhiyun dev_err(i2c_dev->dev, "Failed to recover the bus (%d)\n", ret);
841*4882a593Smuzhiyun return ret;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun return -EBUSY;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
stm32f7_i2c_xfer_msg(struct stm32f7_i2c_dev * i2c_dev,struct i2c_msg * msg)847*4882a593Smuzhiyun static void stm32f7_i2c_xfer_msg(struct stm32f7_i2c_dev *i2c_dev,
848*4882a593Smuzhiyun struct i2c_msg *msg)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
851*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
852*4882a593Smuzhiyun u32 cr1, cr2;
853*4882a593Smuzhiyun int ret;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun f7_msg->addr = msg->addr;
856*4882a593Smuzhiyun f7_msg->buf = msg->buf;
857*4882a593Smuzhiyun f7_msg->count = msg->len;
858*4882a593Smuzhiyun f7_msg->result = 0;
859*4882a593Smuzhiyun f7_msg->stop = (i2c_dev->msg_id >= i2c_dev->msg_num - 1);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun reinit_completion(&i2c_dev->complete);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun cr1 = readl_relaxed(base + STM32F7_I2C_CR1);
864*4882a593Smuzhiyun cr2 = readl_relaxed(base + STM32F7_I2C_CR2);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* Set transfer direction */
867*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
868*4882a593Smuzhiyun if (msg->flags & I2C_M_RD)
869*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_RD_WRN;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun /* Set slave address */
872*4882a593Smuzhiyun cr2 &= ~(STM32F7_I2C_CR2_HEAD10R | STM32F7_I2C_CR2_ADD10);
873*4882a593Smuzhiyun if (msg->flags & I2C_M_TEN) {
874*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_SADD10_MASK;
875*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_SADD10(f7_msg->addr);
876*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_ADD10;
877*4882a593Smuzhiyun } else {
878*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_SADD7_MASK;
879*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_SADD7(f7_msg->addr);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* Set nb bytes to transfer and reload if needed */
883*4882a593Smuzhiyun cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK | STM32F7_I2C_CR2_RELOAD);
884*4882a593Smuzhiyun if (f7_msg->count > STM32F7_I2C_MAX_LEN) {
885*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_NBYTES(STM32F7_I2C_MAX_LEN);
886*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_RELOAD;
887*4882a593Smuzhiyun } else {
888*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /* Enable NACK, STOP, error and transfer complete interrupts */
892*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_ERRIE | STM32F7_I2C_CR1_TCIE |
893*4882a593Smuzhiyun STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* Clear DMA req and TX/RX interrupt */
896*4882a593Smuzhiyun cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE |
897*4882a593Smuzhiyun STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* Configure DMA or enable RX/TX interrupt */
900*4882a593Smuzhiyun i2c_dev->use_dma = false;
901*4882a593Smuzhiyun if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN) {
902*4882a593Smuzhiyun ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma,
903*4882a593Smuzhiyun msg->flags & I2C_M_RD,
904*4882a593Smuzhiyun f7_msg->count, f7_msg->buf,
905*4882a593Smuzhiyun stm32f7_i2c_dma_callback,
906*4882a593Smuzhiyun i2c_dev);
907*4882a593Smuzhiyun if (!ret)
908*4882a593Smuzhiyun i2c_dev->use_dma = true;
909*4882a593Smuzhiyun else
910*4882a593Smuzhiyun dev_warn(i2c_dev->dev, "can't use DMA\n");
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (!i2c_dev->use_dma) {
914*4882a593Smuzhiyun if (msg->flags & I2C_M_RD)
915*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_RXIE;
916*4882a593Smuzhiyun else
917*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_TXIE;
918*4882a593Smuzhiyun } else {
919*4882a593Smuzhiyun if (msg->flags & I2C_M_RD)
920*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_RXDMAEN;
921*4882a593Smuzhiyun else
922*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_TXDMAEN;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /* Configure Start/Repeated Start */
926*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_START;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun i2c_dev->master_mode = true;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun /* Write configurations registers */
931*4882a593Smuzhiyun writel_relaxed(cr1, base + STM32F7_I2C_CR1);
932*4882a593Smuzhiyun writel_relaxed(cr2, base + STM32F7_I2C_CR2);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
stm32f7_i2c_smbus_xfer_msg(struct stm32f7_i2c_dev * i2c_dev,unsigned short flags,u8 command,union i2c_smbus_data * data)935*4882a593Smuzhiyun static int stm32f7_i2c_smbus_xfer_msg(struct stm32f7_i2c_dev *i2c_dev,
936*4882a593Smuzhiyun unsigned short flags, u8 command,
937*4882a593Smuzhiyun union i2c_smbus_data *data)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
940*4882a593Smuzhiyun struct device *dev = i2c_dev->dev;
941*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
942*4882a593Smuzhiyun u32 cr1, cr2;
943*4882a593Smuzhiyun int i, ret;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun f7_msg->result = 0;
946*4882a593Smuzhiyun reinit_completion(&i2c_dev->complete);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun cr2 = readl_relaxed(base + STM32F7_I2C_CR2);
949*4882a593Smuzhiyun cr1 = readl_relaxed(base + STM32F7_I2C_CR1);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* Set transfer direction */
952*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
953*4882a593Smuzhiyun if (f7_msg->read_write)
954*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_RD_WRN;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* Set slave address */
957*4882a593Smuzhiyun cr2 &= ~(STM32F7_I2C_CR2_ADD10 | STM32F7_I2C_CR2_SADD7_MASK);
958*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_SADD7(f7_msg->addr);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun f7_msg->smbus_buf[0] = command;
961*4882a593Smuzhiyun switch (f7_msg->size) {
962*4882a593Smuzhiyun case I2C_SMBUS_QUICK:
963*4882a593Smuzhiyun f7_msg->stop = true;
964*4882a593Smuzhiyun f7_msg->count = 0;
965*4882a593Smuzhiyun break;
966*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
967*4882a593Smuzhiyun f7_msg->stop = true;
968*4882a593Smuzhiyun f7_msg->count = 1;
969*4882a593Smuzhiyun break;
970*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
971*4882a593Smuzhiyun if (f7_msg->read_write) {
972*4882a593Smuzhiyun f7_msg->stop = false;
973*4882a593Smuzhiyun f7_msg->count = 1;
974*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
975*4882a593Smuzhiyun } else {
976*4882a593Smuzhiyun f7_msg->stop = true;
977*4882a593Smuzhiyun f7_msg->count = 2;
978*4882a593Smuzhiyun f7_msg->smbus_buf[1] = data->byte;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun break;
981*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
982*4882a593Smuzhiyun if (f7_msg->read_write) {
983*4882a593Smuzhiyun f7_msg->stop = false;
984*4882a593Smuzhiyun f7_msg->count = 1;
985*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
986*4882a593Smuzhiyun } else {
987*4882a593Smuzhiyun f7_msg->stop = true;
988*4882a593Smuzhiyun f7_msg->count = 3;
989*4882a593Smuzhiyun f7_msg->smbus_buf[1] = data->word & 0xff;
990*4882a593Smuzhiyun f7_msg->smbus_buf[2] = data->word >> 8;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_DATA:
994*4882a593Smuzhiyun if (f7_msg->read_write) {
995*4882a593Smuzhiyun f7_msg->stop = false;
996*4882a593Smuzhiyun f7_msg->count = 1;
997*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
998*4882a593Smuzhiyun } else {
999*4882a593Smuzhiyun f7_msg->stop = true;
1000*4882a593Smuzhiyun if (data->block[0] > I2C_SMBUS_BLOCK_MAX ||
1001*4882a593Smuzhiyun !data->block[0]) {
1002*4882a593Smuzhiyun dev_err(dev, "Invalid block write size %d\n",
1003*4882a593Smuzhiyun data->block[0]);
1004*4882a593Smuzhiyun return -EINVAL;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun f7_msg->count = data->block[0] + 2;
1007*4882a593Smuzhiyun for (i = 1; i < f7_msg->count; i++)
1008*4882a593Smuzhiyun f7_msg->smbus_buf[i] = data->block[i - 1];
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun break;
1011*4882a593Smuzhiyun case I2C_SMBUS_PROC_CALL:
1012*4882a593Smuzhiyun f7_msg->stop = false;
1013*4882a593Smuzhiyun f7_msg->count = 3;
1014*4882a593Smuzhiyun f7_msg->smbus_buf[1] = data->word & 0xff;
1015*4882a593Smuzhiyun f7_msg->smbus_buf[2] = data->word >> 8;
1016*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
1017*4882a593Smuzhiyun f7_msg->read_write = I2C_SMBUS_READ;
1018*4882a593Smuzhiyun break;
1019*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_PROC_CALL:
1020*4882a593Smuzhiyun f7_msg->stop = false;
1021*4882a593Smuzhiyun if (data->block[0] > I2C_SMBUS_BLOCK_MAX - 1) {
1022*4882a593Smuzhiyun dev_err(dev, "Invalid block write size %d\n",
1023*4882a593Smuzhiyun data->block[0]);
1024*4882a593Smuzhiyun return -EINVAL;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun f7_msg->count = data->block[0] + 2;
1027*4882a593Smuzhiyun for (i = 1; i < f7_msg->count; i++)
1028*4882a593Smuzhiyun f7_msg->smbus_buf[i] = data->block[i - 1];
1029*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
1030*4882a593Smuzhiyun f7_msg->read_write = I2C_SMBUS_READ;
1031*4882a593Smuzhiyun break;
1032*4882a593Smuzhiyun case I2C_SMBUS_I2C_BLOCK_DATA:
1033*4882a593Smuzhiyun /* Rely on emulated i2c transfer (through master_xfer) */
1034*4882a593Smuzhiyun return -EOPNOTSUPP;
1035*4882a593Smuzhiyun default:
1036*4882a593Smuzhiyun dev_err(dev, "Unsupported smbus protocol %d\n", f7_msg->size);
1037*4882a593Smuzhiyun return -EOPNOTSUPP;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun f7_msg->buf = f7_msg->smbus_buf;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* Configure PEC */
1043*4882a593Smuzhiyun if ((flags & I2C_CLIENT_PEC) && f7_msg->size != I2C_SMBUS_QUICK) {
1044*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_PECEN;
1045*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_PECBYTE;
1046*4882a593Smuzhiyun if (!f7_msg->read_write)
1047*4882a593Smuzhiyun f7_msg->count++;
1048*4882a593Smuzhiyun } else {
1049*4882a593Smuzhiyun cr1 &= ~STM32F7_I2C_CR1_PECEN;
1050*4882a593Smuzhiyun cr2 &= ~STM32F7_I2C_CR2_PECBYTE;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /* Set number of bytes to be transferred */
1054*4882a593Smuzhiyun cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK | STM32F7_I2C_CR2_RELOAD);
1055*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* Enable NACK, STOP, error and transfer complete interrupts */
1058*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_ERRIE | STM32F7_I2C_CR1_TCIE |
1059*4882a593Smuzhiyun STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* Clear DMA req and TX/RX interrupt */
1062*4882a593Smuzhiyun cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE |
1063*4882a593Smuzhiyun STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* Configure DMA or enable RX/TX interrupt */
1066*4882a593Smuzhiyun i2c_dev->use_dma = false;
1067*4882a593Smuzhiyun if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN) {
1068*4882a593Smuzhiyun ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma,
1069*4882a593Smuzhiyun cr2 & STM32F7_I2C_CR2_RD_WRN,
1070*4882a593Smuzhiyun f7_msg->count, f7_msg->buf,
1071*4882a593Smuzhiyun stm32f7_i2c_dma_callback,
1072*4882a593Smuzhiyun i2c_dev);
1073*4882a593Smuzhiyun if (!ret)
1074*4882a593Smuzhiyun i2c_dev->use_dma = true;
1075*4882a593Smuzhiyun else
1076*4882a593Smuzhiyun dev_warn(i2c_dev->dev, "can't use DMA\n");
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (!i2c_dev->use_dma) {
1080*4882a593Smuzhiyun if (cr2 & STM32F7_I2C_CR2_RD_WRN)
1081*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_RXIE;
1082*4882a593Smuzhiyun else
1083*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_TXIE;
1084*4882a593Smuzhiyun } else {
1085*4882a593Smuzhiyun if (cr2 & STM32F7_I2C_CR2_RD_WRN)
1086*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_RXDMAEN;
1087*4882a593Smuzhiyun else
1088*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_TXDMAEN;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* Set Start bit */
1092*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_START;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun i2c_dev->master_mode = true;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun /* Write configurations registers */
1097*4882a593Smuzhiyun writel_relaxed(cr1, base + STM32F7_I2C_CR1);
1098*4882a593Smuzhiyun writel_relaxed(cr2, base + STM32F7_I2C_CR2);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun return 0;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
stm32f7_i2c_smbus_rep_start(struct stm32f7_i2c_dev * i2c_dev)1103*4882a593Smuzhiyun static void stm32f7_i2c_smbus_rep_start(struct stm32f7_i2c_dev *i2c_dev)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1106*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
1107*4882a593Smuzhiyun u32 cr1, cr2;
1108*4882a593Smuzhiyun int ret;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun cr2 = readl_relaxed(base + STM32F7_I2C_CR2);
1111*4882a593Smuzhiyun cr1 = readl_relaxed(base + STM32F7_I2C_CR1);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* Set transfer direction */
1114*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_RD_WRN;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun switch (f7_msg->size) {
1117*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
1118*4882a593Smuzhiyun f7_msg->count = 1;
1119*4882a593Smuzhiyun break;
1120*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
1121*4882a593Smuzhiyun case I2C_SMBUS_PROC_CALL:
1122*4882a593Smuzhiyun f7_msg->count = 2;
1123*4882a593Smuzhiyun break;
1124*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_DATA:
1125*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_PROC_CALL:
1126*4882a593Smuzhiyun f7_msg->count = 1;
1127*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_RELOAD;
1128*4882a593Smuzhiyun break;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun f7_msg->buf = f7_msg->smbus_buf;
1132*4882a593Smuzhiyun f7_msg->stop = true;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun /* Add one byte for PEC if needed */
1135*4882a593Smuzhiyun if (cr1 & STM32F7_I2C_CR1_PECEN)
1136*4882a593Smuzhiyun f7_msg->count++;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun /* Set number of bytes to be transferred */
1139*4882a593Smuzhiyun cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK);
1140*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /*
1143*4882a593Smuzhiyun * Configure RX/TX interrupt:
1144*4882a593Smuzhiyun */
1145*4882a593Smuzhiyun cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE);
1146*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_RXIE;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /*
1149*4882a593Smuzhiyun * Configure DMA or enable RX/TX interrupt:
1150*4882a593Smuzhiyun * For I2C_SMBUS_BLOCK_DATA and I2C_SMBUS_BLOCK_PROC_CALL we don't use
1151*4882a593Smuzhiyun * dma as we don't know in advance how many data will be received
1152*4882a593Smuzhiyun */
1153*4882a593Smuzhiyun cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE |
1154*4882a593Smuzhiyun STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN);
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun i2c_dev->use_dma = false;
1157*4882a593Smuzhiyun if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN &&
1158*4882a593Smuzhiyun f7_msg->size != I2C_SMBUS_BLOCK_DATA &&
1159*4882a593Smuzhiyun f7_msg->size != I2C_SMBUS_BLOCK_PROC_CALL) {
1160*4882a593Smuzhiyun ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma,
1161*4882a593Smuzhiyun cr2 & STM32F7_I2C_CR2_RD_WRN,
1162*4882a593Smuzhiyun f7_msg->count, f7_msg->buf,
1163*4882a593Smuzhiyun stm32f7_i2c_dma_callback,
1164*4882a593Smuzhiyun i2c_dev);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun if (!ret)
1167*4882a593Smuzhiyun i2c_dev->use_dma = true;
1168*4882a593Smuzhiyun else
1169*4882a593Smuzhiyun dev_warn(i2c_dev->dev, "can't use DMA\n");
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun if (!i2c_dev->use_dma)
1173*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_RXIE;
1174*4882a593Smuzhiyun else
1175*4882a593Smuzhiyun cr1 |= STM32F7_I2C_CR1_RXDMAEN;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun /* Configure Repeated Start */
1178*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_START;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /* Write configurations registers */
1181*4882a593Smuzhiyun writel_relaxed(cr1, base + STM32F7_I2C_CR1);
1182*4882a593Smuzhiyun writel_relaxed(cr2, base + STM32F7_I2C_CR2);
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
stm32f7_i2c_smbus_check_pec(struct stm32f7_i2c_dev * i2c_dev)1185*4882a593Smuzhiyun static int stm32f7_i2c_smbus_check_pec(struct stm32f7_i2c_dev *i2c_dev)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1188*4882a593Smuzhiyun u8 count, internal_pec, received_pec;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun internal_pec = readl_relaxed(i2c_dev->base + STM32F7_I2C_PECR);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun switch (f7_msg->size) {
1193*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
1194*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
1195*4882a593Smuzhiyun received_pec = f7_msg->smbus_buf[1];
1196*4882a593Smuzhiyun break;
1197*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
1198*4882a593Smuzhiyun case I2C_SMBUS_PROC_CALL:
1199*4882a593Smuzhiyun received_pec = f7_msg->smbus_buf[2];
1200*4882a593Smuzhiyun break;
1201*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_DATA:
1202*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_PROC_CALL:
1203*4882a593Smuzhiyun count = f7_msg->smbus_buf[0];
1204*4882a593Smuzhiyun received_pec = f7_msg->smbus_buf[count];
1205*4882a593Smuzhiyun break;
1206*4882a593Smuzhiyun default:
1207*4882a593Smuzhiyun dev_err(i2c_dev->dev, "Unsupported smbus protocol for PEC\n");
1208*4882a593Smuzhiyun return -EINVAL;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun if (internal_pec != received_pec) {
1212*4882a593Smuzhiyun dev_err(i2c_dev->dev, "Bad PEC 0x%02x vs. 0x%02x\n",
1213*4882a593Smuzhiyun internal_pec, received_pec);
1214*4882a593Smuzhiyun return -EBADMSG;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun return 0;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun
stm32f7_i2c_is_addr_match(struct i2c_client * slave,u32 addcode)1220*4882a593Smuzhiyun static bool stm32f7_i2c_is_addr_match(struct i2c_client *slave, u32 addcode)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun u32 addr;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun if (!slave)
1225*4882a593Smuzhiyun return false;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun if (slave->flags & I2C_CLIENT_TEN) {
1228*4882a593Smuzhiyun /*
1229*4882a593Smuzhiyun * For 10-bit addr, addcode = 11110XY with
1230*4882a593Smuzhiyun * X = Bit 9 of slave address
1231*4882a593Smuzhiyun * Y = Bit 8 of slave address
1232*4882a593Smuzhiyun */
1233*4882a593Smuzhiyun addr = slave->addr >> 8;
1234*4882a593Smuzhiyun addr |= 0x78;
1235*4882a593Smuzhiyun if (addr == addcode)
1236*4882a593Smuzhiyun return true;
1237*4882a593Smuzhiyun } else {
1238*4882a593Smuzhiyun addr = slave->addr & 0x7f;
1239*4882a593Smuzhiyun if (addr == addcode)
1240*4882a593Smuzhiyun return true;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun return false;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
stm32f7_i2c_slave_start(struct stm32f7_i2c_dev * i2c_dev)1246*4882a593Smuzhiyun static void stm32f7_i2c_slave_start(struct stm32f7_i2c_dev *i2c_dev)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun struct i2c_client *slave = i2c_dev->slave_running;
1249*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
1250*4882a593Smuzhiyun u32 mask;
1251*4882a593Smuzhiyun u8 value = 0;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun if (i2c_dev->slave_dir) {
1254*4882a593Smuzhiyun /* Notify i2c slave that new read transfer is starting */
1255*4882a593Smuzhiyun i2c_slave_event(slave, I2C_SLAVE_READ_REQUESTED, &value);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun /*
1258*4882a593Smuzhiyun * Disable slave TX config in case of I2C combined message
1259*4882a593Smuzhiyun * (I2C Write followed by I2C Read)
1260*4882a593Smuzhiyun */
1261*4882a593Smuzhiyun mask = STM32F7_I2C_CR2_RELOAD;
1262*4882a593Smuzhiyun stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR2, mask);
1263*4882a593Smuzhiyun mask = STM32F7_I2C_CR1_SBC | STM32F7_I2C_CR1_RXIE |
1264*4882a593Smuzhiyun STM32F7_I2C_CR1_TCIE;
1265*4882a593Smuzhiyun stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR1, mask);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun /* Enable TX empty, STOP, NACK interrupts */
1268*4882a593Smuzhiyun mask = STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE |
1269*4882a593Smuzhiyun STM32F7_I2C_CR1_TXIE;
1270*4882a593Smuzhiyun stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun /* Write 1st data byte */
1273*4882a593Smuzhiyun writel_relaxed(value, base + STM32F7_I2C_TXDR);
1274*4882a593Smuzhiyun } else {
1275*4882a593Smuzhiyun /* Notify i2c slave that new write transfer is starting */
1276*4882a593Smuzhiyun i2c_slave_event(slave, I2C_SLAVE_WRITE_REQUESTED, &value);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /* Set reload mode to be able to ACK/NACK each received byte */
1279*4882a593Smuzhiyun mask = STM32F7_I2C_CR2_RELOAD;
1280*4882a593Smuzhiyun stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun /*
1283*4882a593Smuzhiyun * Set STOP, NACK, RX empty and transfer complete interrupts.*
1284*4882a593Smuzhiyun * Set Slave Byte Control to be able to ACK/NACK each data
1285*4882a593Smuzhiyun * byte received
1286*4882a593Smuzhiyun */
1287*4882a593Smuzhiyun mask = STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE |
1288*4882a593Smuzhiyun STM32F7_I2C_CR1_SBC | STM32F7_I2C_CR1_RXIE |
1289*4882a593Smuzhiyun STM32F7_I2C_CR1_TCIE;
1290*4882a593Smuzhiyun stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
stm32f7_i2c_slave_addr(struct stm32f7_i2c_dev * i2c_dev)1294*4882a593Smuzhiyun static void stm32f7_i2c_slave_addr(struct stm32f7_i2c_dev *i2c_dev)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
1297*4882a593Smuzhiyun u32 isr, addcode, dir, mask;
1298*4882a593Smuzhiyun int i;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun isr = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1301*4882a593Smuzhiyun addcode = STM32F7_I2C_ISR_ADDCODE_GET(isr);
1302*4882a593Smuzhiyun dir = isr & STM32F7_I2C_ISR_DIR;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
1305*4882a593Smuzhiyun if (stm32f7_i2c_is_addr_match(i2c_dev->slave[i], addcode)) {
1306*4882a593Smuzhiyun i2c_dev->slave_running = i2c_dev->slave[i];
1307*4882a593Smuzhiyun i2c_dev->slave_dir = dir;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /* Start I2C slave processing */
1310*4882a593Smuzhiyun stm32f7_i2c_slave_start(i2c_dev);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun /* Clear ADDR flag */
1313*4882a593Smuzhiyun mask = STM32F7_I2C_ICR_ADDRCF;
1314*4882a593Smuzhiyun writel_relaxed(mask, base + STM32F7_I2C_ICR);
1315*4882a593Smuzhiyun break;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
stm32f7_i2c_get_slave_id(struct stm32f7_i2c_dev * i2c_dev,struct i2c_client * slave,int * id)1320*4882a593Smuzhiyun static int stm32f7_i2c_get_slave_id(struct stm32f7_i2c_dev *i2c_dev,
1321*4882a593Smuzhiyun struct i2c_client *slave, int *id)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun int i;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
1326*4882a593Smuzhiyun if (i2c_dev->slave[i] == slave) {
1327*4882a593Smuzhiyun *id = i;
1328*4882a593Smuzhiyun return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun dev_err(i2c_dev->dev, "Slave 0x%x not registered\n", slave->addr);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun return -ENODEV;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
stm32f7_i2c_get_free_slave_id(struct stm32f7_i2c_dev * i2c_dev,struct i2c_client * slave,int * id)1337*4882a593Smuzhiyun static int stm32f7_i2c_get_free_slave_id(struct stm32f7_i2c_dev *i2c_dev,
1338*4882a593Smuzhiyun struct i2c_client *slave, int *id)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun struct device *dev = i2c_dev->dev;
1341*4882a593Smuzhiyun int i;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun /*
1344*4882a593Smuzhiyun * slave[STM32F7_SLAVE_HOSTNOTIFY] support only SMBus Host address (0x8)
1345*4882a593Smuzhiyun * slave[STM32F7_SLAVE_7_10_BITS_ADDR] supports 7-bit and 10-bit slave address
1346*4882a593Smuzhiyun * slave[STM32F7_SLAVE_7_BITS_ADDR] supports 7-bit slave address only
1347*4882a593Smuzhiyun */
1348*4882a593Smuzhiyun if (i2c_dev->smbus_mode && (slave->addr == 0x08)) {
1349*4882a593Smuzhiyun if (i2c_dev->slave[STM32F7_SLAVE_HOSTNOTIFY])
1350*4882a593Smuzhiyun goto fail;
1351*4882a593Smuzhiyun *id = STM32F7_SLAVE_HOSTNOTIFY;
1352*4882a593Smuzhiyun return 0;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun for (i = STM32F7_I2C_MAX_SLAVE - 1; i > STM32F7_SLAVE_HOSTNOTIFY; i--) {
1356*4882a593Smuzhiyun if ((i == STM32F7_SLAVE_7_BITS_ADDR) &&
1357*4882a593Smuzhiyun (slave->flags & I2C_CLIENT_TEN))
1358*4882a593Smuzhiyun continue;
1359*4882a593Smuzhiyun if (!i2c_dev->slave[i]) {
1360*4882a593Smuzhiyun *id = i;
1361*4882a593Smuzhiyun return 0;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun fail:
1366*4882a593Smuzhiyun dev_err(dev, "Slave 0x%x could not be registered\n", slave->addr);
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun return -EINVAL;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
stm32f7_i2c_is_slave_registered(struct stm32f7_i2c_dev * i2c_dev)1371*4882a593Smuzhiyun static bool stm32f7_i2c_is_slave_registered(struct stm32f7_i2c_dev *i2c_dev)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun int i;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
1376*4882a593Smuzhiyun if (i2c_dev->slave[i])
1377*4882a593Smuzhiyun return true;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun return false;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
stm32f7_i2c_is_slave_busy(struct stm32f7_i2c_dev * i2c_dev)1383*4882a593Smuzhiyun static bool stm32f7_i2c_is_slave_busy(struct stm32f7_i2c_dev *i2c_dev)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun int i, busy;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun busy = 0;
1388*4882a593Smuzhiyun for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
1389*4882a593Smuzhiyun if (i2c_dev->slave[i])
1390*4882a593Smuzhiyun busy++;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun return i == busy;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
stm32f7_i2c_slave_isr_event(struct stm32f7_i2c_dev * i2c_dev)1396*4882a593Smuzhiyun static irqreturn_t stm32f7_i2c_slave_isr_event(struct stm32f7_i2c_dev *i2c_dev)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
1399*4882a593Smuzhiyun u32 cr2, status, mask;
1400*4882a593Smuzhiyun u8 val;
1401*4882a593Smuzhiyun int ret;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun /* Slave transmitter mode */
1406*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_TXIS) {
1407*4882a593Smuzhiyun i2c_slave_event(i2c_dev->slave_running,
1408*4882a593Smuzhiyun I2C_SLAVE_READ_PROCESSED,
1409*4882a593Smuzhiyun &val);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* Write data byte */
1412*4882a593Smuzhiyun writel_relaxed(val, base + STM32F7_I2C_TXDR);
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /* Transfer Complete Reload for Slave receiver mode */
1416*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_TCR || status & STM32F7_I2C_ISR_RXNE) {
1417*4882a593Smuzhiyun /*
1418*4882a593Smuzhiyun * Read data byte then set NBYTES to receive next byte or NACK
1419*4882a593Smuzhiyun * the current received byte
1420*4882a593Smuzhiyun */
1421*4882a593Smuzhiyun val = readb_relaxed(i2c_dev->base + STM32F7_I2C_RXDR);
1422*4882a593Smuzhiyun ret = i2c_slave_event(i2c_dev->slave_running,
1423*4882a593Smuzhiyun I2C_SLAVE_WRITE_RECEIVED,
1424*4882a593Smuzhiyun &val);
1425*4882a593Smuzhiyun if (!ret) {
1426*4882a593Smuzhiyun cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
1427*4882a593Smuzhiyun cr2 |= STM32F7_I2C_CR2_NBYTES(1);
1428*4882a593Smuzhiyun writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
1429*4882a593Smuzhiyun } else {
1430*4882a593Smuzhiyun mask = STM32F7_I2C_CR2_NACK;
1431*4882a593Smuzhiyun stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun /* NACK received */
1436*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_NACKF) {
1437*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "<%s>: Receive NACK\n", __func__);
1438*4882a593Smuzhiyun writel_relaxed(STM32F7_I2C_ICR_NACKCF, base + STM32F7_I2C_ICR);
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* STOP received */
1442*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_STOPF) {
1443*4882a593Smuzhiyun /* Disable interrupts */
1444*4882a593Smuzhiyun stm32f7_i2c_disable_irq(i2c_dev, STM32F7_I2C_XFER_IRQ_MASK);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun if (i2c_dev->slave_dir) {
1447*4882a593Smuzhiyun /*
1448*4882a593Smuzhiyun * Flush TX buffer in order to not used the byte in
1449*4882a593Smuzhiyun * TXDR for the next transfer
1450*4882a593Smuzhiyun */
1451*4882a593Smuzhiyun mask = STM32F7_I2C_ISR_TXE;
1452*4882a593Smuzhiyun stm32f7_i2c_set_bits(base + STM32F7_I2C_ISR, mask);
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun /* Clear STOP flag */
1456*4882a593Smuzhiyun writel_relaxed(STM32F7_I2C_ICR_STOPCF, base + STM32F7_I2C_ICR);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun /* Notify i2c slave that a STOP flag has been detected */
1459*4882a593Smuzhiyun i2c_slave_event(i2c_dev->slave_running, I2C_SLAVE_STOP, &val);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun i2c_dev->slave_running = NULL;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /* Address match received */
1465*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_ADDR)
1466*4882a593Smuzhiyun stm32f7_i2c_slave_addr(i2c_dev);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun return IRQ_HANDLED;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
stm32f7_i2c_isr_event(int irq,void * data)1471*4882a593Smuzhiyun static irqreturn_t stm32f7_i2c_isr_event(int irq, void *data)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = data;
1474*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1475*4882a593Smuzhiyun struct stm32_i2c_dma *dma = i2c_dev->dma;
1476*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
1477*4882a593Smuzhiyun u32 status, mask;
1478*4882a593Smuzhiyun int ret = IRQ_HANDLED;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* Check if the interrupt if for a slave device */
1481*4882a593Smuzhiyun if (!i2c_dev->master_mode) {
1482*4882a593Smuzhiyun ret = stm32f7_i2c_slave_isr_event(i2c_dev);
1483*4882a593Smuzhiyun return ret;
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun /* Tx empty */
1489*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_TXIS)
1490*4882a593Smuzhiyun stm32f7_i2c_write_tx_data(i2c_dev);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /* RX not empty */
1493*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_RXNE)
1494*4882a593Smuzhiyun stm32f7_i2c_read_rx_data(i2c_dev);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun /* NACK received */
1497*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_NACKF) {
1498*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "<%s>: Receive NACK (addr %x)\n",
1499*4882a593Smuzhiyun __func__, f7_msg->addr);
1500*4882a593Smuzhiyun writel_relaxed(STM32F7_I2C_ICR_NACKCF, base + STM32F7_I2C_ICR);
1501*4882a593Smuzhiyun if (i2c_dev->use_dma) {
1502*4882a593Smuzhiyun stm32f7_i2c_disable_dma_req(i2c_dev);
1503*4882a593Smuzhiyun dmaengine_terminate_all(dma->chan_using);
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun f7_msg->result = -ENXIO;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* STOP detection flag */
1509*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_STOPF) {
1510*4882a593Smuzhiyun /* Disable interrupts */
1511*4882a593Smuzhiyun if (stm32f7_i2c_is_slave_registered(i2c_dev))
1512*4882a593Smuzhiyun mask = STM32F7_I2C_XFER_IRQ_MASK;
1513*4882a593Smuzhiyun else
1514*4882a593Smuzhiyun mask = STM32F7_I2C_ALL_IRQ_MASK;
1515*4882a593Smuzhiyun stm32f7_i2c_disable_irq(i2c_dev, mask);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun /* Clear STOP flag */
1518*4882a593Smuzhiyun writel_relaxed(STM32F7_I2C_ICR_STOPCF, base + STM32F7_I2C_ICR);
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun if (i2c_dev->use_dma && !f7_msg->result) {
1521*4882a593Smuzhiyun ret = IRQ_WAKE_THREAD;
1522*4882a593Smuzhiyun } else {
1523*4882a593Smuzhiyun i2c_dev->master_mode = false;
1524*4882a593Smuzhiyun complete(&i2c_dev->complete);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun /* Transfer complete */
1529*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_TC) {
1530*4882a593Smuzhiyun if (f7_msg->stop) {
1531*4882a593Smuzhiyun mask = STM32F7_I2C_CR2_STOP;
1532*4882a593Smuzhiyun stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
1533*4882a593Smuzhiyun } else if (i2c_dev->use_dma && !f7_msg->result) {
1534*4882a593Smuzhiyun ret = IRQ_WAKE_THREAD;
1535*4882a593Smuzhiyun } else if (f7_msg->smbus) {
1536*4882a593Smuzhiyun stm32f7_i2c_smbus_rep_start(i2c_dev);
1537*4882a593Smuzhiyun } else {
1538*4882a593Smuzhiyun i2c_dev->msg_id++;
1539*4882a593Smuzhiyun i2c_dev->msg++;
1540*4882a593Smuzhiyun stm32f7_i2c_xfer_msg(i2c_dev, i2c_dev->msg);
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_TCR) {
1545*4882a593Smuzhiyun if (f7_msg->smbus)
1546*4882a593Smuzhiyun stm32f7_i2c_smbus_reload(i2c_dev);
1547*4882a593Smuzhiyun else
1548*4882a593Smuzhiyun stm32f7_i2c_reload(i2c_dev);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun return ret;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
stm32f7_i2c_isr_event_thread(int irq,void * data)1554*4882a593Smuzhiyun static irqreturn_t stm32f7_i2c_isr_event_thread(int irq, void *data)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = data;
1557*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1558*4882a593Smuzhiyun struct stm32_i2c_dma *dma = i2c_dev->dma;
1559*4882a593Smuzhiyun u32 status;
1560*4882a593Smuzhiyun int ret;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /*
1563*4882a593Smuzhiyun * Wait for dma transfer completion before sending next message or
1564*4882a593Smuzhiyun * notity the end of xfer to the client
1565*4882a593Smuzhiyun */
1566*4882a593Smuzhiyun ret = wait_for_completion_timeout(&i2c_dev->dma->dma_complete, HZ);
1567*4882a593Smuzhiyun if (!ret) {
1568*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "<%s>: Timed out\n", __func__);
1569*4882a593Smuzhiyun stm32f7_i2c_disable_dma_req(i2c_dev);
1570*4882a593Smuzhiyun dmaengine_terminate_all(dma->chan_using);
1571*4882a593Smuzhiyun f7_msg->result = -ETIMEDOUT;
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_TC) {
1577*4882a593Smuzhiyun if (f7_msg->smbus) {
1578*4882a593Smuzhiyun stm32f7_i2c_smbus_rep_start(i2c_dev);
1579*4882a593Smuzhiyun } else {
1580*4882a593Smuzhiyun i2c_dev->msg_id++;
1581*4882a593Smuzhiyun i2c_dev->msg++;
1582*4882a593Smuzhiyun stm32f7_i2c_xfer_msg(i2c_dev, i2c_dev->msg);
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun } else {
1585*4882a593Smuzhiyun i2c_dev->master_mode = false;
1586*4882a593Smuzhiyun complete(&i2c_dev->complete);
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun return IRQ_HANDLED;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun
stm32f7_i2c_isr_error(int irq,void * data)1592*4882a593Smuzhiyun static irqreturn_t stm32f7_i2c_isr_error(int irq, void *data)
1593*4882a593Smuzhiyun {
1594*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = data;
1595*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1596*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
1597*4882a593Smuzhiyun struct device *dev = i2c_dev->dev;
1598*4882a593Smuzhiyun struct stm32_i2c_dma *dma = i2c_dev->dma;
1599*4882a593Smuzhiyun u32 status;
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun /* Bus error */
1604*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_BERR) {
1605*4882a593Smuzhiyun dev_err(dev, "<%s>: Bus error\n", __func__);
1606*4882a593Smuzhiyun writel_relaxed(STM32F7_I2C_ICR_BERRCF, base + STM32F7_I2C_ICR);
1607*4882a593Smuzhiyun stm32f7_i2c_release_bus(&i2c_dev->adap);
1608*4882a593Smuzhiyun f7_msg->result = -EIO;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun /* Arbitration loss */
1612*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_ARLO) {
1613*4882a593Smuzhiyun dev_dbg(dev, "<%s>: Arbitration loss\n", __func__);
1614*4882a593Smuzhiyun writel_relaxed(STM32F7_I2C_ICR_ARLOCF, base + STM32F7_I2C_ICR);
1615*4882a593Smuzhiyun f7_msg->result = -EAGAIN;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun if (status & STM32F7_I2C_ISR_PECERR) {
1619*4882a593Smuzhiyun dev_err(dev, "<%s>: PEC error in reception\n", __func__);
1620*4882a593Smuzhiyun writel_relaxed(STM32F7_I2C_ICR_PECCF, base + STM32F7_I2C_ICR);
1621*4882a593Smuzhiyun f7_msg->result = -EINVAL;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun if (!i2c_dev->slave_running) {
1625*4882a593Smuzhiyun u32 mask;
1626*4882a593Smuzhiyun /* Disable interrupts */
1627*4882a593Smuzhiyun if (stm32f7_i2c_is_slave_registered(i2c_dev))
1628*4882a593Smuzhiyun mask = STM32F7_I2C_XFER_IRQ_MASK;
1629*4882a593Smuzhiyun else
1630*4882a593Smuzhiyun mask = STM32F7_I2C_ALL_IRQ_MASK;
1631*4882a593Smuzhiyun stm32f7_i2c_disable_irq(i2c_dev, mask);
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun /* Disable dma */
1635*4882a593Smuzhiyun if (i2c_dev->use_dma) {
1636*4882a593Smuzhiyun stm32f7_i2c_disable_dma_req(i2c_dev);
1637*4882a593Smuzhiyun dmaengine_terminate_all(dma->chan_using);
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun i2c_dev->master_mode = false;
1641*4882a593Smuzhiyun complete(&i2c_dev->complete);
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun return IRQ_HANDLED;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun
stm32f7_i2c_xfer(struct i2c_adapter * i2c_adap,struct i2c_msg msgs[],int num)1646*4882a593Smuzhiyun static int stm32f7_i2c_xfer(struct i2c_adapter *i2c_adap,
1647*4882a593Smuzhiyun struct i2c_msg msgs[], int num)
1648*4882a593Smuzhiyun {
1649*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(i2c_adap);
1650*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1651*4882a593Smuzhiyun struct stm32_i2c_dma *dma = i2c_dev->dma;
1652*4882a593Smuzhiyun unsigned long time_left;
1653*4882a593Smuzhiyun int ret;
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun i2c_dev->msg = msgs;
1656*4882a593Smuzhiyun i2c_dev->msg_num = num;
1657*4882a593Smuzhiyun i2c_dev->msg_id = 0;
1658*4882a593Smuzhiyun f7_msg->smbus = false;
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(i2c_dev->dev);
1661*4882a593Smuzhiyun if (ret < 0)
1662*4882a593Smuzhiyun return ret;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun ret = stm32f7_i2c_wait_free_bus(i2c_dev);
1665*4882a593Smuzhiyun if (ret)
1666*4882a593Smuzhiyun goto pm_free;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun stm32f7_i2c_xfer_msg(i2c_dev, msgs);
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&i2c_dev->complete,
1671*4882a593Smuzhiyun i2c_dev->adap.timeout);
1672*4882a593Smuzhiyun ret = f7_msg->result;
1673*4882a593Smuzhiyun if (ret) {
1674*4882a593Smuzhiyun /*
1675*4882a593Smuzhiyun * It is possible that some unsent data have already been
1676*4882a593Smuzhiyun * written into TXDR. To avoid sending old data in a
1677*4882a593Smuzhiyun * further transfer, flush TXDR in case of any error
1678*4882a593Smuzhiyun */
1679*4882a593Smuzhiyun writel_relaxed(STM32F7_I2C_ISR_TXE,
1680*4882a593Smuzhiyun i2c_dev->base + STM32F7_I2C_ISR);
1681*4882a593Smuzhiyun goto pm_free;
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun if (!time_left) {
1685*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "Access to slave 0x%x timed out\n",
1686*4882a593Smuzhiyun i2c_dev->msg->addr);
1687*4882a593Smuzhiyun if (i2c_dev->use_dma)
1688*4882a593Smuzhiyun dmaengine_terminate_all(dma->chan_using);
1689*4882a593Smuzhiyun stm32f7_i2c_wait_free_bus(i2c_dev);
1690*4882a593Smuzhiyun ret = -ETIMEDOUT;
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun pm_free:
1694*4882a593Smuzhiyun pm_runtime_mark_last_busy(i2c_dev->dev);
1695*4882a593Smuzhiyun pm_runtime_put_autosuspend(i2c_dev->dev);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun return (ret < 0) ? ret : num;
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun
stm32f7_i2c_smbus_xfer(struct i2c_adapter * adapter,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)1700*4882a593Smuzhiyun static int stm32f7_i2c_smbus_xfer(struct i2c_adapter *adapter, u16 addr,
1701*4882a593Smuzhiyun unsigned short flags, char read_write,
1702*4882a593Smuzhiyun u8 command, int size,
1703*4882a593Smuzhiyun union i2c_smbus_data *data)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(adapter);
1706*4882a593Smuzhiyun struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1707*4882a593Smuzhiyun struct stm32_i2c_dma *dma = i2c_dev->dma;
1708*4882a593Smuzhiyun struct device *dev = i2c_dev->dev;
1709*4882a593Smuzhiyun unsigned long timeout;
1710*4882a593Smuzhiyun int i, ret;
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun f7_msg->addr = addr;
1713*4882a593Smuzhiyun f7_msg->size = size;
1714*4882a593Smuzhiyun f7_msg->read_write = read_write;
1715*4882a593Smuzhiyun f7_msg->smbus = true;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(dev);
1718*4882a593Smuzhiyun if (ret < 0)
1719*4882a593Smuzhiyun return ret;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun ret = stm32f7_i2c_wait_free_bus(i2c_dev);
1722*4882a593Smuzhiyun if (ret)
1723*4882a593Smuzhiyun goto pm_free;
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun ret = stm32f7_i2c_smbus_xfer_msg(i2c_dev, flags, command, data);
1726*4882a593Smuzhiyun if (ret)
1727*4882a593Smuzhiyun goto pm_free;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&i2c_dev->complete,
1730*4882a593Smuzhiyun i2c_dev->adap.timeout);
1731*4882a593Smuzhiyun ret = f7_msg->result;
1732*4882a593Smuzhiyun if (ret) {
1733*4882a593Smuzhiyun /*
1734*4882a593Smuzhiyun * It is possible that some unsent data have already been
1735*4882a593Smuzhiyun * written into TXDR. To avoid sending old data in a
1736*4882a593Smuzhiyun * further transfer, flush TXDR in case of any error
1737*4882a593Smuzhiyun */
1738*4882a593Smuzhiyun writel_relaxed(STM32F7_I2C_ISR_TXE,
1739*4882a593Smuzhiyun i2c_dev->base + STM32F7_I2C_ISR);
1740*4882a593Smuzhiyun goto pm_free;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun if (!timeout) {
1744*4882a593Smuzhiyun dev_dbg(dev, "Access to slave 0x%x timed out\n", f7_msg->addr);
1745*4882a593Smuzhiyun if (i2c_dev->use_dma)
1746*4882a593Smuzhiyun dmaengine_terminate_all(dma->chan_using);
1747*4882a593Smuzhiyun stm32f7_i2c_wait_free_bus(i2c_dev);
1748*4882a593Smuzhiyun ret = -ETIMEDOUT;
1749*4882a593Smuzhiyun goto pm_free;
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun /* Check PEC */
1753*4882a593Smuzhiyun if ((flags & I2C_CLIENT_PEC) && size != I2C_SMBUS_QUICK && read_write) {
1754*4882a593Smuzhiyun ret = stm32f7_i2c_smbus_check_pec(i2c_dev);
1755*4882a593Smuzhiyun if (ret)
1756*4882a593Smuzhiyun goto pm_free;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun if (read_write && size != I2C_SMBUS_QUICK) {
1760*4882a593Smuzhiyun switch (size) {
1761*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
1762*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
1763*4882a593Smuzhiyun data->byte = f7_msg->smbus_buf[0];
1764*4882a593Smuzhiyun break;
1765*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
1766*4882a593Smuzhiyun case I2C_SMBUS_PROC_CALL:
1767*4882a593Smuzhiyun data->word = f7_msg->smbus_buf[0] |
1768*4882a593Smuzhiyun (f7_msg->smbus_buf[1] << 8);
1769*4882a593Smuzhiyun break;
1770*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_DATA:
1771*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_PROC_CALL:
1772*4882a593Smuzhiyun for (i = 0; i <= f7_msg->smbus_buf[0]; i++)
1773*4882a593Smuzhiyun data->block[i] = f7_msg->smbus_buf[i];
1774*4882a593Smuzhiyun break;
1775*4882a593Smuzhiyun default:
1776*4882a593Smuzhiyun dev_err(dev, "Unsupported smbus transaction\n");
1777*4882a593Smuzhiyun ret = -EINVAL;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun pm_free:
1782*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
1783*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev);
1784*4882a593Smuzhiyun return ret;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
stm32f7_i2c_enable_wakeup(struct stm32f7_i2c_dev * i2c_dev,bool enable)1787*4882a593Smuzhiyun static void stm32f7_i2c_enable_wakeup(struct stm32f7_i2c_dev *i2c_dev,
1788*4882a593Smuzhiyun bool enable)
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
1791*4882a593Smuzhiyun u32 mask = STM32F7_I2C_CR1_WUPEN;
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun if (!i2c_dev->wakeup_src)
1794*4882a593Smuzhiyun return;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun if (enable) {
1797*4882a593Smuzhiyun device_set_wakeup_enable(i2c_dev->dev, true);
1798*4882a593Smuzhiyun stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
1799*4882a593Smuzhiyun } else {
1800*4882a593Smuzhiyun device_set_wakeup_enable(i2c_dev->dev, false);
1801*4882a593Smuzhiyun stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR1, mask);
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
stm32f7_i2c_reg_slave(struct i2c_client * slave)1805*4882a593Smuzhiyun static int stm32f7_i2c_reg_slave(struct i2c_client *slave)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(slave->adapter);
1808*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
1809*4882a593Smuzhiyun struct device *dev = i2c_dev->dev;
1810*4882a593Smuzhiyun u32 oar1, oar2, mask;
1811*4882a593Smuzhiyun int id, ret;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun if (slave->flags & I2C_CLIENT_PEC) {
1814*4882a593Smuzhiyun dev_err(dev, "SMBus PEC not supported in slave mode\n");
1815*4882a593Smuzhiyun return -EINVAL;
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun if (stm32f7_i2c_is_slave_busy(i2c_dev)) {
1819*4882a593Smuzhiyun dev_err(dev, "Too much slave registered\n");
1820*4882a593Smuzhiyun return -EBUSY;
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun ret = stm32f7_i2c_get_free_slave_id(i2c_dev, slave, &id);
1824*4882a593Smuzhiyun if (ret)
1825*4882a593Smuzhiyun return ret;
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(dev);
1828*4882a593Smuzhiyun if (ret < 0)
1829*4882a593Smuzhiyun return ret;
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun if (!stm32f7_i2c_is_slave_registered(i2c_dev))
1832*4882a593Smuzhiyun stm32f7_i2c_enable_wakeup(i2c_dev, true);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun switch (id) {
1835*4882a593Smuzhiyun case 0:
1836*4882a593Smuzhiyun /* Slave SMBus Host */
1837*4882a593Smuzhiyun i2c_dev->slave[id] = slave;
1838*4882a593Smuzhiyun break;
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun case 1:
1841*4882a593Smuzhiyun /* Configure Own Address 1 */
1842*4882a593Smuzhiyun oar1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR1);
1843*4882a593Smuzhiyun oar1 &= ~STM32F7_I2C_OAR1_MASK;
1844*4882a593Smuzhiyun if (slave->flags & I2C_CLIENT_TEN) {
1845*4882a593Smuzhiyun oar1 |= STM32F7_I2C_OAR1_OA1_10(slave->addr);
1846*4882a593Smuzhiyun oar1 |= STM32F7_I2C_OAR1_OA1MODE;
1847*4882a593Smuzhiyun } else {
1848*4882a593Smuzhiyun oar1 |= STM32F7_I2C_OAR1_OA1_7(slave->addr);
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun oar1 |= STM32F7_I2C_OAR1_OA1EN;
1851*4882a593Smuzhiyun i2c_dev->slave[id] = slave;
1852*4882a593Smuzhiyun writel_relaxed(oar1, i2c_dev->base + STM32F7_I2C_OAR1);
1853*4882a593Smuzhiyun break;
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun case 2:
1856*4882a593Smuzhiyun /* Configure Own Address 2 */
1857*4882a593Smuzhiyun oar2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR2);
1858*4882a593Smuzhiyun oar2 &= ~STM32F7_I2C_OAR2_MASK;
1859*4882a593Smuzhiyun if (slave->flags & I2C_CLIENT_TEN) {
1860*4882a593Smuzhiyun ret = -EOPNOTSUPP;
1861*4882a593Smuzhiyun goto pm_free;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun oar2 |= STM32F7_I2C_OAR2_OA2_7(slave->addr);
1865*4882a593Smuzhiyun oar2 |= STM32F7_I2C_OAR2_OA2EN;
1866*4882a593Smuzhiyun i2c_dev->slave[id] = slave;
1867*4882a593Smuzhiyun writel_relaxed(oar2, i2c_dev->base + STM32F7_I2C_OAR2);
1868*4882a593Smuzhiyun break;
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun default:
1871*4882a593Smuzhiyun dev_err(dev, "I2C slave id not supported\n");
1872*4882a593Smuzhiyun ret = -ENODEV;
1873*4882a593Smuzhiyun goto pm_free;
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun /* Enable ACK */
1877*4882a593Smuzhiyun stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR2, STM32F7_I2C_CR2_NACK);
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun /* Enable Address match interrupt, error interrupt and enable I2C */
1880*4882a593Smuzhiyun mask = STM32F7_I2C_CR1_ADDRIE | STM32F7_I2C_CR1_ERRIE |
1881*4882a593Smuzhiyun STM32F7_I2C_CR1_PE;
1882*4882a593Smuzhiyun stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun ret = 0;
1885*4882a593Smuzhiyun pm_free:
1886*4882a593Smuzhiyun if (!stm32f7_i2c_is_slave_registered(i2c_dev))
1887*4882a593Smuzhiyun stm32f7_i2c_enable_wakeup(i2c_dev, false);
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
1890*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun return ret;
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun
stm32f7_i2c_unreg_slave(struct i2c_client * slave)1895*4882a593Smuzhiyun static int stm32f7_i2c_unreg_slave(struct i2c_client *slave)
1896*4882a593Smuzhiyun {
1897*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(slave->adapter);
1898*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
1899*4882a593Smuzhiyun u32 mask;
1900*4882a593Smuzhiyun int id, ret;
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun ret = stm32f7_i2c_get_slave_id(i2c_dev, slave, &id);
1903*4882a593Smuzhiyun if (ret)
1904*4882a593Smuzhiyun return ret;
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun WARN_ON(!i2c_dev->slave[id]);
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(i2c_dev->dev);
1909*4882a593Smuzhiyun if (ret < 0)
1910*4882a593Smuzhiyun return ret;
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun if (id == 1) {
1913*4882a593Smuzhiyun mask = STM32F7_I2C_OAR1_OA1EN;
1914*4882a593Smuzhiyun stm32f7_i2c_clr_bits(base + STM32F7_I2C_OAR1, mask);
1915*4882a593Smuzhiyun } else if (id == 2) {
1916*4882a593Smuzhiyun mask = STM32F7_I2C_OAR2_OA2EN;
1917*4882a593Smuzhiyun stm32f7_i2c_clr_bits(base + STM32F7_I2C_OAR2, mask);
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun i2c_dev->slave[id] = NULL;
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun if (!stm32f7_i2c_is_slave_registered(i2c_dev)) {
1923*4882a593Smuzhiyun stm32f7_i2c_disable_irq(i2c_dev, STM32F7_I2C_ALL_IRQ_MASK);
1924*4882a593Smuzhiyun stm32f7_i2c_enable_wakeup(i2c_dev, false);
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun pm_runtime_mark_last_busy(i2c_dev->dev);
1928*4882a593Smuzhiyun pm_runtime_put_autosuspend(i2c_dev->dev);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun return 0;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
stm32f7_i2c_write_fm_plus_bits(struct stm32f7_i2c_dev * i2c_dev,bool enable)1933*4882a593Smuzhiyun static int stm32f7_i2c_write_fm_plus_bits(struct stm32f7_i2c_dev *i2c_dev,
1934*4882a593Smuzhiyun bool enable)
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun int ret;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun if (i2c_dev->bus_rate <= I2C_MAX_FAST_MODE_FREQ ||
1939*4882a593Smuzhiyun IS_ERR_OR_NULL(i2c_dev->regmap))
1940*4882a593Smuzhiyun /* Optional */
1941*4882a593Smuzhiyun return 0;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun if (i2c_dev->fmp_sreg == i2c_dev->fmp_creg)
1944*4882a593Smuzhiyun ret = regmap_update_bits(i2c_dev->regmap,
1945*4882a593Smuzhiyun i2c_dev->fmp_sreg,
1946*4882a593Smuzhiyun i2c_dev->fmp_mask,
1947*4882a593Smuzhiyun enable ? i2c_dev->fmp_mask : 0);
1948*4882a593Smuzhiyun else
1949*4882a593Smuzhiyun ret = regmap_write(i2c_dev->regmap,
1950*4882a593Smuzhiyun enable ? i2c_dev->fmp_sreg :
1951*4882a593Smuzhiyun i2c_dev->fmp_creg,
1952*4882a593Smuzhiyun i2c_dev->fmp_mask);
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun return ret;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun
stm32f7_i2c_setup_fm_plus_bits(struct platform_device * pdev,struct stm32f7_i2c_dev * i2c_dev)1957*4882a593Smuzhiyun static int stm32f7_i2c_setup_fm_plus_bits(struct platform_device *pdev,
1958*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev)
1959*4882a593Smuzhiyun {
1960*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1961*4882a593Smuzhiyun int ret;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun i2c_dev->regmap = syscon_regmap_lookup_by_phandle(np, "st,syscfg-fmp");
1964*4882a593Smuzhiyun if (IS_ERR(i2c_dev->regmap))
1965*4882a593Smuzhiyun /* Optional */
1966*4882a593Smuzhiyun return 0;
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "st,syscfg-fmp", 1,
1969*4882a593Smuzhiyun &i2c_dev->fmp_sreg);
1970*4882a593Smuzhiyun if (ret)
1971*4882a593Smuzhiyun return ret;
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun i2c_dev->fmp_creg = i2c_dev->fmp_sreg +
1974*4882a593Smuzhiyun i2c_dev->setup.fmp_clr_offset;
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun return of_property_read_u32_index(np, "st,syscfg-fmp", 2,
1977*4882a593Smuzhiyun &i2c_dev->fmp_mask);
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun
stm32f7_i2c_enable_smbus_host(struct stm32f7_i2c_dev * i2c_dev)1980*4882a593Smuzhiyun static int stm32f7_i2c_enable_smbus_host(struct stm32f7_i2c_dev *i2c_dev)
1981*4882a593Smuzhiyun {
1982*4882a593Smuzhiyun struct i2c_adapter *adap = &i2c_dev->adap;
1983*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
1984*4882a593Smuzhiyun struct i2c_client *client;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun client = i2c_new_slave_host_notify_device(adap);
1987*4882a593Smuzhiyun if (IS_ERR(client))
1988*4882a593Smuzhiyun return PTR_ERR(client);
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun i2c_dev->host_notify_client = client;
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun /* Enable SMBus Host address */
1993*4882a593Smuzhiyun stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, STM32F7_I2C_CR1_SMBHEN);
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun return 0;
1996*4882a593Smuzhiyun }
1997*4882a593Smuzhiyun
stm32f7_i2c_disable_smbus_host(struct stm32f7_i2c_dev * i2c_dev)1998*4882a593Smuzhiyun static void stm32f7_i2c_disable_smbus_host(struct stm32f7_i2c_dev *i2c_dev)
1999*4882a593Smuzhiyun {
2000*4882a593Smuzhiyun void __iomem *base = i2c_dev->base;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun if (i2c_dev->host_notify_client) {
2003*4882a593Smuzhiyun /* Disable SMBus Host address */
2004*4882a593Smuzhiyun stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR1,
2005*4882a593Smuzhiyun STM32F7_I2C_CR1_SMBHEN);
2006*4882a593Smuzhiyun i2c_free_slave_host_notify_device(i2c_dev->host_notify_client);
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun
stm32f7_i2c_func(struct i2c_adapter * adap)2010*4882a593Smuzhiyun static u32 stm32f7_i2c_func(struct i2c_adapter *adap)
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun u32 func = I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SLAVE |
2015*4882a593Smuzhiyun I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
2016*4882a593Smuzhiyun I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
2017*4882a593Smuzhiyun I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
2018*4882a593Smuzhiyun I2C_FUNC_SMBUS_PROC_CALL | I2C_FUNC_SMBUS_PEC |
2019*4882a593Smuzhiyun I2C_FUNC_SMBUS_I2C_BLOCK;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun if (i2c_dev->smbus_mode)
2022*4882a593Smuzhiyun func |= I2C_FUNC_SMBUS_HOST_NOTIFY;
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun return func;
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun static const struct i2c_algorithm stm32f7_i2c_algo = {
2028*4882a593Smuzhiyun .master_xfer = stm32f7_i2c_xfer,
2029*4882a593Smuzhiyun .smbus_xfer = stm32f7_i2c_smbus_xfer,
2030*4882a593Smuzhiyun .functionality = stm32f7_i2c_func,
2031*4882a593Smuzhiyun .reg_slave = stm32f7_i2c_reg_slave,
2032*4882a593Smuzhiyun .unreg_slave = stm32f7_i2c_unreg_slave,
2033*4882a593Smuzhiyun };
2034*4882a593Smuzhiyun
stm32f7_i2c_probe(struct platform_device * pdev)2035*4882a593Smuzhiyun static int stm32f7_i2c_probe(struct platform_device *pdev)
2036*4882a593Smuzhiyun {
2037*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev;
2038*4882a593Smuzhiyun const struct stm32f7_i2c_setup *setup;
2039*4882a593Smuzhiyun struct resource *res;
2040*4882a593Smuzhiyun struct i2c_adapter *adap;
2041*4882a593Smuzhiyun struct reset_control *rst;
2042*4882a593Smuzhiyun dma_addr_t phy_addr;
2043*4882a593Smuzhiyun int irq_error, irq_event, ret;
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
2046*4882a593Smuzhiyun if (!i2c_dev)
2047*4882a593Smuzhiyun return -ENOMEM;
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun i2c_dev->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
2050*4882a593Smuzhiyun if (IS_ERR(i2c_dev->base))
2051*4882a593Smuzhiyun return PTR_ERR(i2c_dev->base);
2052*4882a593Smuzhiyun phy_addr = (dma_addr_t)res->start;
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun irq_event = platform_get_irq(pdev, 0);
2055*4882a593Smuzhiyun if (irq_event <= 0) {
2056*4882a593Smuzhiyun if (irq_event != -EPROBE_DEFER)
2057*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get IRQ event: %d\n",
2058*4882a593Smuzhiyun irq_event);
2059*4882a593Smuzhiyun return irq_event ? : -ENOENT;
2060*4882a593Smuzhiyun }
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun irq_error = platform_get_irq(pdev, 1);
2063*4882a593Smuzhiyun if (irq_error <= 0) {
2064*4882a593Smuzhiyun if (irq_error != -EPROBE_DEFER)
2065*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get IRQ error: %d\n",
2066*4882a593Smuzhiyun irq_error);
2067*4882a593Smuzhiyun return irq_error ? : -ENOENT;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun i2c_dev->wakeup_src = of_property_read_bool(pdev->dev.of_node,
2071*4882a593Smuzhiyun "wakeup-source");
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun i2c_dev->clk = devm_clk_get(&pdev->dev, NULL);
2074*4882a593Smuzhiyun if (IS_ERR(i2c_dev->clk))
2075*4882a593Smuzhiyun return dev_err_probe(&pdev->dev, PTR_ERR(i2c_dev->clk),
2076*4882a593Smuzhiyun "Failed to get controller clock\n");
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun ret = clk_prepare_enable(i2c_dev->clk);
2079*4882a593Smuzhiyun if (ret) {
2080*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to prepare_enable clock\n");
2081*4882a593Smuzhiyun return ret;
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun rst = devm_reset_control_get(&pdev->dev, NULL);
2085*4882a593Smuzhiyun if (IS_ERR(rst)) {
2086*4882a593Smuzhiyun ret = dev_err_probe(&pdev->dev, PTR_ERR(rst),
2087*4882a593Smuzhiyun "Error: Missing reset ctrl\n");
2088*4882a593Smuzhiyun goto clk_free;
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun reset_control_assert(rst);
2091*4882a593Smuzhiyun udelay(2);
2092*4882a593Smuzhiyun reset_control_deassert(rst);
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun i2c_dev->dev = &pdev->dev;
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, irq_event,
2097*4882a593Smuzhiyun stm32f7_i2c_isr_event,
2098*4882a593Smuzhiyun stm32f7_i2c_isr_event_thread,
2099*4882a593Smuzhiyun IRQF_ONESHOT,
2100*4882a593Smuzhiyun pdev->name, i2c_dev);
2101*4882a593Smuzhiyun if (ret) {
2102*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to request irq event %i\n",
2103*4882a593Smuzhiyun irq_event);
2104*4882a593Smuzhiyun goto clk_free;
2105*4882a593Smuzhiyun }
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq_error, stm32f7_i2c_isr_error, 0,
2108*4882a593Smuzhiyun pdev->name, i2c_dev);
2109*4882a593Smuzhiyun if (ret) {
2110*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to request irq error %i\n",
2111*4882a593Smuzhiyun irq_error);
2112*4882a593Smuzhiyun goto clk_free;
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun setup = of_device_get_match_data(&pdev->dev);
2116*4882a593Smuzhiyun if (!setup) {
2117*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get device data\n");
2118*4882a593Smuzhiyun ret = -ENODEV;
2119*4882a593Smuzhiyun goto clk_free;
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun i2c_dev->setup = *setup;
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun ret = stm32f7_i2c_setup_timing(i2c_dev, &i2c_dev->setup);
2124*4882a593Smuzhiyun if (ret)
2125*4882a593Smuzhiyun goto clk_free;
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun /* Setup Fast mode plus if necessary */
2128*4882a593Smuzhiyun if (i2c_dev->bus_rate > I2C_MAX_FAST_MODE_FREQ) {
2129*4882a593Smuzhiyun ret = stm32f7_i2c_setup_fm_plus_bits(pdev, i2c_dev);
2130*4882a593Smuzhiyun if (ret)
2131*4882a593Smuzhiyun goto clk_free;
2132*4882a593Smuzhiyun ret = stm32f7_i2c_write_fm_plus_bits(i2c_dev, true);
2133*4882a593Smuzhiyun if (ret)
2134*4882a593Smuzhiyun goto clk_free;
2135*4882a593Smuzhiyun }
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun adap = &i2c_dev->adap;
2138*4882a593Smuzhiyun i2c_set_adapdata(adap, i2c_dev);
2139*4882a593Smuzhiyun snprintf(adap->name, sizeof(adap->name), "STM32F7 I2C(%pa)",
2140*4882a593Smuzhiyun &res->start);
2141*4882a593Smuzhiyun adap->owner = THIS_MODULE;
2142*4882a593Smuzhiyun adap->timeout = 2 * HZ;
2143*4882a593Smuzhiyun adap->retries = 3;
2144*4882a593Smuzhiyun adap->algo = &stm32f7_i2c_algo;
2145*4882a593Smuzhiyun adap->dev.parent = &pdev->dev;
2146*4882a593Smuzhiyun adap->dev.of_node = pdev->dev.of_node;
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun init_completion(&i2c_dev->complete);
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /* Init DMA config if supported */
2151*4882a593Smuzhiyun i2c_dev->dma = stm32_i2c_dma_request(i2c_dev->dev, phy_addr,
2152*4882a593Smuzhiyun STM32F7_I2C_TXDR,
2153*4882a593Smuzhiyun STM32F7_I2C_RXDR);
2154*4882a593Smuzhiyun if (IS_ERR(i2c_dev->dma)) {
2155*4882a593Smuzhiyun ret = PTR_ERR(i2c_dev->dma);
2156*4882a593Smuzhiyun /* DMA support is optional, only report other errors */
2157*4882a593Smuzhiyun if (ret != -ENODEV)
2158*4882a593Smuzhiyun goto fmp_clear;
2159*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "No DMA option: fallback using interrupts\n");
2160*4882a593Smuzhiyun i2c_dev->dma = NULL;
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun if (i2c_dev->wakeup_src) {
2164*4882a593Smuzhiyun device_set_wakeup_capable(i2c_dev->dev, true);
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun ret = dev_pm_set_wake_irq(i2c_dev->dev, irq_event);
2167*4882a593Smuzhiyun if (ret) {
2168*4882a593Smuzhiyun dev_err(i2c_dev->dev, "Failed to set wake up irq\n");
2169*4882a593Smuzhiyun goto clr_wakeup_capable;
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c_dev);
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(i2c_dev->dev,
2176*4882a593Smuzhiyun STM32F7_AUTOSUSPEND_DELAY);
2177*4882a593Smuzhiyun pm_runtime_use_autosuspend(i2c_dev->dev);
2178*4882a593Smuzhiyun pm_runtime_set_active(i2c_dev->dev);
2179*4882a593Smuzhiyun pm_runtime_enable(i2c_dev->dev);
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun pm_runtime_get_noresume(&pdev->dev);
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun stm32f7_i2c_hw_config(i2c_dev);
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun i2c_dev->smbus_mode = of_property_read_bool(pdev->dev.of_node, "smbus");
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun ret = i2c_add_adapter(adap);
2188*4882a593Smuzhiyun if (ret)
2189*4882a593Smuzhiyun goto pm_disable;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun if (i2c_dev->smbus_mode) {
2192*4882a593Smuzhiyun ret = stm32f7_i2c_enable_smbus_host(i2c_dev);
2193*4882a593Smuzhiyun if (ret) {
2194*4882a593Smuzhiyun dev_err(i2c_dev->dev,
2195*4882a593Smuzhiyun "failed to enable SMBus Host-Notify protocol (%d)\n",
2196*4882a593Smuzhiyun ret);
2197*4882a593Smuzhiyun goto i2c_adapter_remove;
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun dev_info(i2c_dev->dev, "STM32F7 I2C-%d bus adapter\n", adap->nr);
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun pm_runtime_mark_last_busy(i2c_dev->dev);
2204*4882a593Smuzhiyun pm_runtime_put_autosuspend(i2c_dev->dev);
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun return 0;
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun i2c_adapter_remove:
2209*4882a593Smuzhiyun i2c_del_adapter(adap);
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun pm_disable:
2212*4882a593Smuzhiyun pm_runtime_put_noidle(i2c_dev->dev);
2213*4882a593Smuzhiyun pm_runtime_disable(i2c_dev->dev);
2214*4882a593Smuzhiyun pm_runtime_set_suspended(i2c_dev->dev);
2215*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(i2c_dev->dev);
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun if (i2c_dev->wakeup_src)
2218*4882a593Smuzhiyun dev_pm_clear_wake_irq(i2c_dev->dev);
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun clr_wakeup_capable:
2221*4882a593Smuzhiyun if (i2c_dev->wakeup_src)
2222*4882a593Smuzhiyun device_set_wakeup_capable(i2c_dev->dev, false);
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun if (i2c_dev->dma) {
2225*4882a593Smuzhiyun stm32_i2c_dma_free(i2c_dev->dma);
2226*4882a593Smuzhiyun i2c_dev->dma = NULL;
2227*4882a593Smuzhiyun }
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun fmp_clear:
2230*4882a593Smuzhiyun stm32f7_i2c_write_fm_plus_bits(i2c_dev, false);
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun clk_free:
2233*4882a593Smuzhiyun clk_disable_unprepare(i2c_dev->clk);
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun return ret;
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun
stm32f7_i2c_remove(struct platform_device * pdev)2238*4882a593Smuzhiyun static int stm32f7_i2c_remove(struct platform_device *pdev)
2239*4882a593Smuzhiyun {
2240*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun stm32f7_i2c_disable_smbus_host(i2c_dev);
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun i2c_del_adapter(&i2c_dev->adap);
2245*4882a593Smuzhiyun pm_runtime_get_sync(i2c_dev->dev);
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun if (i2c_dev->wakeup_src) {
2248*4882a593Smuzhiyun dev_pm_clear_wake_irq(i2c_dev->dev);
2249*4882a593Smuzhiyun /*
2250*4882a593Smuzhiyun * enforce that wakeup is disabled and that the device
2251*4882a593Smuzhiyun * is marked as non wakeup capable
2252*4882a593Smuzhiyun */
2253*4882a593Smuzhiyun device_init_wakeup(i2c_dev->dev, false);
2254*4882a593Smuzhiyun }
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun pm_runtime_put_noidle(i2c_dev->dev);
2257*4882a593Smuzhiyun pm_runtime_disable(i2c_dev->dev);
2258*4882a593Smuzhiyun pm_runtime_set_suspended(i2c_dev->dev);
2259*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(i2c_dev->dev);
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun if (i2c_dev->dma) {
2262*4882a593Smuzhiyun stm32_i2c_dma_free(i2c_dev->dma);
2263*4882a593Smuzhiyun i2c_dev->dma = NULL;
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun stm32f7_i2c_write_fm_plus_bits(i2c_dev, false);
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun clk_disable_unprepare(i2c_dev->clk);
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun return 0;
2271*4882a593Smuzhiyun }
2272*4882a593Smuzhiyun
stm32f7_i2c_runtime_suspend(struct device * dev)2273*4882a593Smuzhiyun static int __maybe_unused stm32f7_i2c_runtime_suspend(struct device *dev)
2274*4882a593Smuzhiyun {
2275*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = dev_get_drvdata(dev);
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun if (!stm32f7_i2c_is_slave_registered(i2c_dev))
2278*4882a593Smuzhiyun clk_disable_unprepare(i2c_dev->clk);
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun return 0;
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun
stm32f7_i2c_runtime_resume(struct device * dev)2283*4882a593Smuzhiyun static int __maybe_unused stm32f7_i2c_runtime_resume(struct device *dev)
2284*4882a593Smuzhiyun {
2285*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = dev_get_drvdata(dev);
2286*4882a593Smuzhiyun int ret;
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun if (!stm32f7_i2c_is_slave_registered(i2c_dev)) {
2289*4882a593Smuzhiyun ret = clk_prepare_enable(i2c_dev->clk);
2290*4882a593Smuzhiyun if (ret) {
2291*4882a593Smuzhiyun dev_err(dev, "failed to prepare_enable clock\n");
2292*4882a593Smuzhiyun return ret;
2293*4882a593Smuzhiyun }
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun return 0;
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
stm32f7_i2c_regs_backup(struct stm32f7_i2c_dev * i2c_dev)2300*4882a593Smuzhiyun static int stm32f7_i2c_regs_backup(struct stm32f7_i2c_dev *i2c_dev)
2301*4882a593Smuzhiyun {
2302*4882a593Smuzhiyun int ret;
2303*4882a593Smuzhiyun struct stm32f7_i2c_regs *backup_regs = &i2c_dev->backup_regs;
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(i2c_dev->dev);
2306*4882a593Smuzhiyun if (ret < 0)
2307*4882a593Smuzhiyun return ret;
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun backup_regs->cr1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR1);
2310*4882a593Smuzhiyun backup_regs->cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
2311*4882a593Smuzhiyun backup_regs->oar1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR1);
2312*4882a593Smuzhiyun backup_regs->oar2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR2);
2313*4882a593Smuzhiyun backup_regs->tmgr = readl_relaxed(i2c_dev->base + STM32F7_I2C_TIMINGR);
2314*4882a593Smuzhiyun stm32f7_i2c_write_fm_plus_bits(i2c_dev, false);
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun pm_runtime_put_sync(i2c_dev->dev);
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun return ret;
2319*4882a593Smuzhiyun }
2320*4882a593Smuzhiyun
stm32f7_i2c_regs_restore(struct stm32f7_i2c_dev * i2c_dev)2321*4882a593Smuzhiyun static int stm32f7_i2c_regs_restore(struct stm32f7_i2c_dev *i2c_dev)
2322*4882a593Smuzhiyun {
2323*4882a593Smuzhiyun u32 cr1;
2324*4882a593Smuzhiyun int ret;
2325*4882a593Smuzhiyun struct stm32f7_i2c_regs *backup_regs = &i2c_dev->backup_regs;
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(i2c_dev->dev);
2328*4882a593Smuzhiyun if (ret < 0)
2329*4882a593Smuzhiyun return ret;
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun cr1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR1);
2332*4882a593Smuzhiyun if (cr1 & STM32F7_I2C_CR1_PE)
2333*4882a593Smuzhiyun stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1,
2334*4882a593Smuzhiyun STM32F7_I2C_CR1_PE);
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun writel_relaxed(backup_regs->tmgr, i2c_dev->base + STM32F7_I2C_TIMINGR);
2337*4882a593Smuzhiyun writel_relaxed(backup_regs->cr1 & ~STM32F7_I2C_CR1_PE,
2338*4882a593Smuzhiyun i2c_dev->base + STM32F7_I2C_CR1);
2339*4882a593Smuzhiyun if (backup_regs->cr1 & STM32F7_I2C_CR1_PE)
2340*4882a593Smuzhiyun stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1,
2341*4882a593Smuzhiyun STM32F7_I2C_CR1_PE);
2342*4882a593Smuzhiyun writel_relaxed(backup_regs->cr2, i2c_dev->base + STM32F7_I2C_CR2);
2343*4882a593Smuzhiyun writel_relaxed(backup_regs->oar1, i2c_dev->base + STM32F7_I2C_OAR1);
2344*4882a593Smuzhiyun writel_relaxed(backup_regs->oar2, i2c_dev->base + STM32F7_I2C_OAR2);
2345*4882a593Smuzhiyun stm32f7_i2c_write_fm_plus_bits(i2c_dev, true);
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun pm_runtime_put_sync(i2c_dev->dev);
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun return ret;
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun
stm32f7_i2c_suspend(struct device * dev)2352*4882a593Smuzhiyun static int stm32f7_i2c_suspend(struct device *dev)
2353*4882a593Smuzhiyun {
2354*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = dev_get_drvdata(dev);
2355*4882a593Smuzhiyun int ret;
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun i2c_mark_adapter_suspended(&i2c_dev->adap);
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun if (!device_may_wakeup(dev) && !dev->power.wakeup_path) {
2360*4882a593Smuzhiyun ret = stm32f7_i2c_regs_backup(i2c_dev);
2361*4882a593Smuzhiyun if (ret < 0) {
2362*4882a593Smuzhiyun i2c_mark_adapter_resumed(&i2c_dev->adap);
2363*4882a593Smuzhiyun return ret;
2364*4882a593Smuzhiyun }
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun pinctrl_pm_select_sleep_state(dev);
2367*4882a593Smuzhiyun pm_runtime_force_suspend(dev);
2368*4882a593Smuzhiyun }
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun return 0;
2371*4882a593Smuzhiyun }
2372*4882a593Smuzhiyun
stm32f7_i2c_resume(struct device * dev)2373*4882a593Smuzhiyun static int stm32f7_i2c_resume(struct device *dev)
2374*4882a593Smuzhiyun {
2375*4882a593Smuzhiyun struct stm32f7_i2c_dev *i2c_dev = dev_get_drvdata(dev);
2376*4882a593Smuzhiyun int ret;
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun if (!device_may_wakeup(dev) && !dev->power.wakeup_path) {
2379*4882a593Smuzhiyun ret = pm_runtime_force_resume(dev);
2380*4882a593Smuzhiyun if (ret < 0)
2381*4882a593Smuzhiyun return ret;
2382*4882a593Smuzhiyun pinctrl_pm_select_default_state(dev);
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun ret = stm32f7_i2c_regs_restore(i2c_dev);
2385*4882a593Smuzhiyun if (ret < 0)
2386*4882a593Smuzhiyun return ret;
2387*4882a593Smuzhiyun }
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun i2c_mark_adapter_resumed(&i2c_dev->adap);
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun return 0;
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun #endif
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun static const struct dev_pm_ops stm32f7_i2c_pm_ops = {
2396*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(stm32f7_i2c_runtime_suspend,
2397*4882a593Smuzhiyun stm32f7_i2c_runtime_resume, NULL)
2398*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(stm32f7_i2c_suspend, stm32f7_i2c_resume)
2399*4882a593Smuzhiyun };
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun static const struct of_device_id stm32f7_i2c_match[] = {
2402*4882a593Smuzhiyun { .compatible = "st,stm32f7-i2c", .data = &stm32f7_setup},
2403*4882a593Smuzhiyun { .compatible = "st,stm32mp15-i2c", .data = &stm32mp15_setup},
2404*4882a593Smuzhiyun {},
2405*4882a593Smuzhiyun };
2406*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32f7_i2c_match);
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun static struct platform_driver stm32f7_i2c_driver = {
2409*4882a593Smuzhiyun .driver = {
2410*4882a593Smuzhiyun .name = "stm32f7-i2c",
2411*4882a593Smuzhiyun .of_match_table = stm32f7_i2c_match,
2412*4882a593Smuzhiyun .pm = &stm32f7_i2c_pm_ops,
2413*4882a593Smuzhiyun },
2414*4882a593Smuzhiyun .probe = stm32f7_i2c_probe,
2415*4882a593Smuzhiyun .remove = stm32f7_i2c_remove,
2416*4882a593Smuzhiyun };
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun module_platform_driver(stm32f7_i2c_driver);
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun MODULE_AUTHOR("M'boumba Cedric Madianga <cedric.madianga@gmail.com>");
2421*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics STM32F7 I2C driver");
2422*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2423