1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2017 Spreadtrum Communications Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define I2C_CTL 0x00
22*4882a593Smuzhiyun #define I2C_ADDR_CFG 0x04
23*4882a593Smuzhiyun #define I2C_COUNT 0x08
24*4882a593Smuzhiyun #define I2C_RX 0x0c
25*4882a593Smuzhiyun #define I2C_TX 0x10
26*4882a593Smuzhiyun #define I2C_STATUS 0x14
27*4882a593Smuzhiyun #define I2C_HSMODE_CFG 0x18
28*4882a593Smuzhiyun #define I2C_VERSION 0x1c
29*4882a593Smuzhiyun #define ADDR_DVD0 0x20
30*4882a593Smuzhiyun #define ADDR_DVD1 0x24
31*4882a593Smuzhiyun #define ADDR_STA0_DVD 0x28
32*4882a593Smuzhiyun #define ADDR_RST 0x2c
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* I2C_CTL */
35*4882a593Smuzhiyun #define STP_EN BIT(20)
36*4882a593Smuzhiyun #define FIFO_AF_LVL_MASK GENMASK(19, 16)
37*4882a593Smuzhiyun #define FIFO_AF_LVL 16
38*4882a593Smuzhiyun #define FIFO_AE_LVL_MASK GENMASK(15, 12)
39*4882a593Smuzhiyun #define FIFO_AE_LVL 12
40*4882a593Smuzhiyun #define I2C_DMA_EN BIT(11)
41*4882a593Smuzhiyun #define FULL_INTEN BIT(10)
42*4882a593Smuzhiyun #define EMPTY_INTEN BIT(9)
43*4882a593Smuzhiyun #define I2C_DVD_OPT BIT(8)
44*4882a593Smuzhiyun #define I2C_OUT_OPT BIT(7)
45*4882a593Smuzhiyun #define I2C_TRIM_OPT BIT(6)
46*4882a593Smuzhiyun #define I2C_HS_MODE BIT(4)
47*4882a593Smuzhiyun #define I2C_MODE BIT(3)
48*4882a593Smuzhiyun #define I2C_EN BIT(2)
49*4882a593Smuzhiyun #define I2C_INT_EN BIT(1)
50*4882a593Smuzhiyun #define I2C_START BIT(0)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* I2C_STATUS */
53*4882a593Smuzhiyun #define SDA_IN BIT(21)
54*4882a593Smuzhiyun #define SCL_IN BIT(20)
55*4882a593Smuzhiyun #define FIFO_FULL BIT(4)
56*4882a593Smuzhiyun #define FIFO_EMPTY BIT(3)
57*4882a593Smuzhiyun #define I2C_INT BIT(2)
58*4882a593Smuzhiyun #define I2C_RX_ACK BIT(1)
59*4882a593Smuzhiyun #define I2C_BUSY BIT(0)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* ADDR_RST */
62*4882a593Smuzhiyun #define I2C_RST BIT(0)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define I2C_FIFO_DEEP 12
65*4882a593Smuzhiyun #define I2C_FIFO_FULL_THLD 15
66*4882a593Smuzhiyun #define I2C_FIFO_EMPTY_THLD 4
67*4882a593Smuzhiyun #define I2C_DATA_STEP 8
68*4882a593Smuzhiyun #define I2C_ADDR_DVD0_CALC(high, low) \
69*4882a593Smuzhiyun ((((high) & GENMASK(15, 0)) << 16) | ((low) & GENMASK(15, 0)))
70*4882a593Smuzhiyun #define I2C_ADDR_DVD1_CALC(high, low) \
71*4882a593Smuzhiyun (((high) & GENMASK(31, 16)) | (((low) & GENMASK(31, 16)) >> 16))
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* timeout (ms) for pm runtime autosuspend */
74*4882a593Smuzhiyun #define SPRD_I2C_PM_TIMEOUT 1000
75*4882a593Smuzhiyun /* timeout (ms) for transfer message */
76*4882a593Smuzhiyun #define I2C_XFER_TIMEOUT 1000
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* SPRD i2c data structure */
79*4882a593Smuzhiyun struct sprd_i2c {
80*4882a593Smuzhiyun struct i2c_adapter adap;
81*4882a593Smuzhiyun struct device *dev;
82*4882a593Smuzhiyun void __iomem *base;
83*4882a593Smuzhiyun struct i2c_msg *msg;
84*4882a593Smuzhiyun struct clk *clk;
85*4882a593Smuzhiyun u32 src_clk;
86*4882a593Smuzhiyun u32 bus_freq;
87*4882a593Smuzhiyun struct completion complete;
88*4882a593Smuzhiyun u8 *buf;
89*4882a593Smuzhiyun u32 count;
90*4882a593Smuzhiyun int irq;
91*4882a593Smuzhiyun int err;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
sprd_i2c_set_count(struct sprd_i2c * i2c_dev,u32 count)94*4882a593Smuzhiyun static void sprd_i2c_set_count(struct sprd_i2c *i2c_dev, u32 count)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun writel(count, i2c_dev->base + I2C_COUNT);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
sprd_i2c_send_stop(struct sprd_i2c * i2c_dev,int stop)99*4882a593Smuzhiyun static void sprd_i2c_send_stop(struct sprd_i2c *i2c_dev, int stop)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun u32 tmp = readl(i2c_dev->base + I2C_CTL);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (stop)
104*4882a593Smuzhiyun writel(tmp & ~STP_EN, i2c_dev->base + I2C_CTL);
105*4882a593Smuzhiyun else
106*4882a593Smuzhiyun writel(tmp | STP_EN, i2c_dev->base + I2C_CTL);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
sprd_i2c_clear_start(struct sprd_i2c * i2c_dev)109*4882a593Smuzhiyun static void sprd_i2c_clear_start(struct sprd_i2c *i2c_dev)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun u32 tmp = readl(i2c_dev->base + I2C_CTL);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun writel(tmp & ~I2C_START, i2c_dev->base + I2C_CTL);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
sprd_i2c_clear_ack(struct sprd_i2c * i2c_dev)116*4882a593Smuzhiyun static void sprd_i2c_clear_ack(struct sprd_i2c *i2c_dev)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun u32 tmp = readl(i2c_dev->base + I2C_STATUS);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun writel(tmp & ~I2C_RX_ACK, i2c_dev->base + I2C_STATUS);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
sprd_i2c_clear_irq(struct sprd_i2c * i2c_dev)123*4882a593Smuzhiyun static void sprd_i2c_clear_irq(struct sprd_i2c *i2c_dev)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun u32 tmp = readl(i2c_dev->base + I2C_STATUS);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun writel(tmp & ~I2C_INT, i2c_dev->base + I2C_STATUS);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
sprd_i2c_reset_fifo(struct sprd_i2c * i2c_dev)130*4882a593Smuzhiyun static void sprd_i2c_reset_fifo(struct sprd_i2c *i2c_dev)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun writel(I2C_RST, i2c_dev->base + ADDR_RST);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
sprd_i2c_set_devaddr(struct sprd_i2c * i2c_dev,struct i2c_msg * m)135*4882a593Smuzhiyun static void sprd_i2c_set_devaddr(struct sprd_i2c *i2c_dev, struct i2c_msg *m)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun writel(m->addr << 1, i2c_dev->base + I2C_ADDR_CFG);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
sprd_i2c_write_bytes(struct sprd_i2c * i2c_dev,u8 * buf,u32 len)140*4882a593Smuzhiyun static void sprd_i2c_write_bytes(struct sprd_i2c *i2c_dev, u8 *buf, u32 len)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun u32 i;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun for (i = 0; i < len; i++)
145*4882a593Smuzhiyun writeb(buf[i], i2c_dev->base + I2C_TX);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
sprd_i2c_read_bytes(struct sprd_i2c * i2c_dev,u8 * buf,u32 len)148*4882a593Smuzhiyun static void sprd_i2c_read_bytes(struct sprd_i2c *i2c_dev, u8 *buf, u32 len)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun u32 i;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun for (i = 0; i < len; i++)
153*4882a593Smuzhiyun buf[i] = readb(i2c_dev->base + I2C_RX);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
sprd_i2c_set_full_thld(struct sprd_i2c * i2c_dev,u32 full_thld)156*4882a593Smuzhiyun static void sprd_i2c_set_full_thld(struct sprd_i2c *i2c_dev, u32 full_thld)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun u32 tmp = readl(i2c_dev->base + I2C_CTL);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun tmp &= ~FIFO_AF_LVL_MASK;
161*4882a593Smuzhiyun tmp |= full_thld << FIFO_AF_LVL;
162*4882a593Smuzhiyun writel(tmp, i2c_dev->base + I2C_CTL);
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
sprd_i2c_set_empty_thld(struct sprd_i2c * i2c_dev,u32 empty_thld)165*4882a593Smuzhiyun static void sprd_i2c_set_empty_thld(struct sprd_i2c *i2c_dev, u32 empty_thld)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun u32 tmp = readl(i2c_dev->base + I2C_CTL);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun tmp &= ~FIFO_AE_LVL_MASK;
170*4882a593Smuzhiyun tmp |= empty_thld << FIFO_AE_LVL;
171*4882a593Smuzhiyun writel(tmp, i2c_dev->base + I2C_CTL);
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
sprd_i2c_set_fifo_full_int(struct sprd_i2c * i2c_dev,int enable)174*4882a593Smuzhiyun static void sprd_i2c_set_fifo_full_int(struct sprd_i2c *i2c_dev, int enable)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun u32 tmp = readl(i2c_dev->base + I2C_CTL);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (enable)
179*4882a593Smuzhiyun tmp |= FULL_INTEN;
180*4882a593Smuzhiyun else
181*4882a593Smuzhiyun tmp &= ~FULL_INTEN;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun writel(tmp, i2c_dev->base + I2C_CTL);
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
sprd_i2c_set_fifo_empty_int(struct sprd_i2c * i2c_dev,int enable)186*4882a593Smuzhiyun static void sprd_i2c_set_fifo_empty_int(struct sprd_i2c *i2c_dev, int enable)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun u32 tmp = readl(i2c_dev->base + I2C_CTL);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (enable)
191*4882a593Smuzhiyun tmp |= EMPTY_INTEN;
192*4882a593Smuzhiyun else
193*4882a593Smuzhiyun tmp &= ~EMPTY_INTEN;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun writel(tmp, i2c_dev->base + I2C_CTL);
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
sprd_i2c_opt_start(struct sprd_i2c * i2c_dev)198*4882a593Smuzhiyun static void sprd_i2c_opt_start(struct sprd_i2c *i2c_dev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun u32 tmp = readl(i2c_dev->base + I2C_CTL);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun writel(tmp | I2C_START, i2c_dev->base + I2C_CTL);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
sprd_i2c_opt_mode(struct sprd_i2c * i2c_dev,int rw)205*4882a593Smuzhiyun static void sprd_i2c_opt_mode(struct sprd_i2c *i2c_dev, int rw)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun u32 cmd = readl(i2c_dev->base + I2C_CTL) & ~I2C_MODE;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun writel(cmd | rw << 3, i2c_dev->base + I2C_CTL);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
sprd_i2c_data_transfer(struct sprd_i2c * i2c_dev)212*4882a593Smuzhiyun static void sprd_i2c_data_transfer(struct sprd_i2c *i2c_dev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u32 i2c_count = i2c_dev->count;
215*4882a593Smuzhiyun u32 need_tran = i2c_count <= I2C_FIFO_DEEP ? i2c_count : I2C_FIFO_DEEP;
216*4882a593Smuzhiyun struct i2c_msg *msg = i2c_dev->msg;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (msg->flags & I2C_M_RD) {
219*4882a593Smuzhiyun sprd_i2c_read_bytes(i2c_dev, i2c_dev->buf, I2C_FIFO_FULL_THLD);
220*4882a593Smuzhiyun i2c_dev->count -= I2C_FIFO_FULL_THLD;
221*4882a593Smuzhiyun i2c_dev->buf += I2C_FIFO_FULL_THLD;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * If the read data count is larger than rx fifo full threshold,
225*4882a593Smuzhiyun * we should enable the rx fifo full interrupt to read data
226*4882a593Smuzhiyun * again.
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun if (i2c_dev->count >= I2C_FIFO_FULL_THLD)
229*4882a593Smuzhiyun sprd_i2c_set_fifo_full_int(i2c_dev, 1);
230*4882a593Smuzhiyun } else {
231*4882a593Smuzhiyun sprd_i2c_write_bytes(i2c_dev, i2c_dev->buf, need_tran);
232*4882a593Smuzhiyun i2c_dev->buf += need_tran;
233*4882a593Smuzhiyun i2c_dev->count -= need_tran;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun * If the write data count is arger than tx fifo depth which
237*4882a593Smuzhiyun * means we can not write all data in one time, then we should
238*4882a593Smuzhiyun * enable the tx fifo empty interrupt to write again.
239*4882a593Smuzhiyun */
240*4882a593Smuzhiyun if (i2c_count > I2C_FIFO_DEEP)
241*4882a593Smuzhiyun sprd_i2c_set_fifo_empty_int(i2c_dev, 1);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
sprd_i2c_handle_msg(struct i2c_adapter * i2c_adap,struct i2c_msg * msg,bool is_last_msg)245*4882a593Smuzhiyun static int sprd_i2c_handle_msg(struct i2c_adapter *i2c_adap,
246*4882a593Smuzhiyun struct i2c_msg *msg, bool is_last_msg)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct sprd_i2c *i2c_dev = i2c_adap->algo_data;
249*4882a593Smuzhiyun unsigned long time_left;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun i2c_dev->msg = msg;
252*4882a593Smuzhiyun i2c_dev->buf = msg->buf;
253*4882a593Smuzhiyun i2c_dev->count = msg->len;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun reinit_completion(&i2c_dev->complete);
256*4882a593Smuzhiyun sprd_i2c_reset_fifo(i2c_dev);
257*4882a593Smuzhiyun sprd_i2c_set_devaddr(i2c_dev, msg);
258*4882a593Smuzhiyun sprd_i2c_set_count(i2c_dev, msg->len);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (msg->flags & I2C_M_RD) {
261*4882a593Smuzhiyun sprd_i2c_opt_mode(i2c_dev, 1);
262*4882a593Smuzhiyun sprd_i2c_send_stop(i2c_dev, 1);
263*4882a593Smuzhiyun } else {
264*4882a593Smuzhiyun sprd_i2c_opt_mode(i2c_dev, 0);
265*4882a593Smuzhiyun sprd_i2c_send_stop(i2c_dev, !!is_last_msg);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun * We should enable rx fifo full interrupt to get data when receiving
270*4882a593Smuzhiyun * full data.
271*4882a593Smuzhiyun */
272*4882a593Smuzhiyun if (msg->flags & I2C_M_RD)
273*4882a593Smuzhiyun sprd_i2c_set_fifo_full_int(i2c_dev, 1);
274*4882a593Smuzhiyun else
275*4882a593Smuzhiyun sprd_i2c_data_transfer(i2c_dev);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun sprd_i2c_opt_start(i2c_dev);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&i2c_dev->complete,
280*4882a593Smuzhiyun msecs_to_jiffies(I2C_XFER_TIMEOUT));
281*4882a593Smuzhiyun if (!time_left)
282*4882a593Smuzhiyun return -ETIMEDOUT;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return i2c_dev->err;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
sprd_i2c_master_xfer(struct i2c_adapter * i2c_adap,struct i2c_msg * msgs,int num)287*4882a593Smuzhiyun static int sprd_i2c_master_xfer(struct i2c_adapter *i2c_adap,
288*4882a593Smuzhiyun struct i2c_msg *msgs, int num)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct sprd_i2c *i2c_dev = i2c_adap->algo_data;
291*4882a593Smuzhiyun int im, ret;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(i2c_dev->dev);
294*4882a593Smuzhiyun if (ret < 0)
295*4882a593Smuzhiyun return ret;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun for (im = 0; im < num - 1; im++) {
298*4882a593Smuzhiyun ret = sprd_i2c_handle_msg(i2c_adap, &msgs[im], 0);
299*4882a593Smuzhiyun if (ret)
300*4882a593Smuzhiyun goto err_msg;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun ret = sprd_i2c_handle_msg(i2c_adap, &msgs[im++], 1);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun err_msg:
306*4882a593Smuzhiyun pm_runtime_mark_last_busy(i2c_dev->dev);
307*4882a593Smuzhiyun pm_runtime_put_autosuspend(i2c_dev->dev);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return ret < 0 ? ret : im;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
sprd_i2c_func(struct i2c_adapter * adap)312*4882a593Smuzhiyun static u32 sprd_i2c_func(struct i2c_adapter *adap)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static const struct i2c_algorithm sprd_i2c_algo = {
318*4882a593Smuzhiyun .master_xfer = sprd_i2c_master_xfer,
319*4882a593Smuzhiyun .functionality = sprd_i2c_func,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
sprd_i2c_set_clk(struct sprd_i2c * i2c_dev,u32 freq)322*4882a593Smuzhiyun static void sprd_i2c_set_clk(struct sprd_i2c *i2c_dev, u32 freq)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun u32 apb_clk = i2c_dev->src_clk;
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * From I2C databook, the prescale calculation formula:
327*4882a593Smuzhiyun * prescale = freq_i2c / (4 * freq_scl) - 1;
328*4882a593Smuzhiyun */
329*4882a593Smuzhiyun u32 i2c_dvd = apb_clk / (4 * freq) - 1;
330*4882a593Smuzhiyun /*
331*4882a593Smuzhiyun * From I2C databook, the high period of SCL clock is recommended as
332*4882a593Smuzhiyun * 40% (2/5), and the low period of SCL clock is recommended as 60%
333*4882a593Smuzhiyun * (3/5), then the formula should be:
334*4882a593Smuzhiyun * high = (prescale * 2 * 2) / 5
335*4882a593Smuzhiyun * low = (prescale * 2 * 3) / 5
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun u32 high = ((i2c_dvd << 1) * 2) / 5;
338*4882a593Smuzhiyun u32 low = ((i2c_dvd << 1) * 3) / 5;
339*4882a593Smuzhiyun u32 div0 = I2C_ADDR_DVD0_CALC(high, low);
340*4882a593Smuzhiyun u32 div1 = I2C_ADDR_DVD1_CALC(high, low);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun writel(div0, i2c_dev->base + ADDR_DVD0);
343*4882a593Smuzhiyun writel(div1, i2c_dev->base + ADDR_DVD1);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* Start hold timing = hold time(us) * source clock */
346*4882a593Smuzhiyun if (freq == I2C_MAX_FAST_MODE_FREQ)
347*4882a593Smuzhiyun writel((6 * apb_clk) / 10000000, i2c_dev->base + ADDR_STA0_DVD);
348*4882a593Smuzhiyun else if (freq == I2C_MAX_STANDARD_MODE_FREQ)
349*4882a593Smuzhiyun writel((4 * apb_clk) / 1000000, i2c_dev->base + ADDR_STA0_DVD);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
sprd_i2c_enable(struct sprd_i2c * i2c_dev)352*4882a593Smuzhiyun static void sprd_i2c_enable(struct sprd_i2c *i2c_dev)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun u32 tmp = I2C_DVD_OPT;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun writel(tmp, i2c_dev->base + I2C_CTL);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun sprd_i2c_set_full_thld(i2c_dev, I2C_FIFO_FULL_THLD);
359*4882a593Smuzhiyun sprd_i2c_set_empty_thld(i2c_dev, I2C_FIFO_EMPTY_THLD);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun sprd_i2c_set_clk(i2c_dev, i2c_dev->bus_freq);
362*4882a593Smuzhiyun sprd_i2c_reset_fifo(i2c_dev);
363*4882a593Smuzhiyun sprd_i2c_clear_irq(i2c_dev);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun tmp = readl(i2c_dev->base + I2C_CTL);
366*4882a593Smuzhiyun writel(tmp | I2C_EN | I2C_INT_EN, i2c_dev->base + I2C_CTL);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
sprd_i2c_isr_thread(int irq,void * dev_id)369*4882a593Smuzhiyun static irqreturn_t sprd_i2c_isr_thread(int irq, void *dev_id)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct sprd_i2c *i2c_dev = dev_id;
372*4882a593Smuzhiyun struct i2c_msg *msg = i2c_dev->msg;
373*4882a593Smuzhiyun bool ack = !(readl(i2c_dev->base + I2C_STATUS) & I2C_RX_ACK);
374*4882a593Smuzhiyun u32 i2c_tran;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (msg->flags & I2C_M_RD)
377*4882a593Smuzhiyun i2c_tran = i2c_dev->count >= I2C_FIFO_FULL_THLD;
378*4882a593Smuzhiyun else
379*4882a593Smuzhiyun i2c_tran = i2c_dev->count;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * If we got one ACK from slave when writing data, and we did not
383*4882a593Smuzhiyun * finish this transmission (i2c_tran is not zero), then we should
384*4882a593Smuzhiyun * continue to write data.
385*4882a593Smuzhiyun *
386*4882a593Smuzhiyun * For reading data, ack is always true, if i2c_tran is not 0 which
387*4882a593Smuzhiyun * means we still need to contine to read data from slave.
388*4882a593Smuzhiyun */
389*4882a593Smuzhiyun if (i2c_tran && ack) {
390*4882a593Smuzhiyun sprd_i2c_data_transfer(i2c_dev);
391*4882a593Smuzhiyun return IRQ_HANDLED;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun i2c_dev->err = 0;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /*
397*4882a593Smuzhiyun * If we did not get one ACK from slave when writing data, we should
398*4882a593Smuzhiyun * return -EIO to notify users.
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun if (!ack)
401*4882a593Smuzhiyun i2c_dev->err = -EIO;
402*4882a593Smuzhiyun else if (msg->flags & I2C_M_RD && i2c_dev->count)
403*4882a593Smuzhiyun sprd_i2c_read_bytes(i2c_dev, i2c_dev->buf, i2c_dev->count);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Transmission is done and clear ack and start operation */
406*4882a593Smuzhiyun sprd_i2c_clear_ack(i2c_dev);
407*4882a593Smuzhiyun sprd_i2c_clear_start(i2c_dev);
408*4882a593Smuzhiyun complete(&i2c_dev->complete);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun return IRQ_HANDLED;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
sprd_i2c_isr(int irq,void * dev_id)413*4882a593Smuzhiyun static irqreturn_t sprd_i2c_isr(int irq, void *dev_id)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct sprd_i2c *i2c_dev = dev_id;
416*4882a593Smuzhiyun struct i2c_msg *msg = i2c_dev->msg;
417*4882a593Smuzhiyun bool ack = !(readl(i2c_dev->base + I2C_STATUS) & I2C_RX_ACK);
418*4882a593Smuzhiyun u32 i2c_tran;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (msg->flags & I2C_M_RD)
421*4882a593Smuzhiyun i2c_tran = i2c_dev->count >= I2C_FIFO_FULL_THLD;
422*4882a593Smuzhiyun else
423*4882a593Smuzhiyun i2c_tran = i2c_dev->count;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /*
426*4882a593Smuzhiyun * If we did not get one ACK from slave when writing data, then we
427*4882a593Smuzhiyun * should finish this transmission since we got some errors.
428*4882a593Smuzhiyun *
429*4882a593Smuzhiyun * When writing data, if i2c_tran == 0 which means we have writen
430*4882a593Smuzhiyun * done all data, then we can finish this transmission.
431*4882a593Smuzhiyun *
432*4882a593Smuzhiyun * When reading data, if conut < rx fifo full threshold, which
433*4882a593Smuzhiyun * means we can read all data in one time, then we can finish this
434*4882a593Smuzhiyun * transmission too.
435*4882a593Smuzhiyun */
436*4882a593Smuzhiyun if (!i2c_tran || !ack) {
437*4882a593Smuzhiyun sprd_i2c_clear_start(i2c_dev);
438*4882a593Smuzhiyun sprd_i2c_clear_irq(i2c_dev);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun sprd_i2c_set_fifo_empty_int(i2c_dev, 0);
442*4882a593Smuzhiyun sprd_i2c_set_fifo_full_int(i2c_dev, 0);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
sprd_i2c_clk_init(struct sprd_i2c * i2c_dev)447*4882a593Smuzhiyun static int sprd_i2c_clk_init(struct sprd_i2c *i2c_dev)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct clk *clk_i2c, *clk_parent;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun clk_i2c = devm_clk_get(i2c_dev->dev, "i2c");
452*4882a593Smuzhiyun if (IS_ERR(clk_i2c)) {
453*4882a593Smuzhiyun dev_warn(i2c_dev->dev, "i2c%d can't get the i2c clock\n",
454*4882a593Smuzhiyun i2c_dev->adap.nr);
455*4882a593Smuzhiyun clk_i2c = NULL;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun clk_parent = devm_clk_get(i2c_dev->dev, "source");
459*4882a593Smuzhiyun if (IS_ERR(clk_parent)) {
460*4882a593Smuzhiyun dev_warn(i2c_dev->dev, "i2c%d can't get the source clock\n",
461*4882a593Smuzhiyun i2c_dev->adap.nr);
462*4882a593Smuzhiyun clk_parent = NULL;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (clk_set_parent(clk_i2c, clk_parent))
466*4882a593Smuzhiyun i2c_dev->src_clk = clk_get_rate(clk_i2c);
467*4882a593Smuzhiyun else
468*4882a593Smuzhiyun i2c_dev->src_clk = 26000000;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "i2c%d set source clock is %d\n",
471*4882a593Smuzhiyun i2c_dev->adap.nr, i2c_dev->src_clk);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun i2c_dev->clk = devm_clk_get(i2c_dev->dev, "enable");
474*4882a593Smuzhiyun if (IS_ERR(i2c_dev->clk)) {
475*4882a593Smuzhiyun dev_err(i2c_dev->dev, "i2c%d can't get the enable clock\n",
476*4882a593Smuzhiyun i2c_dev->adap.nr);
477*4882a593Smuzhiyun return PTR_ERR(i2c_dev->clk);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return 0;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
sprd_i2c_probe(struct platform_device * pdev)483*4882a593Smuzhiyun static int sprd_i2c_probe(struct platform_device *pdev)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct device *dev = &pdev->dev;
486*4882a593Smuzhiyun struct sprd_i2c *i2c_dev;
487*4882a593Smuzhiyun u32 prop;
488*4882a593Smuzhiyun int ret;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun pdev->id = of_alias_get_id(dev->of_node, "i2c");
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun i2c_dev = devm_kzalloc(dev, sizeof(struct sprd_i2c), GFP_KERNEL);
493*4882a593Smuzhiyun if (!i2c_dev)
494*4882a593Smuzhiyun return -ENOMEM;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun i2c_dev->base = devm_platform_ioremap_resource(pdev, 0);
497*4882a593Smuzhiyun if (IS_ERR(i2c_dev->base))
498*4882a593Smuzhiyun return PTR_ERR(i2c_dev->base);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun i2c_dev->irq = platform_get_irq(pdev, 0);
501*4882a593Smuzhiyun if (i2c_dev->irq < 0)
502*4882a593Smuzhiyun return i2c_dev->irq;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun i2c_set_adapdata(&i2c_dev->adap, i2c_dev);
505*4882a593Smuzhiyun init_completion(&i2c_dev->complete);
506*4882a593Smuzhiyun snprintf(i2c_dev->adap.name, sizeof(i2c_dev->adap.name),
507*4882a593Smuzhiyun "%s", "sprd-i2c");
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun i2c_dev->bus_freq = I2C_MAX_STANDARD_MODE_FREQ;
510*4882a593Smuzhiyun i2c_dev->adap.owner = THIS_MODULE;
511*4882a593Smuzhiyun i2c_dev->dev = dev;
512*4882a593Smuzhiyun i2c_dev->adap.retries = 3;
513*4882a593Smuzhiyun i2c_dev->adap.algo = &sprd_i2c_algo;
514*4882a593Smuzhiyun i2c_dev->adap.algo_data = i2c_dev;
515*4882a593Smuzhiyun i2c_dev->adap.dev.parent = dev;
516*4882a593Smuzhiyun i2c_dev->adap.nr = pdev->id;
517*4882a593Smuzhiyun i2c_dev->adap.dev.of_node = dev->of_node;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (!of_property_read_u32(dev->of_node, "clock-frequency", &prop))
520*4882a593Smuzhiyun i2c_dev->bus_freq = prop;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* We only support 100k and 400k now, otherwise will return error. */
523*4882a593Smuzhiyun if (i2c_dev->bus_freq != I2C_MAX_STANDARD_MODE_FREQ &&
524*4882a593Smuzhiyun i2c_dev->bus_freq != I2C_MAX_FAST_MODE_FREQ)
525*4882a593Smuzhiyun return -EINVAL;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ret = sprd_i2c_clk_init(i2c_dev);
528*4882a593Smuzhiyun if (ret)
529*4882a593Smuzhiyun return ret;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c_dev);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun ret = clk_prepare_enable(i2c_dev->clk);
534*4882a593Smuzhiyun if (ret)
535*4882a593Smuzhiyun return ret;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun sprd_i2c_enable(i2c_dev);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(i2c_dev->dev, SPRD_I2C_PM_TIMEOUT);
540*4882a593Smuzhiyun pm_runtime_use_autosuspend(i2c_dev->dev);
541*4882a593Smuzhiyun pm_runtime_set_active(i2c_dev->dev);
542*4882a593Smuzhiyun pm_runtime_enable(i2c_dev->dev);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun ret = pm_runtime_get_sync(i2c_dev->dev);
545*4882a593Smuzhiyun if (ret < 0)
546*4882a593Smuzhiyun goto err_rpm_put;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, i2c_dev->irq,
549*4882a593Smuzhiyun sprd_i2c_isr, sprd_i2c_isr_thread,
550*4882a593Smuzhiyun IRQF_NO_SUSPEND | IRQF_ONESHOT,
551*4882a593Smuzhiyun pdev->name, i2c_dev);
552*4882a593Smuzhiyun if (ret) {
553*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request irq %d\n", i2c_dev->irq);
554*4882a593Smuzhiyun goto err_rpm_put;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun ret = i2c_add_numbered_adapter(&i2c_dev->adap);
558*4882a593Smuzhiyun if (ret) {
559*4882a593Smuzhiyun dev_err(&pdev->dev, "add adapter failed\n");
560*4882a593Smuzhiyun goto err_rpm_put;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun pm_runtime_mark_last_busy(i2c_dev->dev);
564*4882a593Smuzhiyun pm_runtime_put_autosuspend(i2c_dev->dev);
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun err_rpm_put:
568*4882a593Smuzhiyun pm_runtime_put_noidle(i2c_dev->dev);
569*4882a593Smuzhiyun pm_runtime_disable(i2c_dev->dev);
570*4882a593Smuzhiyun clk_disable_unprepare(i2c_dev->clk);
571*4882a593Smuzhiyun return ret;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
sprd_i2c_remove(struct platform_device * pdev)574*4882a593Smuzhiyun static int sprd_i2c_remove(struct platform_device *pdev)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun struct sprd_i2c *i2c_dev = platform_get_drvdata(pdev);
577*4882a593Smuzhiyun int ret;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(i2c_dev->dev);
580*4882a593Smuzhiyun if (ret < 0)
581*4882a593Smuzhiyun return ret;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun i2c_del_adapter(&i2c_dev->adap);
584*4882a593Smuzhiyun clk_disable_unprepare(i2c_dev->clk);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun pm_runtime_put_noidle(i2c_dev->dev);
587*4882a593Smuzhiyun pm_runtime_disable(i2c_dev->dev);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return 0;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
sprd_i2c_suspend_noirq(struct device * dev)592*4882a593Smuzhiyun static int __maybe_unused sprd_i2c_suspend_noirq(struct device *dev)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct sprd_i2c *i2c_dev = dev_get_drvdata(dev);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun i2c_mark_adapter_suspended(&i2c_dev->adap);
597*4882a593Smuzhiyun return pm_runtime_force_suspend(dev);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
sprd_i2c_resume_noirq(struct device * dev)600*4882a593Smuzhiyun static int __maybe_unused sprd_i2c_resume_noirq(struct device *dev)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun struct sprd_i2c *i2c_dev = dev_get_drvdata(dev);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun i2c_mark_adapter_resumed(&i2c_dev->adap);
605*4882a593Smuzhiyun return pm_runtime_force_resume(dev);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
sprd_i2c_runtime_suspend(struct device * dev)608*4882a593Smuzhiyun static int __maybe_unused sprd_i2c_runtime_suspend(struct device *dev)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun struct sprd_i2c *i2c_dev = dev_get_drvdata(dev);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun clk_disable_unprepare(i2c_dev->clk);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
sprd_i2c_runtime_resume(struct device * dev)617*4882a593Smuzhiyun static int __maybe_unused sprd_i2c_runtime_resume(struct device *dev)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun struct sprd_i2c *i2c_dev = dev_get_drvdata(dev);
620*4882a593Smuzhiyun int ret;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun ret = clk_prepare_enable(i2c_dev->clk);
623*4882a593Smuzhiyun if (ret)
624*4882a593Smuzhiyun return ret;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun sprd_i2c_enable(i2c_dev);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun return 0;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static const struct dev_pm_ops sprd_i2c_pm_ops = {
632*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sprd_i2c_runtime_suspend,
633*4882a593Smuzhiyun sprd_i2c_runtime_resume, NULL)
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sprd_i2c_suspend_noirq,
636*4882a593Smuzhiyun sprd_i2c_resume_noirq)
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun static const struct of_device_id sprd_i2c_of_match[] = {
640*4882a593Smuzhiyun { .compatible = "sprd,sc9860-i2c", },
641*4882a593Smuzhiyun {},
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun static struct platform_driver sprd_i2c_driver = {
645*4882a593Smuzhiyun .probe = sprd_i2c_probe,
646*4882a593Smuzhiyun .remove = sprd_i2c_remove,
647*4882a593Smuzhiyun .driver = {
648*4882a593Smuzhiyun .name = "sprd-i2c",
649*4882a593Smuzhiyun .of_match_table = sprd_i2c_of_match,
650*4882a593Smuzhiyun .pm = &sprd_i2c_pm_ops,
651*4882a593Smuzhiyun },
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun module_platform_driver(sprd_i2c_driver);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun MODULE_DESCRIPTION("Spreadtrum I2C master controller driver");
657*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
658