xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-sh_mobile.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * SuperH Mobile I2C Controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014-19 Wolfram Sang <wsa@sang-engineering.com>
6*4882a593Smuzhiyun  * Copyright (C) 2008 Magnus Damm
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Portions of the code based on out-of-tree driver i2c-sh7343.c
9*4882a593Smuzhiyun  * Copyright (c) 2006 Carlos Munoz <carlos@kenati.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/dmaengine.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/of_device.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/pm_runtime.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Transmit operation:                                                      */
29*4882a593Smuzhiyun /*                                                                          */
30*4882a593Smuzhiyun /* 0 byte transmit                                                          */
31*4882a593Smuzhiyun /* BUS:     S     A8     ACK   P(*)                                         */
32*4882a593Smuzhiyun /* IRQ:       DTE   WAIT                                                    */
33*4882a593Smuzhiyun /* ICIC:                                                                    */
34*4882a593Smuzhiyun /* ICCR: 0x94       0x90                                                    */
35*4882a593Smuzhiyun /* ICDR:      A8                                                            */
36*4882a593Smuzhiyun /*                                                                          */
37*4882a593Smuzhiyun /* 1 byte transmit                                                          */
38*4882a593Smuzhiyun /* BUS:     S     A8     ACK   D8(1)   ACK   P(*)                           */
39*4882a593Smuzhiyun /* IRQ:       DTE   WAIT         WAIT                                       */
40*4882a593Smuzhiyun /* ICIC:      -DTE                                                          */
41*4882a593Smuzhiyun /* ICCR: 0x94                    0x90                                       */
42*4882a593Smuzhiyun /* ICDR:      A8    D8(1)                                                   */
43*4882a593Smuzhiyun /*                                                                          */
44*4882a593Smuzhiyun /* 2 byte transmit                                                          */
45*4882a593Smuzhiyun /* BUS:     S     A8     ACK   D8(1)   ACK   D8(2)   ACK   P(*)             */
46*4882a593Smuzhiyun /* IRQ:       DTE   WAIT         WAIT          WAIT                         */
47*4882a593Smuzhiyun /* ICIC:      -DTE                                                          */
48*4882a593Smuzhiyun /* ICCR: 0x94                                  0x90                         */
49*4882a593Smuzhiyun /* ICDR:      A8    D8(1)        D8(2)                                      */
50*4882a593Smuzhiyun /*                                                                          */
51*4882a593Smuzhiyun /* 3 bytes or more, +---------+ gets repeated                               */
52*4882a593Smuzhiyun /*                                                                          */
53*4882a593Smuzhiyun /*                                                                          */
54*4882a593Smuzhiyun /* Receive operation:                                                       */
55*4882a593Smuzhiyun /*                                                                          */
56*4882a593Smuzhiyun /* 0 byte receive - not supported since slave may hold SDA low              */
57*4882a593Smuzhiyun /*                                                                          */
58*4882a593Smuzhiyun /* 1 byte receive       [TX] | [RX]                                         */
59*4882a593Smuzhiyun /* BUS:     S     A8     ACK | D8(1)   ACK   P(*)                           */
60*4882a593Smuzhiyun /* IRQ:       DTE   WAIT     |   WAIT     DTE                               */
61*4882a593Smuzhiyun /* ICIC:      -DTE           |   +DTE                                       */
62*4882a593Smuzhiyun /* ICCR: 0x94       0x81     |   0xc0                                       */
63*4882a593Smuzhiyun /* ICDR:      A8             |            D8(1)                             */
64*4882a593Smuzhiyun /*                                                                          */
65*4882a593Smuzhiyun /* 2 byte receive        [TX]| [RX]                                         */
66*4882a593Smuzhiyun /* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   P(*)             */
67*4882a593Smuzhiyun /* IRQ:       DTE   WAIT     |   WAIT          WAIT     DTE                 */
68*4882a593Smuzhiyun /* ICIC:      -DTE           |                 +DTE                         */
69*4882a593Smuzhiyun /* ICCR: 0x94       0x81     |                 0xc0                         */
70*4882a593Smuzhiyun /* ICDR:      A8             |                 D8(1)    D8(2)               */
71*4882a593Smuzhiyun /*                                                                          */
72*4882a593Smuzhiyun /* 3 byte receive       [TX] | [RX]                                     (*) */
73*4882a593Smuzhiyun /* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   D8(3)   ACK    P */
74*4882a593Smuzhiyun /* IRQ:       DTE   WAIT     |   WAIT          WAIT         WAIT      DTE   */
75*4882a593Smuzhiyun /* ICIC:      -DTE           |                              +DTE            */
76*4882a593Smuzhiyun /* ICCR: 0x94       0x81     |                              0xc0            */
77*4882a593Smuzhiyun /* ICDR:      A8             |                 D8(1)        D8(2)     D8(3) */
78*4882a593Smuzhiyun /*                                                                          */
79*4882a593Smuzhiyun /* 4 bytes or more, this part is repeated    +---------+                    */
80*4882a593Smuzhiyun /*                                                                          */
81*4882a593Smuzhiyun /*                                                                          */
82*4882a593Smuzhiyun /* Interrupt order and BUSY flag                                            */
83*4882a593Smuzhiyun /*     ___                                                 _                */
84*4882a593Smuzhiyun /* SDA ___\___XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXAAAAAAAAA___/                 */
85*4882a593Smuzhiyun /* SCL      \_/1\_/2\_/3\_/4\_/5\_/6\_/7\_/8\___/9\_____/                   */
86*4882a593Smuzhiyun /*                                                                          */
87*4882a593Smuzhiyun /*        S   D7  D6  D5  D4  D3  D2  D1  D0              P(*)              */
88*4882a593Smuzhiyun /*                                           ___                            */
89*4882a593Smuzhiyun /* WAIT IRQ ________________________________/   \___________                */
90*4882a593Smuzhiyun /* TACK IRQ ____________________________________/   \_______                */
91*4882a593Smuzhiyun /* DTE  IRQ __________________________________________/   \_                */
92*4882a593Smuzhiyun /* AL   IRQ XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                */
93*4882a593Smuzhiyun /*         _______________________________________________                  */
94*4882a593Smuzhiyun /* BUSY __/                                               \_                */
95*4882a593Smuzhiyun /*                                                                          */
96*4882a593Smuzhiyun /* (*) The STOP condition is only sent by the master at the end of the last */
97*4882a593Smuzhiyun /* I2C message or if the I2C_M_STOP flag is set. Similarly, the BUSY bit is */
98*4882a593Smuzhiyun /* only cleared after the STOP condition, so, between messages we have to   */
99*4882a593Smuzhiyun /* poll for the DTE bit.                                                    */
100*4882a593Smuzhiyun /*                                                                          */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun enum sh_mobile_i2c_op {
103*4882a593Smuzhiyun 	OP_START = 0,
104*4882a593Smuzhiyun 	OP_TX_FIRST,
105*4882a593Smuzhiyun 	OP_TX,
106*4882a593Smuzhiyun 	OP_TX_STOP,
107*4882a593Smuzhiyun 	OP_TX_TO_RX,
108*4882a593Smuzhiyun 	OP_RX,
109*4882a593Smuzhiyun 	OP_RX_STOP,
110*4882a593Smuzhiyun 	OP_RX_STOP_DATA,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun struct sh_mobile_i2c_data {
114*4882a593Smuzhiyun 	struct device *dev;
115*4882a593Smuzhiyun 	void __iomem *reg;
116*4882a593Smuzhiyun 	struct i2c_adapter adap;
117*4882a593Smuzhiyun 	unsigned long bus_speed;
118*4882a593Smuzhiyun 	unsigned int clks_per_count;
119*4882a593Smuzhiyun 	struct clk *clk;
120*4882a593Smuzhiyun 	u_int8_t icic;
121*4882a593Smuzhiyun 	u_int8_t flags;
122*4882a593Smuzhiyun 	u_int16_t iccl;
123*4882a593Smuzhiyun 	u_int16_t icch;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	spinlock_t lock;
126*4882a593Smuzhiyun 	wait_queue_head_t wait;
127*4882a593Smuzhiyun 	struct i2c_msg *msg;
128*4882a593Smuzhiyun 	int pos;
129*4882a593Smuzhiyun 	int sr;
130*4882a593Smuzhiyun 	bool send_stop;
131*4882a593Smuzhiyun 	bool stop_after_dma;
132*4882a593Smuzhiyun 	bool atomic_xfer;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	struct resource *res;
135*4882a593Smuzhiyun 	struct dma_chan *dma_tx;
136*4882a593Smuzhiyun 	struct dma_chan *dma_rx;
137*4882a593Smuzhiyun 	struct scatterlist sg;
138*4882a593Smuzhiyun 	enum dma_data_direction dma_direction;
139*4882a593Smuzhiyun 	u8 *dma_buf;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun struct sh_mobile_dt_config {
143*4882a593Smuzhiyun 	int clks_per_count;
144*4882a593Smuzhiyun 	int (*setup)(struct sh_mobile_i2c_data *pd);
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define IIC_FLAG_HAS_ICIC67	(1 << 0)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* Register offsets */
150*4882a593Smuzhiyun #define ICDR			0x00
151*4882a593Smuzhiyun #define ICCR			0x04
152*4882a593Smuzhiyun #define ICSR			0x08
153*4882a593Smuzhiyun #define ICIC			0x0c
154*4882a593Smuzhiyun #define ICCL			0x10
155*4882a593Smuzhiyun #define ICCH			0x14
156*4882a593Smuzhiyun #define ICSTART			0x70
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* Register bits */
159*4882a593Smuzhiyun #define ICCR_ICE		0x80
160*4882a593Smuzhiyun #define ICCR_RACK		0x40
161*4882a593Smuzhiyun #define ICCR_TRS		0x10
162*4882a593Smuzhiyun #define ICCR_BBSY		0x04
163*4882a593Smuzhiyun #define ICCR_SCP		0x01
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define ICSR_SCLM		0x80
166*4882a593Smuzhiyun #define ICSR_SDAM		0x40
167*4882a593Smuzhiyun #define SW_DONE			0x20
168*4882a593Smuzhiyun #define ICSR_BUSY		0x10
169*4882a593Smuzhiyun #define ICSR_AL			0x08
170*4882a593Smuzhiyun #define ICSR_TACK		0x04
171*4882a593Smuzhiyun #define ICSR_WAIT		0x02
172*4882a593Smuzhiyun #define ICSR_DTE		0x01
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define ICIC_ICCLB8		0x80
175*4882a593Smuzhiyun #define ICIC_ICCHB8		0x40
176*4882a593Smuzhiyun #define ICIC_TDMAE		0x20
177*4882a593Smuzhiyun #define ICIC_RDMAE		0x10
178*4882a593Smuzhiyun #define ICIC_ALE		0x08
179*4882a593Smuzhiyun #define ICIC_TACKE		0x04
180*4882a593Smuzhiyun #define ICIC_WAITE		0x02
181*4882a593Smuzhiyun #define ICIC_DTEE		0x01
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define ICSTART_ICSTART		0x10
184*4882a593Smuzhiyun 
iic_wr(struct sh_mobile_i2c_data * pd,int offs,unsigned char data)185*4882a593Smuzhiyun static void iic_wr(struct sh_mobile_i2c_data *pd, int offs, unsigned char data)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	if (offs == ICIC)
188*4882a593Smuzhiyun 		data |= pd->icic;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	iowrite8(data, pd->reg + offs);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
iic_rd(struct sh_mobile_i2c_data * pd,int offs)193*4882a593Smuzhiyun static unsigned char iic_rd(struct sh_mobile_i2c_data *pd, int offs)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	return ioread8(pd->reg + offs);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
iic_set_clr(struct sh_mobile_i2c_data * pd,int offs,unsigned char set,unsigned char clr)198*4882a593Smuzhiyun static void iic_set_clr(struct sh_mobile_i2c_data *pd, int offs,
199*4882a593Smuzhiyun 			unsigned char set, unsigned char clr)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	iic_wr(pd, offs, (iic_rd(pd, offs) | set) & ~clr);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
sh_mobile_i2c_iccl(unsigned long count_khz,u32 tLOW,u32 tf)204*4882a593Smuzhiyun static u32 sh_mobile_i2c_iccl(unsigned long count_khz, u32 tLOW, u32 tf)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	/*
207*4882a593Smuzhiyun 	 * Conditional expression:
208*4882a593Smuzhiyun 	 *   ICCL >= COUNT_CLK * (tLOW + tf)
209*4882a593Smuzhiyun 	 *
210*4882a593Smuzhiyun 	 * SH-Mobile IIC hardware starts counting the LOW period of
211*4882a593Smuzhiyun 	 * the SCL signal (tLOW) as soon as it pulls the SCL line.
212*4882a593Smuzhiyun 	 * In order to meet the tLOW timing spec, we need to take into
213*4882a593Smuzhiyun 	 * account the fall time of SCL signal (tf).  Default tf value
214*4882a593Smuzhiyun 	 * should be 0.3 us, for safety.
215*4882a593Smuzhiyun 	 */
216*4882a593Smuzhiyun 	return (((count_khz * (tLOW + tf)) + 5000) / 10000);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
sh_mobile_i2c_icch(unsigned long count_khz,u32 tHIGH,u32 tf)219*4882a593Smuzhiyun static u32 sh_mobile_i2c_icch(unsigned long count_khz, u32 tHIGH, u32 tf)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	/*
222*4882a593Smuzhiyun 	 * Conditional expression:
223*4882a593Smuzhiyun 	 *   ICCH >= COUNT_CLK * (tHIGH + tf)
224*4882a593Smuzhiyun 	 *
225*4882a593Smuzhiyun 	 * SH-Mobile IIC hardware is aware of SCL transition period 'tr',
226*4882a593Smuzhiyun 	 * and can ignore it.  SH-Mobile IIC controller starts counting
227*4882a593Smuzhiyun 	 * the HIGH period of the SCL signal (tHIGH) after the SCL input
228*4882a593Smuzhiyun 	 * voltage increases at VIH.
229*4882a593Smuzhiyun 	 *
230*4882a593Smuzhiyun 	 * Afterward it turned out calculating ICCH using only tHIGH spec
231*4882a593Smuzhiyun 	 * will result in violation of the tHD;STA timing spec.  We need
232*4882a593Smuzhiyun 	 * to take into account the fall time of SDA signal (tf) at START
233*4882a593Smuzhiyun 	 * condition, in order to meet both tHIGH and tHD;STA specs.
234*4882a593Smuzhiyun 	 */
235*4882a593Smuzhiyun 	return (((count_khz * (tHIGH + tf)) + 5000) / 10000);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
sh_mobile_i2c_check_timing(struct sh_mobile_i2c_data * pd)238*4882a593Smuzhiyun static int sh_mobile_i2c_check_timing(struct sh_mobile_i2c_data *pd)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	u16 max_val = pd->flags & IIC_FLAG_HAS_ICIC67 ? 0x1ff : 0xff;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (pd->iccl > max_val || pd->icch > max_val) {
243*4882a593Smuzhiyun 		dev_err(pd->dev, "timing values out of range: L/H=0x%x/0x%x\n",
244*4882a593Smuzhiyun 			pd->iccl, pd->icch);
245*4882a593Smuzhiyun 		return -EINVAL;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* one more bit of ICCL in ICIC */
249*4882a593Smuzhiyun 	if (pd->iccl & 0x100)
250*4882a593Smuzhiyun 		pd->icic |= ICIC_ICCLB8;
251*4882a593Smuzhiyun 	else
252*4882a593Smuzhiyun 		pd->icic &= ~ICIC_ICCLB8;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* one more bit of ICCH in ICIC */
255*4882a593Smuzhiyun 	if (pd->icch & 0x100)
256*4882a593Smuzhiyun 		pd->icic |= ICIC_ICCHB8;
257*4882a593Smuzhiyun 	else
258*4882a593Smuzhiyun 		pd->icic &= ~ICIC_ICCHB8;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	dev_dbg(pd->dev, "timing values: L/H=0x%x/0x%x\n", pd->iccl, pd->icch);
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
sh_mobile_i2c_init(struct sh_mobile_i2c_data * pd)264*4882a593Smuzhiyun static int sh_mobile_i2c_init(struct sh_mobile_i2c_data *pd)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	unsigned long i2c_clk_khz;
267*4882a593Smuzhiyun 	u32 tHIGH, tLOW, tf;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	i2c_clk_khz = clk_get_rate(pd->clk) / 1000 / pd->clks_per_count;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (pd->bus_speed == I2C_MAX_STANDARD_MODE_FREQ) {
272*4882a593Smuzhiyun 		tLOW	= 47;	/* tLOW = 4.7 us */
273*4882a593Smuzhiyun 		tHIGH	= 40;	/* tHD;STA = tHIGH = 4.0 us */
274*4882a593Smuzhiyun 		tf	= 3;	/* tf = 0.3 us */
275*4882a593Smuzhiyun 	} else if (pd->bus_speed == I2C_MAX_FAST_MODE_FREQ) {
276*4882a593Smuzhiyun 		tLOW	= 13;	/* tLOW = 1.3 us */
277*4882a593Smuzhiyun 		tHIGH	= 6;	/* tHD;STA = tHIGH = 0.6 us */
278*4882a593Smuzhiyun 		tf	= 3;	/* tf = 0.3 us */
279*4882a593Smuzhiyun 	} else {
280*4882a593Smuzhiyun 		dev_err(pd->dev, "unrecognized bus speed %lu Hz\n",
281*4882a593Smuzhiyun 			pd->bus_speed);
282*4882a593Smuzhiyun 		return -EINVAL;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	pd->iccl = sh_mobile_i2c_iccl(i2c_clk_khz, tLOW, tf);
286*4882a593Smuzhiyun 	pd->icch = sh_mobile_i2c_icch(i2c_clk_khz, tHIGH, tf);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return sh_mobile_i2c_check_timing(pd);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
sh_mobile_i2c_v2_init(struct sh_mobile_i2c_data * pd)291*4882a593Smuzhiyun static int sh_mobile_i2c_v2_init(struct sh_mobile_i2c_data *pd)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	unsigned long clks_per_cycle;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* L = 5, H = 4, L + H = 9 */
296*4882a593Smuzhiyun 	clks_per_cycle = clk_get_rate(pd->clk) / pd->bus_speed;
297*4882a593Smuzhiyun 	pd->iccl = DIV_ROUND_UP(clks_per_cycle * 5 / 9 - 1, pd->clks_per_count);
298*4882a593Smuzhiyun 	pd->icch = DIV_ROUND_UP(clks_per_cycle * 4 / 9 - 5, pd->clks_per_count);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	return sh_mobile_i2c_check_timing(pd);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
i2c_op(struct sh_mobile_i2c_data * pd,enum sh_mobile_i2c_op op)303*4882a593Smuzhiyun static unsigned char i2c_op(struct sh_mobile_i2c_data *pd, enum sh_mobile_i2c_op op)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	unsigned char ret = 0;
306*4882a593Smuzhiyun 	unsigned long flags;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	dev_dbg(pd->dev, "op %d\n", op);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	spin_lock_irqsave(&pd->lock, flags);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	switch (op) {
313*4882a593Smuzhiyun 	case OP_START: /* issue start and trigger DTE interrupt */
314*4882a593Smuzhiyun 		iic_wr(pd, ICCR, ICCR_ICE | ICCR_TRS | ICCR_BBSY);
315*4882a593Smuzhiyun 		break;
316*4882a593Smuzhiyun 	case OP_TX_FIRST: /* disable DTE interrupt and write client address */
317*4882a593Smuzhiyun 		iic_wr(pd, ICIC, ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
318*4882a593Smuzhiyun 		iic_wr(pd, ICDR, i2c_8bit_addr_from_msg(pd->msg));
319*4882a593Smuzhiyun 		break;
320*4882a593Smuzhiyun 	case OP_TX: /* write data */
321*4882a593Smuzhiyun 		iic_wr(pd, ICDR, pd->msg->buf[pd->pos]);
322*4882a593Smuzhiyun 		break;
323*4882a593Smuzhiyun 	case OP_TX_STOP: /* issue a stop (or rep_start) */
324*4882a593Smuzhiyun 		iic_wr(pd, ICCR, pd->send_stop ? ICCR_ICE | ICCR_TRS
325*4882a593Smuzhiyun 					       : ICCR_ICE | ICCR_TRS | ICCR_BBSY);
326*4882a593Smuzhiyun 		break;
327*4882a593Smuzhiyun 	case OP_TX_TO_RX: /* select read mode */
328*4882a593Smuzhiyun 		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
329*4882a593Smuzhiyun 		break;
330*4882a593Smuzhiyun 	case OP_RX: /* just read data */
331*4882a593Smuzhiyun 		ret = iic_rd(pd, ICDR);
332*4882a593Smuzhiyun 		break;
333*4882a593Smuzhiyun 	case OP_RX_STOP: /* enable DTE interrupt, issue stop */
334*4882a593Smuzhiyun 		if (!pd->atomic_xfer)
335*4882a593Smuzhiyun 			iic_wr(pd, ICIC,
336*4882a593Smuzhiyun 			       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
337*4882a593Smuzhiyun 		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
338*4882a593Smuzhiyun 		break;
339*4882a593Smuzhiyun 	case OP_RX_STOP_DATA: /* enable DTE interrupt, read data, issue stop */
340*4882a593Smuzhiyun 		if (!pd->atomic_xfer)
341*4882a593Smuzhiyun 			iic_wr(pd, ICIC,
342*4882a593Smuzhiyun 			       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
343*4882a593Smuzhiyun 		ret = iic_rd(pd, ICDR);
344*4882a593Smuzhiyun 		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
345*4882a593Smuzhiyun 		break;
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pd->lock, flags);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	dev_dbg(pd->dev, "op %d, data out 0x%02x\n", op, ret);
351*4882a593Smuzhiyun 	return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
sh_mobile_i2c_isr_tx(struct sh_mobile_i2c_data * pd)354*4882a593Smuzhiyun static int sh_mobile_i2c_isr_tx(struct sh_mobile_i2c_data *pd)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	if (pd->pos == pd->msg->len) {
357*4882a593Smuzhiyun 		i2c_op(pd, OP_TX_STOP);
358*4882a593Smuzhiyun 		return 1;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (pd->pos == -1)
362*4882a593Smuzhiyun 		i2c_op(pd, OP_TX_FIRST);
363*4882a593Smuzhiyun 	else
364*4882a593Smuzhiyun 		i2c_op(pd, OP_TX);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	pd->pos++;
367*4882a593Smuzhiyun 	return 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
sh_mobile_i2c_isr_rx(struct sh_mobile_i2c_data * pd)370*4882a593Smuzhiyun static int sh_mobile_i2c_isr_rx(struct sh_mobile_i2c_data *pd)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	int real_pos;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* switch from TX (address) to RX (data) adds two interrupts */
375*4882a593Smuzhiyun 	real_pos = pd->pos - 2;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (pd->pos == -1) {
378*4882a593Smuzhiyun 		i2c_op(pd, OP_TX_FIRST);
379*4882a593Smuzhiyun 	} else if (pd->pos == 0) {
380*4882a593Smuzhiyun 		i2c_op(pd, OP_TX_TO_RX);
381*4882a593Smuzhiyun 	} else if (pd->pos == pd->msg->len) {
382*4882a593Smuzhiyun 		if (pd->stop_after_dma) {
383*4882a593Smuzhiyun 			/* Simulate PIO end condition after DMA transfer */
384*4882a593Smuzhiyun 			i2c_op(pd, OP_RX_STOP);
385*4882a593Smuzhiyun 			pd->pos++;
386*4882a593Smuzhiyun 			goto done;
387*4882a593Smuzhiyun 		}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		if (real_pos < 0)
390*4882a593Smuzhiyun 			i2c_op(pd, OP_RX_STOP);
391*4882a593Smuzhiyun 		else
392*4882a593Smuzhiyun 			pd->msg->buf[real_pos] = i2c_op(pd, OP_RX_STOP_DATA);
393*4882a593Smuzhiyun 	} else if (real_pos >= 0) {
394*4882a593Smuzhiyun 		pd->msg->buf[real_pos] = i2c_op(pd, OP_RX);
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun  done:
398*4882a593Smuzhiyun 	pd->pos++;
399*4882a593Smuzhiyun 	return pd->pos == (pd->msg->len + 2);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
sh_mobile_i2c_isr(int irq,void * dev_id)402*4882a593Smuzhiyun static irqreturn_t sh_mobile_i2c_isr(int irq, void *dev_id)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct sh_mobile_i2c_data *pd = dev_id;
405*4882a593Smuzhiyun 	unsigned char sr;
406*4882a593Smuzhiyun 	int wakeup = 0;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	sr = iic_rd(pd, ICSR);
409*4882a593Smuzhiyun 	pd->sr |= sr; /* remember state */
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	dev_dbg(pd->dev, "i2c_isr 0x%02x 0x%02x %s %d %d!\n", sr, pd->sr,
412*4882a593Smuzhiyun 	       (pd->msg->flags & I2C_M_RD) ? "read" : "write",
413*4882a593Smuzhiyun 	       pd->pos, pd->msg->len);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* Kick off TxDMA after preface was done */
416*4882a593Smuzhiyun 	if (pd->dma_direction == DMA_TO_DEVICE && pd->pos == 0)
417*4882a593Smuzhiyun 		iic_set_clr(pd, ICIC, ICIC_TDMAE, 0);
418*4882a593Smuzhiyun 	else if (sr & (ICSR_AL | ICSR_TACK))
419*4882a593Smuzhiyun 		/* don't interrupt transaction - continue to issue stop */
420*4882a593Smuzhiyun 		iic_wr(pd, ICSR, sr & ~(ICSR_AL | ICSR_TACK));
421*4882a593Smuzhiyun 	else if (pd->msg->flags & I2C_M_RD)
422*4882a593Smuzhiyun 		wakeup = sh_mobile_i2c_isr_rx(pd);
423*4882a593Smuzhiyun 	else
424*4882a593Smuzhiyun 		wakeup = sh_mobile_i2c_isr_tx(pd);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Kick off RxDMA after preface was done */
427*4882a593Smuzhiyun 	if (pd->dma_direction == DMA_FROM_DEVICE && pd->pos == 1)
428*4882a593Smuzhiyun 		iic_set_clr(pd, ICIC, ICIC_RDMAE, 0);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (sr & ICSR_WAIT) /* TODO: add delay here to support slow acks */
431*4882a593Smuzhiyun 		iic_wr(pd, ICSR, sr & ~ICSR_WAIT);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (wakeup) {
434*4882a593Smuzhiyun 		pd->sr |= SW_DONE;
435*4882a593Smuzhiyun 		if (!pd->atomic_xfer)
436*4882a593Smuzhiyun 			wake_up(&pd->wait);
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	/* defeat write posting to avoid spurious WAIT interrupts */
440*4882a593Smuzhiyun 	iic_rd(pd, ICSR);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return IRQ_HANDLED;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
sh_mobile_i2c_dma_unmap(struct sh_mobile_i2c_data * pd)445*4882a593Smuzhiyun static void sh_mobile_i2c_dma_unmap(struct sh_mobile_i2c_data *pd)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct dma_chan *chan = pd->dma_direction == DMA_FROM_DEVICE
448*4882a593Smuzhiyun 				? pd->dma_rx : pd->dma_tx;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	dma_unmap_single(chan->device->dev, sg_dma_address(&pd->sg),
451*4882a593Smuzhiyun 			 pd->msg->len, pd->dma_direction);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	pd->dma_direction = DMA_NONE;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
sh_mobile_i2c_cleanup_dma(struct sh_mobile_i2c_data * pd)456*4882a593Smuzhiyun static void sh_mobile_i2c_cleanup_dma(struct sh_mobile_i2c_data *pd)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	if (pd->dma_direction == DMA_NONE)
459*4882a593Smuzhiyun 		return;
460*4882a593Smuzhiyun 	else if (pd->dma_direction == DMA_FROM_DEVICE)
461*4882a593Smuzhiyun 		dmaengine_terminate_all(pd->dma_rx);
462*4882a593Smuzhiyun 	else if (pd->dma_direction == DMA_TO_DEVICE)
463*4882a593Smuzhiyun 		dmaengine_terminate_all(pd->dma_tx);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	sh_mobile_i2c_dma_unmap(pd);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
sh_mobile_i2c_dma_callback(void * data)468*4882a593Smuzhiyun static void sh_mobile_i2c_dma_callback(void *data)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	struct sh_mobile_i2c_data *pd = data;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	sh_mobile_i2c_dma_unmap(pd);
473*4882a593Smuzhiyun 	pd->pos = pd->msg->len;
474*4882a593Smuzhiyun 	pd->stop_after_dma = true;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	iic_set_clr(pd, ICIC, 0, ICIC_TDMAE | ICIC_RDMAE);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
sh_mobile_i2c_request_dma_chan(struct device * dev,enum dma_transfer_direction dir,dma_addr_t port_addr)479*4882a593Smuzhiyun static struct dma_chan *sh_mobile_i2c_request_dma_chan(struct device *dev,
480*4882a593Smuzhiyun 				enum dma_transfer_direction dir, dma_addr_t port_addr)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	struct dma_chan *chan;
483*4882a593Smuzhiyun 	struct dma_slave_config cfg;
484*4882a593Smuzhiyun 	char *chan_name = dir == DMA_MEM_TO_DEV ? "tx" : "rx";
485*4882a593Smuzhiyun 	int ret;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	chan = dma_request_chan(dev, chan_name);
488*4882a593Smuzhiyun 	if (IS_ERR(chan)) {
489*4882a593Smuzhiyun 		dev_dbg(dev, "request_channel failed for %s (%ld)\n", chan_name,
490*4882a593Smuzhiyun 			PTR_ERR(chan));
491*4882a593Smuzhiyun 		return chan;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	memset(&cfg, 0, sizeof(cfg));
495*4882a593Smuzhiyun 	cfg.direction = dir;
496*4882a593Smuzhiyun 	if (dir == DMA_MEM_TO_DEV) {
497*4882a593Smuzhiyun 		cfg.dst_addr = port_addr;
498*4882a593Smuzhiyun 		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
499*4882a593Smuzhiyun 	} else {
500*4882a593Smuzhiyun 		cfg.src_addr = port_addr;
501*4882a593Smuzhiyun 		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	ret = dmaengine_slave_config(chan, &cfg);
505*4882a593Smuzhiyun 	if (ret) {
506*4882a593Smuzhiyun 		dev_dbg(dev, "slave_config failed for %s (%d)\n", chan_name, ret);
507*4882a593Smuzhiyun 		dma_release_channel(chan);
508*4882a593Smuzhiyun 		return ERR_PTR(ret);
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	dev_dbg(dev, "got DMA channel for %s\n", chan_name);
512*4882a593Smuzhiyun 	return chan;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
sh_mobile_i2c_xfer_dma(struct sh_mobile_i2c_data * pd)515*4882a593Smuzhiyun static void sh_mobile_i2c_xfer_dma(struct sh_mobile_i2c_data *pd)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	bool read = pd->msg->flags & I2C_M_RD;
518*4882a593Smuzhiyun 	enum dma_data_direction dir = read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
519*4882a593Smuzhiyun 	struct dma_chan *chan = read ? pd->dma_rx : pd->dma_tx;
520*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txdesc;
521*4882a593Smuzhiyun 	dma_addr_t dma_addr;
522*4882a593Smuzhiyun 	dma_cookie_t cookie;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	if (PTR_ERR(chan) == -EPROBE_DEFER) {
525*4882a593Smuzhiyun 		if (read)
526*4882a593Smuzhiyun 			chan = pd->dma_rx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_DEV_TO_MEM,
527*4882a593Smuzhiyun 									   pd->res->start + ICDR);
528*4882a593Smuzhiyun 		else
529*4882a593Smuzhiyun 			chan = pd->dma_tx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_MEM_TO_DEV,
530*4882a593Smuzhiyun 									   pd->res->start + ICDR);
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	if (IS_ERR(chan))
534*4882a593Smuzhiyun 		return;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	dma_addr = dma_map_single(chan->device->dev, pd->dma_buf, pd->msg->len, dir);
537*4882a593Smuzhiyun 	if (dma_mapping_error(chan->device->dev, dma_addr)) {
538*4882a593Smuzhiyun 		dev_dbg(pd->dev, "dma map failed, using PIO\n");
539*4882a593Smuzhiyun 		return;
540*4882a593Smuzhiyun 	}
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	sg_dma_len(&pd->sg) = pd->msg->len;
543*4882a593Smuzhiyun 	sg_dma_address(&pd->sg) = dma_addr;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	pd->dma_direction = dir;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	txdesc = dmaengine_prep_slave_sg(chan, &pd->sg, 1,
548*4882a593Smuzhiyun 					 read ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV,
549*4882a593Smuzhiyun 					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
550*4882a593Smuzhiyun 	if (!txdesc) {
551*4882a593Smuzhiyun 		dev_dbg(pd->dev, "dma prep slave sg failed, using PIO\n");
552*4882a593Smuzhiyun 		sh_mobile_i2c_cleanup_dma(pd);
553*4882a593Smuzhiyun 		return;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	txdesc->callback = sh_mobile_i2c_dma_callback;
557*4882a593Smuzhiyun 	txdesc->callback_param = pd;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	cookie = dmaengine_submit(txdesc);
560*4882a593Smuzhiyun 	if (dma_submit_error(cookie)) {
561*4882a593Smuzhiyun 		dev_dbg(pd->dev, "submitting dma failed, using PIO\n");
562*4882a593Smuzhiyun 		sh_mobile_i2c_cleanup_dma(pd);
563*4882a593Smuzhiyun 		return;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	dma_async_issue_pending(chan);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
start_ch(struct sh_mobile_i2c_data * pd,struct i2c_msg * usr_msg,bool do_init)569*4882a593Smuzhiyun static void start_ch(struct sh_mobile_i2c_data *pd, struct i2c_msg *usr_msg,
570*4882a593Smuzhiyun 		     bool do_init)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	if (do_init) {
573*4882a593Smuzhiyun 		/* Initialize channel registers */
574*4882a593Smuzhiyun 		iic_wr(pd, ICCR, ICCR_SCP);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		/* Enable channel and configure rx ack */
577*4882a593Smuzhiyun 		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 		/* Set the clock */
580*4882a593Smuzhiyun 		iic_wr(pd, ICCL, pd->iccl & 0xff);
581*4882a593Smuzhiyun 		iic_wr(pd, ICCH, pd->icch & 0xff);
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	pd->msg = usr_msg;
585*4882a593Smuzhiyun 	pd->pos = -1;
586*4882a593Smuzhiyun 	pd->sr = 0;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	if (pd->atomic_xfer)
589*4882a593Smuzhiyun 		return;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	pd->dma_buf = i2c_get_dma_safe_msg_buf(pd->msg, 8);
592*4882a593Smuzhiyun 	if (pd->dma_buf)
593*4882a593Smuzhiyun 		sh_mobile_i2c_xfer_dma(pd);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* Enable all interrupts to begin with */
596*4882a593Smuzhiyun 	iic_wr(pd, ICIC, ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
poll_dte(struct sh_mobile_i2c_data * pd)599*4882a593Smuzhiyun static int poll_dte(struct sh_mobile_i2c_data *pd)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	int i;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	for (i = 1000; i; i--) {
604*4882a593Smuzhiyun 		u_int8_t val = iic_rd(pd, ICSR);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 		if (val & ICSR_DTE)
607*4882a593Smuzhiyun 			break;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 		if (val & ICSR_TACK)
610*4882a593Smuzhiyun 			return -ENXIO;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		udelay(10);
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	return i ? 0 : -ETIMEDOUT;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
poll_busy(struct sh_mobile_i2c_data * pd)618*4882a593Smuzhiyun static int poll_busy(struct sh_mobile_i2c_data *pd)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	int i;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	for (i = 1000; i; i--) {
623*4882a593Smuzhiyun 		u_int8_t val = iic_rd(pd, ICSR);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 		dev_dbg(pd->dev, "val 0x%02x pd->sr 0x%02x\n", val, pd->sr);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 		/* the interrupt handler may wake us up before the
628*4882a593Smuzhiyun 		 * transfer is finished, so poll the hardware
629*4882a593Smuzhiyun 		 * until we're done.
630*4882a593Smuzhiyun 		 */
631*4882a593Smuzhiyun 		if (!(val & ICSR_BUSY)) {
632*4882a593Smuzhiyun 			/* handle missing acknowledge and arbitration lost */
633*4882a593Smuzhiyun 			val |= pd->sr;
634*4882a593Smuzhiyun 			if (val & ICSR_TACK)
635*4882a593Smuzhiyun 				return -ENXIO;
636*4882a593Smuzhiyun 			if (val & ICSR_AL)
637*4882a593Smuzhiyun 				return -EAGAIN;
638*4882a593Smuzhiyun 			break;
639*4882a593Smuzhiyun 		}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 		udelay(10);
642*4882a593Smuzhiyun 	}
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	return i ? 0 : -ETIMEDOUT;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
sh_mobile_xfer(struct sh_mobile_i2c_data * pd,struct i2c_msg * msgs,int num)647*4882a593Smuzhiyun static int sh_mobile_xfer(struct sh_mobile_i2c_data *pd,
648*4882a593Smuzhiyun 			 struct i2c_msg *msgs, int num)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	struct i2c_msg	*msg;
651*4882a593Smuzhiyun 	int err = 0;
652*4882a593Smuzhiyun 	int i;
653*4882a593Smuzhiyun 	long time_left;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* Wake up device and enable clock */
656*4882a593Smuzhiyun 	pm_runtime_get_sync(pd->dev);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* Process all messages */
659*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
660*4882a593Smuzhiyun 		bool do_start = pd->send_stop || !i;
661*4882a593Smuzhiyun 		msg = &msgs[i];
662*4882a593Smuzhiyun 		pd->send_stop = i == num - 1 || msg->flags & I2C_M_STOP;
663*4882a593Smuzhiyun 		pd->stop_after_dma = false;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 		start_ch(pd, msg, do_start);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 		if (do_start)
668*4882a593Smuzhiyun 			i2c_op(pd, OP_START);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		if (pd->atomic_xfer) {
671*4882a593Smuzhiyun 			unsigned long j = jiffies + pd->adap.timeout;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 			time_left = time_before_eq(jiffies, j);
674*4882a593Smuzhiyun 			while (time_left &&
675*4882a593Smuzhiyun 			       !(pd->sr & (ICSR_TACK | SW_DONE))) {
676*4882a593Smuzhiyun 				unsigned char sr = iic_rd(pd, ICSR);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 				if (sr & (ICSR_AL   | ICSR_TACK |
679*4882a593Smuzhiyun 					  ICSR_WAIT | ICSR_DTE)) {
680*4882a593Smuzhiyun 					sh_mobile_i2c_isr(0, pd);
681*4882a593Smuzhiyun 					udelay(150);
682*4882a593Smuzhiyun 				} else {
683*4882a593Smuzhiyun 					cpu_relax();
684*4882a593Smuzhiyun 				}
685*4882a593Smuzhiyun 				time_left = time_before_eq(jiffies, j);
686*4882a593Smuzhiyun 			}
687*4882a593Smuzhiyun 		} else {
688*4882a593Smuzhiyun 			/* The interrupt handler takes care of the rest... */
689*4882a593Smuzhiyun 			time_left = wait_event_timeout(pd->wait,
690*4882a593Smuzhiyun 					pd->sr & (ICSR_TACK | SW_DONE),
691*4882a593Smuzhiyun 					pd->adap.timeout);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 			/* 'stop_after_dma' tells if DMA xfer was complete */
694*4882a593Smuzhiyun 			i2c_put_dma_safe_msg_buf(pd->dma_buf, pd->msg,
695*4882a593Smuzhiyun 						 pd->stop_after_dma);
696*4882a593Smuzhiyun 		}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		if (!time_left) {
699*4882a593Smuzhiyun 			dev_err(pd->dev, "Transfer request timed out\n");
700*4882a593Smuzhiyun 			if (pd->dma_direction != DMA_NONE)
701*4882a593Smuzhiyun 				sh_mobile_i2c_cleanup_dma(pd);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 			err = -ETIMEDOUT;
704*4882a593Smuzhiyun 			break;
705*4882a593Smuzhiyun 		}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 		if (pd->send_stop)
708*4882a593Smuzhiyun 			err = poll_busy(pd);
709*4882a593Smuzhiyun 		else
710*4882a593Smuzhiyun 			err = poll_dte(pd);
711*4882a593Smuzhiyun 		if (err < 0)
712*4882a593Smuzhiyun 			break;
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	/* Disable channel */
716*4882a593Smuzhiyun 	iic_wr(pd, ICCR, ICCR_SCP);
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	/* Disable clock and mark device as idle */
719*4882a593Smuzhiyun 	pm_runtime_put_sync(pd->dev);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	return err ?: num;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
sh_mobile_i2c_xfer(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num)724*4882a593Smuzhiyun static int sh_mobile_i2c_xfer(struct i2c_adapter *adapter,
725*4882a593Smuzhiyun 			      struct i2c_msg *msgs,
726*4882a593Smuzhiyun 			      int num)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	struct sh_mobile_i2c_data *pd = i2c_get_adapdata(adapter);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	pd->atomic_xfer = false;
731*4882a593Smuzhiyun 	return sh_mobile_xfer(pd, msgs, num);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
sh_mobile_i2c_xfer_atomic(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num)734*4882a593Smuzhiyun static int sh_mobile_i2c_xfer_atomic(struct i2c_adapter *adapter,
735*4882a593Smuzhiyun 				     struct i2c_msg *msgs,
736*4882a593Smuzhiyun 				     int num)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	struct sh_mobile_i2c_data *pd = i2c_get_adapdata(adapter);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	pd->atomic_xfer = true;
741*4882a593Smuzhiyun 	return sh_mobile_xfer(pd, msgs, num);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
sh_mobile_i2c_func(struct i2c_adapter * adapter)744*4882a593Smuzhiyun static u32 sh_mobile_i2c_func(struct i2c_adapter *adapter)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun static const struct i2c_algorithm sh_mobile_i2c_algorithm = {
750*4882a593Smuzhiyun 	.functionality = sh_mobile_i2c_func,
751*4882a593Smuzhiyun 	.master_xfer = sh_mobile_i2c_xfer,
752*4882a593Smuzhiyun 	.master_xfer_atomic = sh_mobile_i2c_xfer_atomic,
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun static const struct i2c_adapter_quirks sh_mobile_i2c_quirks = {
756*4882a593Smuzhiyun 	.flags = I2C_AQ_NO_ZERO_LEN_READ,
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun /*
760*4882a593Smuzhiyun  * r8a7740 has an errata regarding I2C I/O pad reset needing this workaround.
761*4882a593Smuzhiyun  */
sh_mobile_i2c_r8a7740_workaround(struct sh_mobile_i2c_data * pd)762*4882a593Smuzhiyun static int sh_mobile_i2c_r8a7740_workaround(struct sh_mobile_i2c_data *pd)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	iic_set_clr(pd, ICCR, ICCR_ICE, 0);
765*4882a593Smuzhiyun 	iic_rd(pd, ICCR); /* dummy read */
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	iic_set_clr(pd, ICSTART, ICSTART_ICSTART, 0);
768*4882a593Smuzhiyun 	iic_rd(pd, ICSTART); /* dummy read */
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	udelay(10);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	iic_wr(pd, ICCR, ICCR_SCP);
773*4882a593Smuzhiyun 	iic_wr(pd, ICSTART, 0);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	udelay(10);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	iic_wr(pd, ICCR, ICCR_TRS);
778*4882a593Smuzhiyun 	udelay(10);
779*4882a593Smuzhiyun 	iic_wr(pd, ICCR, 0);
780*4882a593Smuzhiyun 	udelay(10);
781*4882a593Smuzhiyun 	iic_wr(pd, ICCR, ICCR_TRS);
782*4882a593Smuzhiyun 	udelay(10);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	return sh_mobile_i2c_init(pd);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun static const struct sh_mobile_dt_config default_dt_config = {
788*4882a593Smuzhiyun 	.clks_per_count = 1,
789*4882a593Smuzhiyun 	.setup = sh_mobile_i2c_init,
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun static const struct sh_mobile_dt_config fast_clock_dt_config = {
793*4882a593Smuzhiyun 	.clks_per_count = 2,
794*4882a593Smuzhiyun 	.setup = sh_mobile_i2c_init,
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun static const struct sh_mobile_dt_config v2_freq_calc_dt_config = {
798*4882a593Smuzhiyun 	.clks_per_count = 2,
799*4882a593Smuzhiyun 	.setup = sh_mobile_i2c_v2_init,
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static const struct sh_mobile_dt_config r8a7740_dt_config = {
803*4882a593Smuzhiyun 	.clks_per_count = 1,
804*4882a593Smuzhiyun 	.setup = sh_mobile_i2c_r8a7740_workaround,
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun static const struct of_device_id sh_mobile_i2c_dt_ids[] = {
808*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-r8a73a4", .data = &fast_clock_dt_config },
809*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-r8a7740", .data = &r8a7740_dt_config },
810*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-r8a774c0", .data = &v2_freq_calc_dt_config },
811*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-r8a7790", .data = &v2_freq_calc_dt_config },
812*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-r8a7791", .data = &v2_freq_calc_dt_config },
813*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-r8a7792", .data = &v2_freq_calc_dt_config },
814*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-r8a7793", .data = &v2_freq_calc_dt_config },
815*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-r8a7794", .data = &v2_freq_calc_dt_config },
816*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-r8a7795", .data = &v2_freq_calc_dt_config },
817*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-r8a77990", .data = &v2_freq_calc_dt_config },
818*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-sh73a0", .data = &fast_clock_dt_config },
819*4882a593Smuzhiyun 	{ .compatible = "renesas,rcar-gen2-iic", .data = &v2_freq_calc_dt_config },
820*4882a593Smuzhiyun 	{ .compatible = "renesas,rcar-gen3-iic", .data = &v2_freq_calc_dt_config },
821*4882a593Smuzhiyun 	{ .compatible = "renesas,rmobile-iic", .data = &default_dt_config },
822*4882a593Smuzhiyun 	{},
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sh_mobile_i2c_dt_ids);
825*4882a593Smuzhiyun 
sh_mobile_i2c_release_dma(struct sh_mobile_i2c_data * pd)826*4882a593Smuzhiyun static void sh_mobile_i2c_release_dma(struct sh_mobile_i2c_data *pd)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	if (!IS_ERR(pd->dma_tx)) {
829*4882a593Smuzhiyun 		dma_release_channel(pd->dma_tx);
830*4882a593Smuzhiyun 		pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
831*4882a593Smuzhiyun 	}
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (!IS_ERR(pd->dma_rx)) {
834*4882a593Smuzhiyun 		dma_release_channel(pd->dma_rx);
835*4882a593Smuzhiyun 		pd->dma_rx = ERR_PTR(-EPROBE_DEFER);
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
sh_mobile_i2c_hook_irqs(struct platform_device * dev,struct sh_mobile_i2c_data * pd)839*4882a593Smuzhiyun static int sh_mobile_i2c_hook_irqs(struct platform_device *dev, struct sh_mobile_i2c_data *pd)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct resource *res;
842*4882a593Smuzhiyun 	resource_size_t n;
843*4882a593Smuzhiyun 	int k = 0, ret;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	while ((res = platform_get_resource(dev, IORESOURCE_IRQ, k))) {
846*4882a593Smuzhiyun 		for (n = res->start; n <= res->end; n++) {
847*4882a593Smuzhiyun 			ret = devm_request_irq(&dev->dev, n, sh_mobile_i2c_isr,
848*4882a593Smuzhiyun 					  0, dev_name(&dev->dev), pd);
849*4882a593Smuzhiyun 			if (ret) {
850*4882a593Smuzhiyun 				dev_err(&dev->dev, "cannot request IRQ %pa\n", &n);
851*4882a593Smuzhiyun 				return ret;
852*4882a593Smuzhiyun 			}
853*4882a593Smuzhiyun 		}
854*4882a593Smuzhiyun 		k++;
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	return k > 0 ? 0 : -ENOENT;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
sh_mobile_i2c_probe(struct platform_device * dev)860*4882a593Smuzhiyun static int sh_mobile_i2c_probe(struct platform_device *dev)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	struct sh_mobile_i2c_data *pd;
863*4882a593Smuzhiyun 	struct i2c_adapter *adap;
864*4882a593Smuzhiyun 	struct resource *res;
865*4882a593Smuzhiyun 	const struct sh_mobile_dt_config *config;
866*4882a593Smuzhiyun 	int ret;
867*4882a593Smuzhiyun 	u32 bus_speed;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	pd = devm_kzalloc(&dev->dev, sizeof(struct sh_mobile_i2c_data), GFP_KERNEL);
870*4882a593Smuzhiyun 	if (!pd)
871*4882a593Smuzhiyun 		return -ENOMEM;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	pd->clk = devm_clk_get(&dev->dev, NULL);
874*4882a593Smuzhiyun 	if (IS_ERR(pd->clk)) {
875*4882a593Smuzhiyun 		dev_err(&dev->dev, "cannot get clock\n");
876*4882a593Smuzhiyun 		return PTR_ERR(pd->clk);
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	ret = sh_mobile_i2c_hook_irqs(dev, pd);
880*4882a593Smuzhiyun 	if (ret)
881*4882a593Smuzhiyun 		return ret;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	pd->dev = &dev->dev;
884*4882a593Smuzhiyun 	platform_set_drvdata(dev, pd);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	res = platform_get_resource(dev, IORESOURCE_MEM, 0);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	pd->res = res;
889*4882a593Smuzhiyun 	pd->reg = devm_ioremap_resource(&dev->dev, res);
890*4882a593Smuzhiyun 	if (IS_ERR(pd->reg))
891*4882a593Smuzhiyun 		return PTR_ERR(pd->reg);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	ret = of_property_read_u32(dev->dev.of_node, "clock-frequency", &bus_speed);
894*4882a593Smuzhiyun 	pd->bus_speed = (ret || !bus_speed) ? I2C_MAX_STANDARD_MODE_FREQ : bus_speed;
895*4882a593Smuzhiyun 	pd->clks_per_count = 1;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	/* Newer variants come with two new bits in ICIC */
898*4882a593Smuzhiyun 	if (resource_size(res) > 0x17)
899*4882a593Smuzhiyun 		pd->flags |= IIC_FLAG_HAS_ICIC67;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	pm_runtime_enable(&dev->dev);
902*4882a593Smuzhiyun 	pm_runtime_get_sync(&dev->dev);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	config = of_device_get_match_data(&dev->dev);
905*4882a593Smuzhiyun 	if (config) {
906*4882a593Smuzhiyun 		pd->clks_per_count = config->clks_per_count;
907*4882a593Smuzhiyun 		ret = config->setup(pd);
908*4882a593Smuzhiyun 	} else {
909*4882a593Smuzhiyun 		ret = sh_mobile_i2c_init(pd);
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	pm_runtime_put_sync(&dev->dev);
913*4882a593Smuzhiyun 	if (ret)
914*4882a593Smuzhiyun 		return ret;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* Init DMA */
917*4882a593Smuzhiyun 	sg_init_table(&pd->sg, 1);
918*4882a593Smuzhiyun 	pd->dma_direction = DMA_NONE;
919*4882a593Smuzhiyun 	pd->dma_rx = pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/* setup the private data */
922*4882a593Smuzhiyun 	adap = &pd->adap;
923*4882a593Smuzhiyun 	i2c_set_adapdata(adap, pd);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	adap->owner = THIS_MODULE;
926*4882a593Smuzhiyun 	adap->algo = &sh_mobile_i2c_algorithm;
927*4882a593Smuzhiyun 	adap->quirks = &sh_mobile_i2c_quirks;
928*4882a593Smuzhiyun 	adap->dev.parent = &dev->dev;
929*4882a593Smuzhiyun 	adap->retries = 5;
930*4882a593Smuzhiyun 	adap->nr = dev->id;
931*4882a593Smuzhiyun 	adap->dev.of_node = dev->dev.of_node;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	strlcpy(adap->name, dev->name, sizeof(adap->name));
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	spin_lock_init(&pd->lock);
936*4882a593Smuzhiyun 	init_waitqueue_head(&pd->wait);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	ret = i2c_add_numbered_adapter(adap);
939*4882a593Smuzhiyun 	if (ret < 0) {
940*4882a593Smuzhiyun 		sh_mobile_i2c_release_dma(pd);
941*4882a593Smuzhiyun 		return ret;
942*4882a593Smuzhiyun 	}
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	dev_info(&dev->dev, "I2C adapter %d, bus speed %lu Hz\n", adap->nr, pd->bus_speed);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	return 0;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
sh_mobile_i2c_remove(struct platform_device * dev)949*4882a593Smuzhiyun static int sh_mobile_i2c_remove(struct platform_device *dev)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	struct sh_mobile_i2c_data *pd = platform_get_drvdata(dev);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	i2c_del_adapter(&pd->adap);
954*4882a593Smuzhiyun 	sh_mobile_i2c_release_dma(pd);
955*4882a593Smuzhiyun 	pm_runtime_disable(&dev->dev);
956*4882a593Smuzhiyun 	return 0;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun static struct platform_driver sh_mobile_i2c_driver = {
960*4882a593Smuzhiyun 	.driver		= {
961*4882a593Smuzhiyun 		.name		= "i2c-sh_mobile",
962*4882a593Smuzhiyun 		.of_match_table = sh_mobile_i2c_dt_ids,
963*4882a593Smuzhiyun 	},
964*4882a593Smuzhiyun 	.probe		= sh_mobile_i2c_probe,
965*4882a593Smuzhiyun 	.remove		= sh_mobile_i2c_remove,
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun 
sh_mobile_i2c_adap_init(void)968*4882a593Smuzhiyun static int __init sh_mobile_i2c_adap_init(void)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun 	return platform_driver_register(&sh_mobile_i2c_driver);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun subsys_initcall(sh_mobile_i2c_adap_init);
973*4882a593Smuzhiyun 
sh_mobile_i2c_adap_exit(void)974*4882a593Smuzhiyun static void __exit sh_mobile_i2c_adap_exit(void)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	platform_driver_unregister(&sh_mobile_i2c_driver);
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun module_exit(sh_mobile_i2c_adap_exit);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun MODULE_DESCRIPTION("SuperH Mobile I2C Bus Controller driver");
981*4882a593Smuzhiyun MODULE_AUTHOR("Magnus Damm");
982*4882a593Smuzhiyun MODULE_AUTHOR("Wolfram Sang");
983*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
984*4882a593Smuzhiyun MODULE_ALIAS("platform:i2c-sh_mobile");
985