1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* linux/drivers/i2c/busses/i2c-s3c2410.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2004,2005,2009 Simtec Electronics
5*4882a593Smuzhiyun * Ben Dooks <ben@simtec.co.uk>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * S3C2410 I2C Controller
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/time.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun #include <linux/clk.h>
23*4882a593Smuzhiyun #include <linux/cpufreq.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/io.h>
26*4882a593Smuzhiyun #include <linux/of.h>
27*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
28*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
29*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
30*4882a593Smuzhiyun #include <linux/regmap.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <asm/irq.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <linux/platform_data/i2c-s3c2410.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* see s3c2410x user guide, v1.1, section 9 (p447) for more info */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define S3C2410_IICCON 0x00
39*4882a593Smuzhiyun #define S3C2410_IICSTAT 0x04
40*4882a593Smuzhiyun #define S3C2410_IICADD 0x08
41*4882a593Smuzhiyun #define S3C2410_IICDS 0x0C
42*4882a593Smuzhiyun #define S3C2440_IICLC 0x10
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define S3C2410_IICCON_ACKEN (1 << 7)
45*4882a593Smuzhiyun #define S3C2410_IICCON_TXDIV_16 (0 << 6)
46*4882a593Smuzhiyun #define S3C2410_IICCON_TXDIV_512 (1 << 6)
47*4882a593Smuzhiyun #define S3C2410_IICCON_IRQEN (1 << 5)
48*4882a593Smuzhiyun #define S3C2410_IICCON_IRQPEND (1 << 4)
49*4882a593Smuzhiyun #define S3C2410_IICCON_SCALE(x) ((x) & 0xf)
50*4882a593Smuzhiyun #define S3C2410_IICCON_SCALEMASK (0xf)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define S3C2410_IICSTAT_MASTER_RX (2 << 6)
53*4882a593Smuzhiyun #define S3C2410_IICSTAT_MASTER_TX (3 << 6)
54*4882a593Smuzhiyun #define S3C2410_IICSTAT_SLAVE_RX (0 << 6)
55*4882a593Smuzhiyun #define S3C2410_IICSTAT_SLAVE_TX (1 << 6)
56*4882a593Smuzhiyun #define S3C2410_IICSTAT_MODEMASK (3 << 6)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define S3C2410_IICSTAT_START (1 << 5)
59*4882a593Smuzhiyun #define S3C2410_IICSTAT_BUSBUSY (1 << 5)
60*4882a593Smuzhiyun #define S3C2410_IICSTAT_TXRXEN (1 << 4)
61*4882a593Smuzhiyun #define S3C2410_IICSTAT_ARBITR (1 << 3)
62*4882a593Smuzhiyun #define S3C2410_IICSTAT_ASSLAVE (1 << 2)
63*4882a593Smuzhiyun #define S3C2410_IICSTAT_ADDR0 (1 << 1)
64*4882a593Smuzhiyun #define S3C2410_IICSTAT_LASTBIT (1 << 0)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define S3C2410_IICLC_SDA_DELAY0 (0 << 0)
67*4882a593Smuzhiyun #define S3C2410_IICLC_SDA_DELAY5 (1 << 0)
68*4882a593Smuzhiyun #define S3C2410_IICLC_SDA_DELAY10 (2 << 0)
69*4882a593Smuzhiyun #define S3C2410_IICLC_SDA_DELAY15 (3 << 0)
70*4882a593Smuzhiyun #define S3C2410_IICLC_SDA_DELAY_MASK (3 << 0)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define S3C2410_IICLC_FILTER_ON (1 << 2)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Treat S3C2410 as baseline hardware, anything else is supported via quirks */
75*4882a593Smuzhiyun #define QUIRK_S3C2440 (1 << 0)
76*4882a593Smuzhiyun #define QUIRK_HDMIPHY (1 << 1)
77*4882a593Smuzhiyun #define QUIRK_NO_GPIO (1 << 2)
78*4882a593Smuzhiyun #define QUIRK_POLL (1 << 3)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Max time to wait for bus to become idle after a xfer (in us) */
81*4882a593Smuzhiyun #define S3C2410_IDLE_TIMEOUT 5000
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Exynos5 Sysreg offset */
84*4882a593Smuzhiyun #define EXYNOS5_SYS_I2C_CFG 0x0234
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* i2c controller state */
87*4882a593Smuzhiyun enum s3c24xx_i2c_state {
88*4882a593Smuzhiyun STATE_IDLE,
89*4882a593Smuzhiyun STATE_START,
90*4882a593Smuzhiyun STATE_READ,
91*4882a593Smuzhiyun STATE_WRITE,
92*4882a593Smuzhiyun STATE_STOP
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct s3c24xx_i2c {
96*4882a593Smuzhiyun wait_queue_head_t wait;
97*4882a593Smuzhiyun kernel_ulong_t quirks;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct i2c_msg *msg;
100*4882a593Smuzhiyun unsigned int msg_num;
101*4882a593Smuzhiyun unsigned int msg_idx;
102*4882a593Smuzhiyun unsigned int msg_ptr;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun unsigned int tx_setup;
105*4882a593Smuzhiyun unsigned int irq;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun enum s3c24xx_i2c_state state;
108*4882a593Smuzhiyun unsigned long clkrate;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun void __iomem *regs;
111*4882a593Smuzhiyun struct clk *clk;
112*4882a593Smuzhiyun struct device *dev;
113*4882a593Smuzhiyun struct i2c_adapter adap;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun struct s3c2410_platform_i2c *pdata;
116*4882a593Smuzhiyun struct gpio_desc *gpios[2];
117*4882a593Smuzhiyun struct pinctrl *pctrl;
118*4882a593Smuzhiyun #if defined(CONFIG_ARM_S3C24XX_CPUFREQ)
119*4882a593Smuzhiyun struct notifier_block freq_transition;
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun struct regmap *sysreg;
122*4882a593Smuzhiyun unsigned int sys_i2c_cfg;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const struct platform_device_id s3c24xx_driver_ids[] = {
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun .name = "s3c2410-i2c",
128*4882a593Smuzhiyun .driver_data = 0,
129*4882a593Smuzhiyun }, {
130*4882a593Smuzhiyun .name = "s3c2440-i2c",
131*4882a593Smuzhiyun .driver_data = QUIRK_S3C2440,
132*4882a593Smuzhiyun }, {
133*4882a593Smuzhiyun .name = "s3c2440-hdmiphy-i2c",
134*4882a593Smuzhiyun .driver_data = QUIRK_S3C2440 | QUIRK_HDMIPHY | QUIRK_NO_GPIO,
135*4882a593Smuzhiyun }, { },
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, s3c24xx_driver_ids);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static int i2c_s3c_irq_nextbyte(struct s3c24xx_i2c *i2c, unsigned long iicstat);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #ifdef CONFIG_OF
142*4882a593Smuzhiyun static const struct of_device_id s3c24xx_i2c_match[] = {
143*4882a593Smuzhiyun { .compatible = "samsung,s3c2410-i2c", .data = (void *)0 },
144*4882a593Smuzhiyun { .compatible = "samsung,s3c2440-i2c", .data = (void *)QUIRK_S3C2440 },
145*4882a593Smuzhiyun { .compatible = "samsung,s3c2440-hdmiphy-i2c",
146*4882a593Smuzhiyun .data = (void *)(QUIRK_S3C2440 | QUIRK_HDMIPHY | QUIRK_NO_GPIO) },
147*4882a593Smuzhiyun { .compatible = "samsung,exynos5-sata-phy-i2c",
148*4882a593Smuzhiyun .data = (void *)(QUIRK_S3C2440 | QUIRK_POLL | QUIRK_NO_GPIO) },
149*4882a593Smuzhiyun {},
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, s3c24xx_i2c_match);
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * Get controller type either from device tree or platform device variant.
156*4882a593Smuzhiyun */
s3c24xx_get_device_quirks(struct platform_device * pdev)157*4882a593Smuzhiyun static inline kernel_ulong_t s3c24xx_get_device_quirks(struct platform_device *pdev)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun if (pdev->dev.of_node) {
160*4882a593Smuzhiyun const struct of_device_id *match;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun match = of_match_node(s3c24xx_i2c_match, pdev->dev.of_node);
163*4882a593Smuzhiyun return (kernel_ulong_t)match->data;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return platform_get_device_id(pdev)->driver_data;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * Complete the message and wake up the caller, using the given return code,
171*4882a593Smuzhiyun * or zero to mean ok.
172*4882a593Smuzhiyun */
s3c24xx_i2c_master_complete(struct s3c24xx_i2c * i2c,int ret)173*4882a593Smuzhiyun static inline void s3c24xx_i2c_master_complete(struct s3c24xx_i2c *i2c, int ret)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun dev_dbg(i2c->dev, "master_complete %d\n", ret);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun i2c->msg_ptr = 0;
178*4882a593Smuzhiyun i2c->msg = NULL;
179*4882a593Smuzhiyun i2c->msg_idx++;
180*4882a593Smuzhiyun i2c->msg_num = 0;
181*4882a593Smuzhiyun if (ret)
182*4882a593Smuzhiyun i2c->msg_idx = ret;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (!(i2c->quirks & QUIRK_POLL))
185*4882a593Smuzhiyun wake_up(&i2c->wait);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
s3c24xx_i2c_disable_ack(struct s3c24xx_i2c * i2c)188*4882a593Smuzhiyun static inline void s3c24xx_i2c_disable_ack(struct s3c24xx_i2c *i2c)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun unsigned long tmp;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun tmp = readl(i2c->regs + S3C2410_IICCON);
193*4882a593Smuzhiyun writel(tmp & ~S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
s3c24xx_i2c_enable_ack(struct s3c24xx_i2c * i2c)196*4882a593Smuzhiyun static inline void s3c24xx_i2c_enable_ack(struct s3c24xx_i2c *i2c)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun unsigned long tmp;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun tmp = readl(i2c->regs + S3C2410_IICCON);
201*4882a593Smuzhiyun writel(tmp | S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* irq enable/disable functions */
s3c24xx_i2c_disable_irq(struct s3c24xx_i2c * i2c)205*4882a593Smuzhiyun static inline void s3c24xx_i2c_disable_irq(struct s3c24xx_i2c *i2c)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun unsigned long tmp;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun tmp = readl(i2c->regs + S3C2410_IICCON);
210*4882a593Smuzhiyun writel(tmp & ~S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
s3c24xx_i2c_enable_irq(struct s3c24xx_i2c * i2c)213*4882a593Smuzhiyun static inline void s3c24xx_i2c_enable_irq(struct s3c24xx_i2c *i2c)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun unsigned long tmp;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun tmp = readl(i2c->regs + S3C2410_IICCON);
218*4882a593Smuzhiyun writel(tmp | S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
is_ack(struct s3c24xx_i2c * i2c)221*4882a593Smuzhiyun static bool is_ack(struct s3c24xx_i2c *i2c)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun int tries;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun for (tries = 50; tries; --tries) {
226*4882a593Smuzhiyun if (readl(i2c->regs + S3C2410_IICCON)
227*4882a593Smuzhiyun & S3C2410_IICCON_IRQPEND) {
228*4882a593Smuzhiyun if (!(readl(i2c->regs + S3C2410_IICSTAT)
229*4882a593Smuzhiyun & S3C2410_IICSTAT_LASTBIT))
230*4882a593Smuzhiyun return true;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun usleep_range(1000, 2000);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun dev_err(i2c->dev, "ack was not received\n");
235*4882a593Smuzhiyun return false;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /*
239*4882a593Smuzhiyun * put the start of a message onto the bus
240*4882a593Smuzhiyun */
s3c24xx_i2c_message_start(struct s3c24xx_i2c * i2c,struct i2c_msg * msg)241*4882a593Smuzhiyun static void s3c24xx_i2c_message_start(struct s3c24xx_i2c *i2c,
242*4882a593Smuzhiyun struct i2c_msg *msg)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun unsigned int addr = (msg->addr & 0x7f) << 1;
245*4882a593Smuzhiyun unsigned long stat;
246*4882a593Smuzhiyun unsigned long iiccon;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun stat = 0;
249*4882a593Smuzhiyun stat |= S3C2410_IICSTAT_TXRXEN;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (msg->flags & I2C_M_RD) {
252*4882a593Smuzhiyun stat |= S3C2410_IICSTAT_MASTER_RX;
253*4882a593Smuzhiyun addr |= 1;
254*4882a593Smuzhiyun } else
255*4882a593Smuzhiyun stat |= S3C2410_IICSTAT_MASTER_TX;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (msg->flags & I2C_M_REV_DIR_ADDR)
258*4882a593Smuzhiyun addr ^= 1;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* todo - check for whether ack wanted or not */
261*4882a593Smuzhiyun s3c24xx_i2c_enable_ack(i2c);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun iiccon = readl(i2c->regs + S3C2410_IICCON);
264*4882a593Smuzhiyun writel(stat, i2c->regs + S3C2410_IICSTAT);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun dev_dbg(i2c->dev, "START: %08lx to IICSTAT, %02x to DS\n", stat, addr);
267*4882a593Smuzhiyun writeb(addr, i2c->regs + S3C2410_IICDS);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun * delay here to ensure the data byte has gotten onto the bus
271*4882a593Smuzhiyun * before the transaction is started
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun ndelay(i2c->tx_setup);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun dev_dbg(i2c->dev, "iiccon, %08lx\n", iiccon);
276*4882a593Smuzhiyun writel(iiccon, i2c->regs + S3C2410_IICCON);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun stat |= S3C2410_IICSTAT_START;
279*4882a593Smuzhiyun writel(stat, i2c->regs + S3C2410_IICSTAT);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (i2c->quirks & QUIRK_POLL) {
282*4882a593Smuzhiyun while ((i2c->msg_num != 0) && is_ack(i2c)) {
283*4882a593Smuzhiyun i2c_s3c_irq_nextbyte(i2c, stat);
284*4882a593Smuzhiyun stat = readl(i2c->regs + S3C2410_IICSTAT);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (stat & S3C2410_IICSTAT_ARBITR)
287*4882a593Smuzhiyun dev_err(i2c->dev, "deal with arbitration loss\n");
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
s3c24xx_i2c_stop(struct s3c24xx_i2c * i2c,int ret)292*4882a593Smuzhiyun static inline void s3c24xx_i2c_stop(struct s3c24xx_i2c *i2c, int ret)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun unsigned long iicstat = readl(i2c->regs + S3C2410_IICSTAT);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun dev_dbg(i2c->dev, "STOP\n");
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun * The datasheet says that the STOP sequence should be:
300*4882a593Smuzhiyun * 1) I2CSTAT.5 = 0 - Clear BUSY (or 'generate STOP')
301*4882a593Smuzhiyun * 2) I2CCON.4 = 0 - Clear IRQPEND
302*4882a593Smuzhiyun * 3) Wait until the stop condition takes effect.
303*4882a593Smuzhiyun * 4*) I2CSTAT.4 = 0 - Clear TXRXEN
304*4882a593Smuzhiyun *
305*4882a593Smuzhiyun * Where, step "4*" is only for buses with the "HDMIPHY" quirk.
306*4882a593Smuzhiyun *
307*4882a593Smuzhiyun * However, after much experimentation, it appears that:
308*4882a593Smuzhiyun * a) normal buses automatically clear BUSY and transition from
309*4882a593Smuzhiyun * Master->Slave when they complete generating a STOP condition.
310*4882a593Smuzhiyun * Therefore, step (3) can be done in doxfer() by polling I2CCON.4
311*4882a593Smuzhiyun * after starting the STOP generation here.
312*4882a593Smuzhiyun * b) HDMIPHY bus does neither, so there is no way to do step 3.
313*4882a593Smuzhiyun * There is no indication when this bus has finished generating
314*4882a593Smuzhiyun * STOP.
315*4882a593Smuzhiyun *
316*4882a593Smuzhiyun * In fact, we have found that as soon as the IRQPEND bit is cleared in
317*4882a593Smuzhiyun * step 2, the HDMIPHY bus generates the STOP condition, and then
318*4882a593Smuzhiyun * immediately starts transferring another data byte, even though the
319*4882a593Smuzhiyun * bus is supposedly stopped. This is presumably because the bus is
320*4882a593Smuzhiyun * still in "Master" mode, and its BUSY bit is still set.
321*4882a593Smuzhiyun *
322*4882a593Smuzhiyun * To avoid these extra post-STOP transactions on HDMI phy devices, we
323*4882a593Smuzhiyun * just disable Serial Output on the bus (I2CSTAT.4 = 0) directly,
324*4882a593Smuzhiyun * instead of first generating a proper STOP condition. This should
325*4882a593Smuzhiyun * float SDA & SCK terminating the transfer. Subsequent transfers
326*4882a593Smuzhiyun * start with a proper START condition, and proceed normally.
327*4882a593Smuzhiyun *
328*4882a593Smuzhiyun * The HDMIPHY bus is an internal bus that always has exactly two
329*4882a593Smuzhiyun * devices, the host as Master and the HDMIPHY device as the slave.
330*4882a593Smuzhiyun * Skipping the STOP condition has been tested on this bus and works.
331*4882a593Smuzhiyun */
332*4882a593Smuzhiyun if (i2c->quirks & QUIRK_HDMIPHY) {
333*4882a593Smuzhiyun /* Stop driving the I2C pins */
334*4882a593Smuzhiyun iicstat &= ~S3C2410_IICSTAT_TXRXEN;
335*4882a593Smuzhiyun } else {
336*4882a593Smuzhiyun /* stop the transfer */
337*4882a593Smuzhiyun iicstat &= ~S3C2410_IICSTAT_START;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun writel(iicstat, i2c->regs + S3C2410_IICSTAT);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun i2c->state = STATE_STOP;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun s3c24xx_i2c_master_complete(i2c, ret);
344*4882a593Smuzhiyun s3c24xx_i2c_disable_irq(i2c);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /*
348*4882a593Smuzhiyun * helper functions to determine the current state in the set of
349*4882a593Smuzhiyun * messages we are sending
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /*
353*4882a593Smuzhiyun * returns TRUE if the current message is the last in the set
354*4882a593Smuzhiyun */
is_lastmsg(struct s3c24xx_i2c * i2c)355*4882a593Smuzhiyun static inline int is_lastmsg(struct s3c24xx_i2c *i2c)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun return i2c->msg_idx >= (i2c->msg_num - 1);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /*
361*4882a593Smuzhiyun * returns TRUE if we this is the last byte in the current message
362*4882a593Smuzhiyun */
is_msglast(struct s3c24xx_i2c * i2c)363*4882a593Smuzhiyun static inline int is_msglast(struct s3c24xx_i2c *i2c)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun * msg->len is always 1 for the first byte of smbus block read.
367*4882a593Smuzhiyun * Actual length will be read from slave. More bytes will be
368*4882a593Smuzhiyun * read according to the length then.
369*4882a593Smuzhiyun */
370*4882a593Smuzhiyun if (i2c->msg->flags & I2C_M_RECV_LEN && i2c->msg->len == 1)
371*4882a593Smuzhiyun return 0;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun return i2c->msg_ptr == i2c->msg->len-1;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun * returns TRUE if we reached the end of the current message
378*4882a593Smuzhiyun */
is_msgend(struct s3c24xx_i2c * i2c)379*4882a593Smuzhiyun static inline int is_msgend(struct s3c24xx_i2c *i2c)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun return i2c->msg_ptr >= i2c->msg->len;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /*
385*4882a593Smuzhiyun * process an interrupt and work out what to do
386*4882a593Smuzhiyun */
i2c_s3c_irq_nextbyte(struct s3c24xx_i2c * i2c,unsigned long iicstat)387*4882a593Smuzhiyun static int i2c_s3c_irq_nextbyte(struct s3c24xx_i2c *i2c, unsigned long iicstat)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun unsigned long tmp;
390*4882a593Smuzhiyun unsigned char byte;
391*4882a593Smuzhiyun int ret = 0;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun switch (i2c->state) {
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun case STATE_IDLE:
396*4882a593Smuzhiyun dev_err(i2c->dev, "%s: called in STATE_IDLE\n", __func__);
397*4882a593Smuzhiyun goto out;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun case STATE_STOP:
400*4882a593Smuzhiyun dev_err(i2c->dev, "%s: called in STATE_STOP\n", __func__);
401*4882a593Smuzhiyun s3c24xx_i2c_disable_irq(i2c);
402*4882a593Smuzhiyun goto out_ack;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun case STATE_START:
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun * last thing we did was send a start condition on the
407*4882a593Smuzhiyun * bus, or started a new i2c message
408*4882a593Smuzhiyun */
409*4882a593Smuzhiyun if (iicstat & S3C2410_IICSTAT_LASTBIT &&
410*4882a593Smuzhiyun !(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
411*4882a593Smuzhiyun /* ack was not received... */
412*4882a593Smuzhiyun dev_dbg(i2c->dev, "ack was not received\n");
413*4882a593Smuzhiyun s3c24xx_i2c_stop(i2c, -ENXIO);
414*4882a593Smuzhiyun goto out_ack;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (i2c->msg->flags & I2C_M_RD)
418*4882a593Smuzhiyun i2c->state = STATE_READ;
419*4882a593Smuzhiyun else
420*4882a593Smuzhiyun i2c->state = STATE_WRITE;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /*
423*4882a593Smuzhiyun * Terminate the transfer if there is nothing to do
424*4882a593Smuzhiyun * as this is used by the i2c probe to find devices.
425*4882a593Smuzhiyun */
426*4882a593Smuzhiyun if (is_lastmsg(i2c) && i2c->msg->len == 0) {
427*4882a593Smuzhiyun s3c24xx_i2c_stop(i2c, 0);
428*4882a593Smuzhiyun goto out_ack;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (i2c->state == STATE_READ)
432*4882a593Smuzhiyun goto prepare_read;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /*
435*4882a593Smuzhiyun * fall through to the write state, as we will need to
436*4882a593Smuzhiyun * send a byte as well
437*4882a593Smuzhiyun */
438*4882a593Smuzhiyun fallthrough;
439*4882a593Smuzhiyun case STATE_WRITE:
440*4882a593Smuzhiyun /*
441*4882a593Smuzhiyun * we are writing data to the device... check for the
442*4882a593Smuzhiyun * end of the message, and if so, work out what to do
443*4882a593Smuzhiyun */
444*4882a593Smuzhiyun if (!(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
445*4882a593Smuzhiyun if (iicstat & S3C2410_IICSTAT_LASTBIT) {
446*4882a593Smuzhiyun dev_dbg(i2c->dev, "WRITE: No Ack\n");
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun s3c24xx_i2c_stop(i2c, -ECONNREFUSED);
449*4882a593Smuzhiyun goto out_ack;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun retry_write:
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (!is_msgend(i2c)) {
456*4882a593Smuzhiyun byte = i2c->msg->buf[i2c->msg_ptr++];
457*4882a593Smuzhiyun writeb(byte, i2c->regs + S3C2410_IICDS);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /*
460*4882a593Smuzhiyun * delay after writing the byte to allow the
461*4882a593Smuzhiyun * data setup time on the bus, as writing the
462*4882a593Smuzhiyun * data to the register causes the first bit
463*4882a593Smuzhiyun * to appear on SDA, and SCL will change as
464*4882a593Smuzhiyun * soon as the interrupt is acknowledged
465*4882a593Smuzhiyun */
466*4882a593Smuzhiyun ndelay(i2c->tx_setup);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun } else if (!is_lastmsg(i2c)) {
469*4882a593Smuzhiyun /* we need to go to the next i2c message */
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun dev_dbg(i2c->dev, "WRITE: Next Message\n");
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun i2c->msg_ptr = 0;
474*4882a593Smuzhiyun i2c->msg_idx++;
475*4882a593Smuzhiyun i2c->msg++;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* check to see if we need to do another message */
478*4882a593Smuzhiyun if (i2c->msg->flags & I2C_M_NOSTART) {
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (i2c->msg->flags & I2C_M_RD) {
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * cannot do this, the controller
483*4882a593Smuzhiyun * forces us to send a new START
484*4882a593Smuzhiyun * when we change direction
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun dev_dbg(i2c->dev,
487*4882a593Smuzhiyun "missing START before write->read\n");
488*4882a593Smuzhiyun s3c24xx_i2c_stop(i2c, -EINVAL);
489*4882a593Smuzhiyun break;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun goto retry_write;
493*4882a593Smuzhiyun } else {
494*4882a593Smuzhiyun /* send the new start */
495*4882a593Smuzhiyun s3c24xx_i2c_message_start(i2c, i2c->msg);
496*4882a593Smuzhiyun i2c->state = STATE_START;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun } else {
500*4882a593Smuzhiyun /* send stop */
501*4882a593Smuzhiyun s3c24xx_i2c_stop(i2c, 0);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun break;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun case STATE_READ:
506*4882a593Smuzhiyun /*
507*4882a593Smuzhiyun * we have a byte of data in the data register, do
508*4882a593Smuzhiyun * something with it, and then work out whether we are
509*4882a593Smuzhiyun * going to do any more read/write
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun byte = readb(i2c->regs + S3C2410_IICDS);
512*4882a593Smuzhiyun i2c->msg->buf[i2c->msg_ptr++] = byte;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Add actual length to read for smbus block read */
515*4882a593Smuzhiyun if (i2c->msg->flags & I2C_M_RECV_LEN && i2c->msg->len == 1)
516*4882a593Smuzhiyun i2c->msg->len += byte;
517*4882a593Smuzhiyun prepare_read:
518*4882a593Smuzhiyun if (is_msglast(i2c)) {
519*4882a593Smuzhiyun /* last byte of buffer */
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (is_lastmsg(i2c))
522*4882a593Smuzhiyun s3c24xx_i2c_disable_ack(i2c);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun } else if (is_msgend(i2c)) {
525*4882a593Smuzhiyun /*
526*4882a593Smuzhiyun * ok, we've read the entire buffer, see if there
527*4882a593Smuzhiyun * is anything else we need to do
528*4882a593Smuzhiyun */
529*4882a593Smuzhiyun if (is_lastmsg(i2c)) {
530*4882a593Smuzhiyun /* last message, send stop and complete */
531*4882a593Smuzhiyun dev_dbg(i2c->dev, "READ: Send Stop\n");
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun s3c24xx_i2c_stop(i2c, 0);
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun /* go to the next transfer */
536*4882a593Smuzhiyun dev_dbg(i2c->dev, "READ: Next Transfer\n");
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun i2c->msg_ptr = 0;
539*4882a593Smuzhiyun i2c->msg_idx++;
540*4882a593Smuzhiyun i2c->msg++;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun break;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* acknowlegde the IRQ and get back on with the work */
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun out_ack:
550*4882a593Smuzhiyun tmp = readl(i2c->regs + S3C2410_IICCON);
551*4882a593Smuzhiyun tmp &= ~S3C2410_IICCON_IRQPEND;
552*4882a593Smuzhiyun writel(tmp, i2c->regs + S3C2410_IICCON);
553*4882a593Smuzhiyun out:
554*4882a593Smuzhiyun return ret;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /*
558*4882a593Smuzhiyun * top level IRQ servicing routine
559*4882a593Smuzhiyun */
s3c24xx_i2c_irq(int irqno,void * dev_id)560*4882a593Smuzhiyun static irqreturn_t s3c24xx_i2c_irq(int irqno, void *dev_id)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun struct s3c24xx_i2c *i2c = dev_id;
563*4882a593Smuzhiyun unsigned long status;
564*4882a593Smuzhiyun unsigned long tmp;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun status = readl(i2c->regs + S3C2410_IICSTAT);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (status & S3C2410_IICSTAT_ARBITR) {
569*4882a593Smuzhiyun /* deal with arbitration loss */
570*4882a593Smuzhiyun dev_err(i2c->dev, "deal with arbitration loss\n");
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun if (i2c->state == STATE_IDLE) {
574*4882a593Smuzhiyun dev_dbg(i2c->dev, "IRQ: error i2c->state == IDLE\n");
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun tmp = readl(i2c->regs + S3C2410_IICCON);
577*4882a593Smuzhiyun tmp &= ~S3C2410_IICCON_IRQPEND;
578*4882a593Smuzhiyun writel(tmp, i2c->regs + S3C2410_IICCON);
579*4882a593Smuzhiyun goto out;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /*
583*4882a593Smuzhiyun * pretty much this leaves us with the fact that we've
584*4882a593Smuzhiyun * transmitted or received whatever byte we last sent
585*4882a593Smuzhiyun */
586*4882a593Smuzhiyun i2c_s3c_irq_nextbyte(i2c, status);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun out:
589*4882a593Smuzhiyun return IRQ_HANDLED;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /*
593*4882a593Smuzhiyun * Disable the bus so that we won't get any interrupts from now on, or try
594*4882a593Smuzhiyun * to drive any lines. This is the default state when we don't have
595*4882a593Smuzhiyun * anything to send/receive.
596*4882a593Smuzhiyun *
597*4882a593Smuzhiyun * If there is an event on the bus, or we have a pre-existing event at
598*4882a593Smuzhiyun * kernel boot time, we may not notice the event and the I2C controller
599*4882a593Smuzhiyun * will lock the bus with the I2C clock line low indefinitely.
600*4882a593Smuzhiyun */
s3c24xx_i2c_disable_bus(struct s3c24xx_i2c * i2c)601*4882a593Smuzhiyun static inline void s3c24xx_i2c_disable_bus(struct s3c24xx_i2c *i2c)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun unsigned long tmp;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* Stop driving the I2C pins */
606*4882a593Smuzhiyun tmp = readl(i2c->regs + S3C2410_IICSTAT);
607*4882a593Smuzhiyun tmp &= ~S3C2410_IICSTAT_TXRXEN;
608*4882a593Smuzhiyun writel(tmp, i2c->regs + S3C2410_IICSTAT);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* We don't expect any interrupts now, and don't want send acks */
611*4882a593Smuzhiyun tmp = readl(i2c->regs + S3C2410_IICCON);
612*4882a593Smuzhiyun tmp &= ~(S3C2410_IICCON_IRQEN | S3C2410_IICCON_IRQPEND |
613*4882a593Smuzhiyun S3C2410_IICCON_ACKEN);
614*4882a593Smuzhiyun writel(tmp, i2c->regs + S3C2410_IICCON);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /*
619*4882a593Smuzhiyun * get the i2c bus for a master transaction
620*4882a593Smuzhiyun */
s3c24xx_i2c_set_master(struct s3c24xx_i2c * i2c)621*4882a593Smuzhiyun static int s3c24xx_i2c_set_master(struct s3c24xx_i2c *i2c)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun unsigned long iicstat;
624*4882a593Smuzhiyun int timeout = 400;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun while (timeout-- > 0) {
627*4882a593Smuzhiyun iicstat = readl(i2c->regs + S3C2410_IICSTAT);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (!(iicstat & S3C2410_IICSTAT_BUSBUSY))
630*4882a593Smuzhiyun return 0;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun msleep(1);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun return -ETIMEDOUT;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /*
639*4882a593Smuzhiyun * wait for the i2c bus to become idle.
640*4882a593Smuzhiyun */
s3c24xx_i2c_wait_idle(struct s3c24xx_i2c * i2c)641*4882a593Smuzhiyun static void s3c24xx_i2c_wait_idle(struct s3c24xx_i2c *i2c)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun unsigned long iicstat;
644*4882a593Smuzhiyun ktime_t start, now;
645*4882a593Smuzhiyun unsigned long delay;
646*4882a593Smuzhiyun int spins;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* ensure the stop has been through the bus */
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun dev_dbg(i2c->dev, "waiting for bus idle\n");
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun start = now = ktime_get();
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun * Most of the time, the bus is already idle within a few usec of the
656*4882a593Smuzhiyun * end of a transaction. However, really slow i2c devices can stretch
657*4882a593Smuzhiyun * the clock, delaying STOP generation.
658*4882a593Smuzhiyun *
659*4882a593Smuzhiyun * On slower SoCs this typically happens within a very small number of
660*4882a593Smuzhiyun * instructions so busy wait briefly to avoid scheduling overhead.
661*4882a593Smuzhiyun */
662*4882a593Smuzhiyun spins = 3;
663*4882a593Smuzhiyun iicstat = readl(i2c->regs + S3C2410_IICSTAT);
664*4882a593Smuzhiyun while ((iicstat & S3C2410_IICSTAT_START) && --spins) {
665*4882a593Smuzhiyun cpu_relax();
666*4882a593Smuzhiyun iicstat = readl(i2c->regs + S3C2410_IICSTAT);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun * If we do get an appreciable delay as a compromise between idle
671*4882a593Smuzhiyun * detection latency for the normal, fast case, and system load in the
672*4882a593Smuzhiyun * slow device case, use an exponential back off in the polling loop,
673*4882a593Smuzhiyun * up to 1/10th of the total timeout, then continue to poll at a
674*4882a593Smuzhiyun * constant rate up to the timeout.
675*4882a593Smuzhiyun */
676*4882a593Smuzhiyun delay = 1;
677*4882a593Smuzhiyun while ((iicstat & S3C2410_IICSTAT_START) &&
678*4882a593Smuzhiyun ktime_us_delta(now, start) < S3C2410_IDLE_TIMEOUT) {
679*4882a593Smuzhiyun usleep_range(delay, 2 * delay);
680*4882a593Smuzhiyun if (delay < S3C2410_IDLE_TIMEOUT / 10)
681*4882a593Smuzhiyun delay <<= 1;
682*4882a593Smuzhiyun now = ktime_get();
683*4882a593Smuzhiyun iicstat = readl(i2c->regs + S3C2410_IICSTAT);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (iicstat & S3C2410_IICSTAT_START)
687*4882a593Smuzhiyun dev_warn(i2c->dev, "timeout waiting for bus idle\n");
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /*
691*4882a593Smuzhiyun * this starts an i2c transfer
692*4882a593Smuzhiyun */
s3c24xx_i2c_doxfer(struct s3c24xx_i2c * i2c,struct i2c_msg * msgs,int num)693*4882a593Smuzhiyun static int s3c24xx_i2c_doxfer(struct s3c24xx_i2c *i2c,
694*4882a593Smuzhiyun struct i2c_msg *msgs, int num)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun unsigned long timeout;
697*4882a593Smuzhiyun int ret;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun ret = s3c24xx_i2c_set_master(i2c);
700*4882a593Smuzhiyun if (ret != 0) {
701*4882a593Smuzhiyun dev_err(i2c->dev, "cannot get bus (error %d)\n", ret);
702*4882a593Smuzhiyun ret = -EAGAIN;
703*4882a593Smuzhiyun goto out;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun i2c->msg = msgs;
707*4882a593Smuzhiyun i2c->msg_num = num;
708*4882a593Smuzhiyun i2c->msg_ptr = 0;
709*4882a593Smuzhiyun i2c->msg_idx = 0;
710*4882a593Smuzhiyun i2c->state = STATE_START;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun s3c24xx_i2c_enable_irq(i2c);
713*4882a593Smuzhiyun s3c24xx_i2c_message_start(i2c, msgs);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (i2c->quirks & QUIRK_POLL) {
716*4882a593Smuzhiyun ret = i2c->msg_idx;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun if (ret != num)
719*4882a593Smuzhiyun dev_dbg(i2c->dev, "incomplete xfer (%d)\n", ret);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun goto out;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun timeout = wait_event_timeout(i2c->wait, i2c->msg_num == 0, HZ * 5);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun ret = i2c->msg_idx;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /*
729*4882a593Smuzhiyun * Having these next two as dev_err() makes life very
730*4882a593Smuzhiyun * noisy when doing an i2cdetect
731*4882a593Smuzhiyun */
732*4882a593Smuzhiyun if (timeout == 0)
733*4882a593Smuzhiyun dev_dbg(i2c->dev, "timeout\n");
734*4882a593Smuzhiyun else if (ret != num)
735*4882a593Smuzhiyun dev_dbg(i2c->dev, "incomplete xfer (%d)\n", ret);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* For QUIRK_HDMIPHY, bus is already disabled */
738*4882a593Smuzhiyun if (i2c->quirks & QUIRK_HDMIPHY)
739*4882a593Smuzhiyun goto out;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun s3c24xx_i2c_wait_idle(i2c);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun s3c24xx_i2c_disable_bus(i2c);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun out:
746*4882a593Smuzhiyun i2c->state = STATE_IDLE;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun return ret;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /*
752*4882a593Smuzhiyun * first port of call from the i2c bus code when an message needs
753*4882a593Smuzhiyun * transferring across the i2c bus.
754*4882a593Smuzhiyun */
s3c24xx_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)755*4882a593Smuzhiyun static int s3c24xx_i2c_xfer(struct i2c_adapter *adap,
756*4882a593Smuzhiyun struct i2c_msg *msgs, int num)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun struct s3c24xx_i2c *i2c = (struct s3c24xx_i2c *)adap->algo_data;
759*4882a593Smuzhiyun int retry;
760*4882a593Smuzhiyun int ret;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun ret = clk_enable(i2c->clk);
763*4882a593Smuzhiyun if (ret)
764*4882a593Smuzhiyun return ret;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun for (retry = 0; retry < adap->retries; retry++) {
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun ret = s3c24xx_i2c_doxfer(i2c, msgs, num);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun if (ret != -EAGAIN) {
771*4882a593Smuzhiyun clk_disable(i2c->clk);
772*4882a593Smuzhiyun return ret;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun dev_dbg(i2c->dev, "Retrying transmission (%d)\n", retry);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun udelay(100);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun clk_disable(i2c->clk);
781*4882a593Smuzhiyun return -EREMOTEIO;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* declare our i2c functionality */
s3c24xx_i2c_func(struct i2c_adapter * adap)785*4882a593Smuzhiyun static u32 s3c24xx_i2c_func(struct i2c_adapter *adap)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_NOSTART |
788*4882a593Smuzhiyun I2C_FUNC_PROTOCOL_MANGLING;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* i2c bus registration info */
792*4882a593Smuzhiyun static const struct i2c_algorithm s3c24xx_i2c_algorithm = {
793*4882a593Smuzhiyun .master_xfer = s3c24xx_i2c_xfer,
794*4882a593Smuzhiyun .functionality = s3c24xx_i2c_func,
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /*
798*4882a593Smuzhiyun * return the divisor settings for a given frequency
799*4882a593Smuzhiyun */
s3c24xx_i2c_calcdivisor(unsigned long clkin,unsigned int wanted,unsigned int * div1,unsigned int * divs)800*4882a593Smuzhiyun static int s3c24xx_i2c_calcdivisor(unsigned long clkin, unsigned int wanted,
801*4882a593Smuzhiyun unsigned int *div1, unsigned int *divs)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun unsigned int calc_divs = clkin / wanted;
804*4882a593Smuzhiyun unsigned int calc_div1;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun if (calc_divs > (16*16))
807*4882a593Smuzhiyun calc_div1 = 512;
808*4882a593Smuzhiyun else
809*4882a593Smuzhiyun calc_div1 = 16;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun calc_divs += calc_div1-1;
812*4882a593Smuzhiyun calc_divs /= calc_div1;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (calc_divs == 0)
815*4882a593Smuzhiyun calc_divs = 1;
816*4882a593Smuzhiyun if (calc_divs > 17)
817*4882a593Smuzhiyun calc_divs = 17;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun *divs = calc_divs;
820*4882a593Smuzhiyun *div1 = calc_div1;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun return clkin / (calc_divs * calc_div1);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /*
826*4882a593Smuzhiyun * work out a divisor for the user requested frequency setting,
827*4882a593Smuzhiyun * either by the requested frequency, or scanning the acceptable
828*4882a593Smuzhiyun * range of frequencies until something is found
829*4882a593Smuzhiyun */
s3c24xx_i2c_clockrate(struct s3c24xx_i2c * i2c,unsigned int * got)830*4882a593Smuzhiyun static int s3c24xx_i2c_clockrate(struct s3c24xx_i2c *i2c, unsigned int *got)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun struct s3c2410_platform_i2c *pdata = i2c->pdata;
833*4882a593Smuzhiyun unsigned long clkin = clk_get_rate(i2c->clk);
834*4882a593Smuzhiyun unsigned int divs, div1;
835*4882a593Smuzhiyun unsigned long target_frequency;
836*4882a593Smuzhiyun u32 iiccon;
837*4882a593Smuzhiyun int freq;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun i2c->clkrate = clkin;
840*4882a593Smuzhiyun clkin /= 1000; /* clkin now in KHz */
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun dev_dbg(i2c->dev, "pdata desired frequency %lu\n", pdata->frequency);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun target_frequency = pdata->frequency ?: I2C_MAX_STANDARD_MODE_FREQ;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun target_frequency /= 1000; /* Target frequency now in KHz */
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun freq = s3c24xx_i2c_calcdivisor(clkin, target_frequency, &div1, &divs);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (freq > target_frequency) {
851*4882a593Smuzhiyun dev_err(i2c->dev,
852*4882a593Smuzhiyun "Unable to achieve desired frequency %luKHz." \
853*4882a593Smuzhiyun " Lowest achievable %dKHz\n", target_frequency, freq);
854*4882a593Smuzhiyun return -EINVAL;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun *got = freq;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun iiccon = readl(i2c->regs + S3C2410_IICCON);
860*4882a593Smuzhiyun iiccon &= ~(S3C2410_IICCON_SCALEMASK | S3C2410_IICCON_TXDIV_512);
861*4882a593Smuzhiyun iiccon |= (divs-1);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun if (div1 == 512)
864*4882a593Smuzhiyun iiccon |= S3C2410_IICCON_TXDIV_512;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun if (i2c->quirks & QUIRK_POLL)
867*4882a593Smuzhiyun iiccon |= S3C2410_IICCON_SCALE(2);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun writel(iiccon, i2c->regs + S3C2410_IICCON);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if (i2c->quirks & QUIRK_S3C2440) {
872*4882a593Smuzhiyun unsigned long sda_delay;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun if (pdata->sda_delay) {
875*4882a593Smuzhiyun sda_delay = clkin * pdata->sda_delay;
876*4882a593Smuzhiyun sda_delay = DIV_ROUND_UP(sda_delay, 1000000);
877*4882a593Smuzhiyun sda_delay = DIV_ROUND_UP(sda_delay, 5);
878*4882a593Smuzhiyun if (sda_delay > 3)
879*4882a593Smuzhiyun sda_delay = 3;
880*4882a593Smuzhiyun sda_delay |= S3C2410_IICLC_FILTER_ON;
881*4882a593Smuzhiyun } else
882*4882a593Smuzhiyun sda_delay = 0;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun dev_dbg(i2c->dev, "IICLC=%08lx\n", sda_delay);
885*4882a593Smuzhiyun writel(sda_delay, i2c->regs + S3C2440_IICLC);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun return 0;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun #if defined(CONFIG_ARM_S3C24XX_CPUFREQ)
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun #define freq_to_i2c(_n) container_of(_n, struct s3c24xx_i2c, freq_transition)
894*4882a593Smuzhiyun
s3c24xx_i2c_cpufreq_transition(struct notifier_block * nb,unsigned long val,void * data)895*4882a593Smuzhiyun static int s3c24xx_i2c_cpufreq_transition(struct notifier_block *nb,
896*4882a593Smuzhiyun unsigned long val, void *data)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun struct s3c24xx_i2c *i2c = freq_to_i2c(nb);
899*4882a593Smuzhiyun unsigned int got;
900*4882a593Smuzhiyun int delta_f;
901*4882a593Smuzhiyun int ret;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun delta_f = clk_get_rate(i2c->clk) - i2c->clkrate;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /* if we're post-change and the input clock has slowed down
906*4882a593Smuzhiyun * or at pre-change and the clock is about to speed up, then
907*4882a593Smuzhiyun * adjust our clock rate. <0 is slow, >0 speedup.
908*4882a593Smuzhiyun */
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if ((val == CPUFREQ_POSTCHANGE && delta_f < 0) ||
911*4882a593Smuzhiyun (val == CPUFREQ_PRECHANGE && delta_f > 0)) {
912*4882a593Smuzhiyun i2c_lock_bus(&i2c->adap, I2C_LOCK_ROOT_ADAPTER);
913*4882a593Smuzhiyun ret = s3c24xx_i2c_clockrate(i2c, &got);
914*4882a593Smuzhiyun i2c_unlock_bus(&i2c->adap, I2C_LOCK_ROOT_ADAPTER);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (ret < 0)
917*4882a593Smuzhiyun dev_err(i2c->dev, "cannot find frequency (%d)\n", ret);
918*4882a593Smuzhiyun else
919*4882a593Smuzhiyun dev_info(i2c->dev, "setting freq %d\n", got);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun return 0;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c * i2c)925*4882a593Smuzhiyun static inline int s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c *i2c)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun i2c->freq_transition.notifier_call = s3c24xx_i2c_cpufreq_transition;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun return cpufreq_register_notifier(&i2c->freq_transition,
930*4882a593Smuzhiyun CPUFREQ_TRANSITION_NOTIFIER);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c * i2c)933*4882a593Smuzhiyun static inline void s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c *i2c)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun cpufreq_unregister_notifier(&i2c->freq_transition,
936*4882a593Smuzhiyun CPUFREQ_TRANSITION_NOTIFIER);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun #else
s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c * i2c)940*4882a593Smuzhiyun static inline int s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c *i2c)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun return 0;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c * i2c)945*4882a593Smuzhiyun static inline void s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c *i2c)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun #endif
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun #ifdef CONFIG_OF
s3c24xx_i2c_parse_dt_gpio(struct s3c24xx_i2c * i2c)951*4882a593Smuzhiyun static int s3c24xx_i2c_parse_dt_gpio(struct s3c24xx_i2c *i2c)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun int i;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun if (i2c->quirks & QUIRK_NO_GPIO)
956*4882a593Smuzhiyun return 0;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
959*4882a593Smuzhiyun i2c->gpios[i] = devm_gpiod_get_index(i2c->dev, NULL,
960*4882a593Smuzhiyun i, GPIOD_ASIS);
961*4882a593Smuzhiyun if (IS_ERR(i2c->gpios[i])) {
962*4882a593Smuzhiyun dev_err(i2c->dev, "i2c gpio invalid at index %d\n", i);
963*4882a593Smuzhiyun return -EINVAL;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun return 0;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun #else
s3c24xx_i2c_parse_dt_gpio(struct s3c24xx_i2c * i2c)970*4882a593Smuzhiyun static int s3c24xx_i2c_parse_dt_gpio(struct s3c24xx_i2c *i2c)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun return 0;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun #endif
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /*
977*4882a593Smuzhiyun * initialise the controller, set the IO lines and frequency
978*4882a593Smuzhiyun */
s3c24xx_i2c_init(struct s3c24xx_i2c * i2c)979*4882a593Smuzhiyun static int s3c24xx_i2c_init(struct s3c24xx_i2c *i2c)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun struct s3c2410_platform_i2c *pdata;
982*4882a593Smuzhiyun unsigned int freq;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* get the plafrom data */
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun pdata = i2c->pdata;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /* write slave address */
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun writeb(pdata->slave_addr, i2c->regs + S3C2410_IICADD);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun dev_info(i2c->dev, "slave address 0x%02x\n", pdata->slave_addr);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun writel(0, i2c->regs + S3C2410_IICCON);
995*4882a593Smuzhiyun writel(0, i2c->regs + S3C2410_IICSTAT);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /* we need to work out the divisors for the clock... */
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (s3c24xx_i2c_clockrate(i2c, &freq) != 0) {
1000*4882a593Smuzhiyun dev_err(i2c->dev, "cannot meet bus frequency required\n");
1001*4882a593Smuzhiyun return -EINVAL;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* todo - check that the i2c lines aren't being dragged anywhere */
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun dev_info(i2c->dev, "bus frequency set to %d KHz\n", freq);
1007*4882a593Smuzhiyun dev_dbg(i2c->dev, "S3C2410_IICCON=0x%02x\n",
1008*4882a593Smuzhiyun readl(i2c->regs + S3C2410_IICCON));
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun #ifdef CONFIG_OF
1014*4882a593Smuzhiyun /*
1015*4882a593Smuzhiyun * Parse the device tree node and retreive the platform data.
1016*4882a593Smuzhiyun */
1017*4882a593Smuzhiyun static void
s3c24xx_i2c_parse_dt(struct device_node * np,struct s3c24xx_i2c * i2c)1018*4882a593Smuzhiyun s3c24xx_i2c_parse_dt(struct device_node *np, struct s3c24xx_i2c *i2c)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun struct s3c2410_platform_i2c *pdata = i2c->pdata;
1021*4882a593Smuzhiyun int id;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if (!np)
1024*4882a593Smuzhiyun return;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun pdata->bus_num = -1; /* i2c bus number is dynamically assigned */
1027*4882a593Smuzhiyun of_property_read_u32(np, "samsung,i2c-sda-delay", &pdata->sda_delay);
1028*4882a593Smuzhiyun of_property_read_u32(np, "samsung,i2c-slave-addr", &pdata->slave_addr);
1029*4882a593Smuzhiyun of_property_read_u32(np, "samsung,i2c-max-bus-freq",
1030*4882a593Smuzhiyun (u32 *)&pdata->frequency);
1031*4882a593Smuzhiyun /*
1032*4882a593Smuzhiyun * Exynos5's legacy i2c controller and new high speed i2c
1033*4882a593Smuzhiyun * controller have muxed interrupt sources. By default the
1034*4882a593Smuzhiyun * interrupts for 4-channel HS-I2C controller are enabled.
1035*4882a593Smuzhiyun * If nodes for first four channels of legacy i2c controller
1036*4882a593Smuzhiyun * are available then re-configure the interrupts via the
1037*4882a593Smuzhiyun * system register.
1038*4882a593Smuzhiyun */
1039*4882a593Smuzhiyun id = of_alias_get_id(np, "i2c");
1040*4882a593Smuzhiyun i2c->sysreg = syscon_regmap_lookup_by_phandle(np,
1041*4882a593Smuzhiyun "samsung,sysreg-phandle");
1042*4882a593Smuzhiyun if (IS_ERR(i2c->sysreg))
1043*4882a593Smuzhiyun return;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun regmap_update_bits(i2c->sysreg, EXYNOS5_SYS_I2C_CFG, BIT(id), 0);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun #else
1048*4882a593Smuzhiyun static void
s3c24xx_i2c_parse_dt(struct device_node * np,struct s3c24xx_i2c * i2c)1049*4882a593Smuzhiyun s3c24xx_i2c_parse_dt(struct device_node *np, struct s3c24xx_i2c *i2c) { }
1050*4882a593Smuzhiyun #endif
1051*4882a593Smuzhiyun
s3c24xx_i2c_probe(struct platform_device * pdev)1052*4882a593Smuzhiyun static int s3c24xx_i2c_probe(struct platform_device *pdev)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun struct s3c24xx_i2c *i2c;
1055*4882a593Smuzhiyun struct s3c2410_platform_i2c *pdata = NULL;
1056*4882a593Smuzhiyun struct resource *res;
1057*4882a593Smuzhiyun int ret;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (!pdev->dev.of_node) {
1060*4882a593Smuzhiyun pdata = dev_get_platdata(&pdev->dev);
1061*4882a593Smuzhiyun if (!pdata) {
1062*4882a593Smuzhiyun dev_err(&pdev->dev, "no platform data\n");
1063*4882a593Smuzhiyun return -EINVAL;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun i2c = devm_kzalloc(&pdev->dev, sizeof(struct s3c24xx_i2c), GFP_KERNEL);
1068*4882a593Smuzhiyun if (!i2c)
1069*4882a593Smuzhiyun return -ENOMEM;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun i2c->pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1072*4882a593Smuzhiyun if (!i2c->pdata)
1073*4882a593Smuzhiyun return -ENOMEM;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun i2c->quirks = s3c24xx_get_device_quirks(pdev);
1076*4882a593Smuzhiyun i2c->sysreg = ERR_PTR(-ENOENT);
1077*4882a593Smuzhiyun if (pdata)
1078*4882a593Smuzhiyun memcpy(i2c->pdata, pdata, sizeof(*pdata));
1079*4882a593Smuzhiyun else
1080*4882a593Smuzhiyun s3c24xx_i2c_parse_dt(pdev->dev.of_node, i2c);
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun strlcpy(i2c->adap.name, "s3c2410-i2c", sizeof(i2c->adap.name));
1083*4882a593Smuzhiyun i2c->adap.owner = THIS_MODULE;
1084*4882a593Smuzhiyun i2c->adap.algo = &s3c24xx_i2c_algorithm;
1085*4882a593Smuzhiyun i2c->adap.retries = 2;
1086*4882a593Smuzhiyun i2c->adap.class = I2C_CLASS_DEPRECATED;
1087*4882a593Smuzhiyun i2c->tx_setup = 50;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun init_waitqueue_head(&i2c->wait);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* find the clock and enable it */
1092*4882a593Smuzhiyun i2c->dev = &pdev->dev;
1093*4882a593Smuzhiyun i2c->clk = devm_clk_get(&pdev->dev, "i2c");
1094*4882a593Smuzhiyun if (IS_ERR(i2c->clk)) {
1095*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot get clock\n");
1096*4882a593Smuzhiyun return -ENOENT;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun dev_dbg(&pdev->dev, "clock source %p\n", i2c->clk);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /* map the registers */
1102*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1103*4882a593Smuzhiyun i2c->regs = devm_ioremap_resource(&pdev->dev, res);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun if (IS_ERR(i2c->regs))
1106*4882a593Smuzhiyun return PTR_ERR(i2c->regs);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun dev_dbg(&pdev->dev, "registers %p (%p)\n",
1109*4882a593Smuzhiyun i2c->regs, res);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun /* setup info block for the i2c core */
1112*4882a593Smuzhiyun i2c->adap.algo_data = i2c;
1113*4882a593Smuzhiyun i2c->adap.dev.parent = &pdev->dev;
1114*4882a593Smuzhiyun i2c->pctrl = devm_pinctrl_get_select_default(i2c->dev);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun /* inititalise the i2c gpio lines */
1117*4882a593Smuzhiyun if (i2c->pdata->cfg_gpio)
1118*4882a593Smuzhiyun i2c->pdata->cfg_gpio(to_platform_device(i2c->dev));
1119*4882a593Smuzhiyun else if (IS_ERR(i2c->pctrl) && s3c24xx_i2c_parse_dt_gpio(i2c))
1120*4882a593Smuzhiyun return -EINVAL;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun /* initialise the i2c controller */
1123*4882a593Smuzhiyun ret = clk_prepare_enable(i2c->clk);
1124*4882a593Smuzhiyun if (ret) {
1125*4882a593Smuzhiyun dev_err(&pdev->dev, "I2C clock enable failed\n");
1126*4882a593Smuzhiyun return ret;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun ret = s3c24xx_i2c_init(i2c);
1130*4882a593Smuzhiyun clk_disable(i2c->clk);
1131*4882a593Smuzhiyun if (ret != 0) {
1132*4882a593Smuzhiyun dev_err(&pdev->dev, "I2C controller init failed\n");
1133*4882a593Smuzhiyun clk_unprepare(i2c->clk);
1134*4882a593Smuzhiyun return ret;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun /*
1138*4882a593Smuzhiyun * find the IRQ for this unit (note, this relies on the init call to
1139*4882a593Smuzhiyun * ensure no current IRQs pending
1140*4882a593Smuzhiyun */
1141*4882a593Smuzhiyun if (!(i2c->quirks & QUIRK_POLL)) {
1142*4882a593Smuzhiyun i2c->irq = ret = platform_get_irq(pdev, 0);
1143*4882a593Smuzhiyun if (ret < 0) {
1144*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot find IRQ\n");
1145*4882a593Smuzhiyun clk_unprepare(i2c->clk);
1146*4882a593Smuzhiyun return ret;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, i2c->irq, s3c24xx_i2c_irq,
1150*4882a593Smuzhiyun 0, dev_name(&pdev->dev), i2c);
1151*4882a593Smuzhiyun if (ret != 0) {
1152*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot claim IRQ %d\n", i2c->irq);
1153*4882a593Smuzhiyun clk_unprepare(i2c->clk);
1154*4882a593Smuzhiyun return ret;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun ret = s3c24xx_i2c_register_cpufreq(i2c);
1159*4882a593Smuzhiyun if (ret < 0) {
1160*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register cpufreq notifier\n");
1161*4882a593Smuzhiyun clk_unprepare(i2c->clk);
1162*4882a593Smuzhiyun return ret;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /*
1166*4882a593Smuzhiyun * Note, previous versions of the driver used i2c_add_adapter()
1167*4882a593Smuzhiyun * to add the bus at any number. We now pass the bus number via
1168*4882a593Smuzhiyun * the platform data, so if unset it will now default to always
1169*4882a593Smuzhiyun * being bus 0.
1170*4882a593Smuzhiyun */
1171*4882a593Smuzhiyun i2c->adap.nr = i2c->pdata->bus_num;
1172*4882a593Smuzhiyun i2c->adap.dev.of_node = pdev->dev.of_node;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun ret = i2c_add_numbered_adapter(&i2c->adap);
1179*4882a593Smuzhiyun if (ret < 0) {
1180*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1181*4882a593Smuzhiyun s3c24xx_i2c_deregister_cpufreq(i2c);
1182*4882a593Smuzhiyun clk_unprepare(i2c->clk);
1183*4882a593Smuzhiyun return ret;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun dev_info(&pdev->dev, "%s: S3C I2C adapter\n", dev_name(&i2c->adap.dev));
1187*4882a593Smuzhiyun return 0;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
s3c24xx_i2c_remove(struct platform_device * pdev)1190*4882a593Smuzhiyun static int s3c24xx_i2c_remove(struct platform_device *pdev)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun struct s3c24xx_i2c *i2c = platform_get_drvdata(pdev);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun clk_unprepare(i2c->clk);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun s3c24xx_i2c_deregister_cpufreq(i2c);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun i2c_del_adapter(&i2c->adap);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun return 0;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
s3c24xx_i2c_suspend_noirq(struct device * dev)1206*4882a593Smuzhiyun static int s3c24xx_i2c_suspend_noirq(struct device *dev)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun struct s3c24xx_i2c *i2c = dev_get_drvdata(dev);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun i2c_mark_adapter_suspended(&i2c->adap);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun if (!IS_ERR(i2c->sysreg))
1213*4882a593Smuzhiyun regmap_read(i2c->sysreg, EXYNOS5_SYS_I2C_CFG, &i2c->sys_i2c_cfg);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun return 0;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
s3c24xx_i2c_resume_noirq(struct device * dev)1218*4882a593Smuzhiyun static int s3c24xx_i2c_resume_noirq(struct device *dev)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun struct s3c24xx_i2c *i2c = dev_get_drvdata(dev);
1221*4882a593Smuzhiyun int ret;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun if (!IS_ERR(i2c->sysreg))
1224*4882a593Smuzhiyun regmap_write(i2c->sysreg, EXYNOS5_SYS_I2C_CFG, i2c->sys_i2c_cfg);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun ret = clk_enable(i2c->clk);
1227*4882a593Smuzhiyun if (ret)
1228*4882a593Smuzhiyun return ret;
1229*4882a593Smuzhiyun s3c24xx_i2c_init(i2c);
1230*4882a593Smuzhiyun clk_disable(i2c->clk);
1231*4882a593Smuzhiyun i2c_mark_adapter_resumed(&i2c->adap);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun return 0;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun #endif
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun #ifdef CONFIG_PM
1238*4882a593Smuzhiyun static const struct dev_pm_ops s3c24xx_i2c_dev_pm_ops = {
1239*4882a593Smuzhiyun SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(s3c24xx_i2c_suspend_noirq,
1240*4882a593Smuzhiyun s3c24xx_i2c_resume_noirq)
1241*4882a593Smuzhiyun };
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun #define S3C24XX_DEV_PM_OPS (&s3c24xx_i2c_dev_pm_ops)
1244*4882a593Smuzhiyun #else
1245*4882a593Smuzhiyun #define S3C24XX_DEV_PM_OPS NULL
1246*4882a593Smuzhiyun #endif
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun static struct platform_driver s3c24xx_i2c_driver = {
1249*4882a593Smuzhiyun .probe = s3c24xx_i2c_probe,
1250*4882a593Smuzhiyun .remove = s3c24xx_i2c_remove,
1251*4882a593Smuzhiyun .id_table = s3c24xx_driver_ids,
1252*4882a593Smuzhiyun .driver = {
1253*4882a593Smuzhiyun .name = "s3c-i2c",
1254*4882a593Smuzhiyun .pm = S3C24XX_DEV_PM_OPS,
1255*4882a593Smuzhiyun .of_match_table = of_match_ptr(s3c24xx_i2c_match),
1256*4882a593Smuzhiyun },
1257*4882a593Smuzhiyun };
1258*4882a593Smuzhiyun
i2c_adap_s3c_init(void)1259*4882a593Smuzhiyun static int __init i2c_adap_s3c_init(void)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun return platform_driver_register(&s3c24xx_i2c_driver);
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun subsys_initcall(i2c_adap_s3c_init);
1264*4882a593Smuzhiyun
i2c_adap_s3c_exit(void)1265*4882a593Smuzhiyun static void __exit i2c_adap_s3c_exit(void)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun platform_driver_unregister(&s3c24xx_i2c_driver);
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun module_exit(i2c_adap_s3c_exit);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun MODULE_DESCRIPTION("S3C24XX I2C Bus driver");
1272*4882a593Smuzhiyun MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
1273*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1274