xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-riic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Renesas RIIC driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Wolfram Sang <wsa@sang-engineering.com>
6*4882a593Smuzhiyun  * Copyright (C) 2013 Renesas Solutions Corp.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun  * This i2c core has a lot of interrupts, namely 8. We use their chaining as
11*4882a593Smuzhiyun  * some kind of state machine.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * 1) The main xfer routine kicks off a transmission by putting the start bit
14*4882a593Smuzhiyun  * (or repeated start) on the bus and enabling the transmit interrupt (TIE)
15*4882a593Smuzhiyun  * since we need to send the slave address + RW bit in every case.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * 2) TIE sends slave address + RW bit and selects how to continue.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * 3a) Write case: We keep utilizing TIE as long as we have data to send. If we
20*4882a593Smuzhiyun  * are done, we switch over to the transmission done interrupt (TEIE) and mark
21*4882a593Smuzhiyun  * the message as completed (includes sending STOP) there.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * 3b) Read case: We switch over to receive interrupt (RIE). One dummy read is
24*4882a593Smuzhiyun  * needed to start clocking, then we keep receiving until we are done. Note
25*4882a593Smuzhiyun  * that we use the RDRFS mode all the time, i.e. we ACK/NACK every byte by
26*4882a593Smuzhiyun  * writing to the ACKBT bit. I tried using the RDRFS mode only at the end of a
27*4882a593Smuzhiyun  * message to create the final NACK as sketched in the datasheet. This caused
28*4882a593Smuzhiyun  * some subtle races (when byte n was processed and byte n+1 was already
29*4882a593Smuzhiyun  * waiting), though, and I started with the safe approach.
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * 4) If we got a NACK somewhere, we flag the error and stop the transmission
32*4882a593Smuzhiyun  * via NAKIE.
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  * Also check the comments in the interrupt routines for some gory details.
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include <linux/clk.h>
38*4882a593Smuzhiyun #include <linux/completion.h>
39*4882a593Smuzhiyun #include <linux/err.h>
40*4882a593Smuzhiyun #include <linux/i2c.h>
41*4882a593Smuzhiyun #include <linux/interrupt.h>
42*4882a593Smuzhiyun #include <linux/io.h>
43*4882a593Smuzhiyun #include <linux/module.h>
44*4882a593Smuzhiyun #include <linux/of.h>
45*4882a593Smuzhiyun #include <linux/platform_device.h>
46*4882a593Smuzhiyun #include <linux/pm_runtime.h>
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define RIIC_ICCR1	0x00
49*4882a593Smuzhiyun #define RIIC_ICCR2	0x04
50*4882a593Smuzhiyun #define RIIC_ICMR1	0x08
51*4882a593Smuzhiyun #define RIIC_ICMR3	0x10
52*4882a593Smuzhiyun #define RIIC_ICSER	0x18
53*4882a593Smuzhiyun #define RIIC_ICIER	0x1c
54*4882a593Smuzhiyun #define RIIC_ICSR2	0x24
55*4882a593Smuzhiyun #define RIIC_ICBRL	0x34
56*4882a593Smuzhiyun #define RIIC_ICBRH	0x38
57*4882a593Smuzhiyun #define RIIC_ICDRT	0x3c
58*4882a593Smuzhiyun #define RIIC_ICDRR	0x40
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define ICCR1_ICE	0x80
61*4882a593Smuzhiyun #define ICCR1_IICRST	0x40
62*4882a593Smuzhiyun #define ICCR1_SOWP	0x10
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define ICCR2_BBSY	0x80
65*4882a593Smuzhiyun #define ICCR2_SP	0x08
66*4882a593Smuzhiyun #define ICCR2_RS	0x04
67*4882a593Smuzhiyun #define ICCR2_ST	0x02
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define ICMR1_CKS_MASK	0x70
70*4882a593Smuzhiyun #define ICMR1_BCWP	0x08
71*4882a593Smuzhiyun #define ICMR1_CKS(_x)	((((_x) << 4) & ICMR1_CKS_MASK) | ICMR1_BCWP)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define ICMR3_RDRFS	0x20
74*4882a593Smuzhiyun #define ICMR3_ACKWP	0x10
75*4882a593Smuzhiyun #define ICMR3_ACKBT	0x08
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define ICIER_TIE	0x80
78*4882a593Smuzhiyun #define ICIER_TEIE	0x40
79*4882a593Smuzhiyun #define ICIER_RIE	0x20
80*4882a593Smuzhiyun #define ICIER_NAKIE	0x10
81*4882a593Smuzhiyun #define ICIER_SPIE	0x08
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define ICSR2_NACKF	0x10
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define ICBR_RESERVED	0xe0 /* Should be 1 on writes */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define RIIC_INIT_MSG	-1
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct riic_dev {
90*4882a593Smuzhiyun 	void __iomem *base;
91*4882a593Smuzhiyun 	u8 *buf;
92*4882a593Smuzhiyun 	struct i2c_msg *msg;
93*4882a593Smuzhiyun 	int bytes_left;
94*4882a593Smuzhiyun 	int err;
95*4882a593Smuzhiyun 	int is_last;
96*4882a593Smuzhiyun 	struct completion msg_done;
97*4882a593Smuzhiyun 	struct i2c_adapter adapter;
98*4882a593Smuzhiyun 	struct clk *clk;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun struct riic_irq_desc {
102*4882a593Smuzhiyun 	int res_num;
103*4882a593Smuzhiyun 	irq_handler_t isr;
104*4882a593Smuzhiyun 	char *name;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
riic_clear_set_bit(struct riic_dev * riic,u8 clear,u8 set,u8 reg)107*4882a593Smuzhiyun static inline void riic_clear_set_bit(struct riic_dev *riic, u8 clear, u8 set, u8 reg)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	writeb((readb(riic->base + reg) & ~clear) | set, riic->base + reg);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
riic_xfer(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)112*4882a593Smuzhiyun static int riic_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	struct riic_dev *riic = i2c_get_adapdata(adap);
115*4882a593Smuzhiyun 	unsigned long time_left;
116*4882a593Smuzhiyun 	int i;
117*4882a593Smuzhiyun 	u8 start_bit;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	pm_runtime_get_sync(adap->dev.parent);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (readb(riic->base + RIIC_ICCR2) & ICCR2_BBSY) {
122*4882a593Smuzhiyun 		riic->err = -EBUSY;
123*4882a593Smuzhiyun 		goto out;
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	reinit_completion(&riic->msg_done);
127*4882a593Smuzhiyun 	riic->err = 0;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	writeb(0, riic->base + RIIC_ICSR2);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	for (i = 0, start_bit = ICCR2_ST; i < num; i++) {
132*4882a593Smuzhiyun 		riic->bytes_left = RIIC_INIT_MSG;
133*4882a593Smuzhiyun 		riic->buf = msgs[i].buf;
134*4882a593Smuzhiyun 		riic->msg = &msgs[i];
135*4882a593Smuzhiyun 		riic->is_last = (i == num - 1);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		writeb(ICIER_NAKIE | ICIER_TIE, riic->base + RIIC_ICIER);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 		writeb(start_bit, riic->base + RIIC_ICCR2);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		time_left = wait_for_completion_timeout(&riic->msg_done, riic->adapter.timeout);
142*4882a593Smuzhiyun 		if (time_left == 0)
143*4882a593Smuzhiyun 			riic->err = -ETIMEDOUT;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		if (riic->err)
146*4882a593Smuzhiyun 			break;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 		start_bit = ICCR2_RS;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun  out:
152*4882a593Smuzhiyun 	pm_runtime_put(adap->dev.parent);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	return riic->err ?: num;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
riic_tdre_isr(int irq,void * data)157*4882a593Smuzhiyun static irqreturn_t riic_tdre_isr(int irq, void *data)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct riic_dev *riic = data;
160*4882a593Smuzhiyun 	u8 val;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (!riic->bytes_left)
163*4882a593Smuzhiyun 		return IRQ_NONE;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (riic->bytes_left == RIIC_INIT_MSG) {
166*4882a593Smuzhiyun 		if (riic->msg->flags & I2C_M_RD)
167*4882a593Smuzhiyun 			/* On read, switch over to receive interrupt */
168*4882a593Smuzhiyun 			riic_clear_set_bit(riic, ICIER_TIE, ICIER_RIE, RIIC_ICIER);
169*4882a593Smuzhiyun 		else
170*4882a593Smuzhiyun 			/* On write, initialize length */
171*4882a593Smuzhiyun 			riic->bytes_left = riic->msg->len;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		val = i2c_8bit_addr_from_msg(riic->msg);
174*4882a593Smuzhiyun 	} else {
175*4882a593Smuzhiyun 		val = *riic->buf;
176*4882a593Smuzhiyun 		riic->buf++;
177*4882a593Smuzhiyun 		riic->bytes_left--;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/*
181*4882a593Smuzhiyun 	 * Switch to transmission ended interrupt when done. Do check here
182*4882a593Smuzhiyun 	 * after bytes_left was initialized to support SMBUS_QUICK (new msg has
183*4882a593Smuzhiyun 	 * 0 length then)
184*4882a593Smuzhiyun 	 */
185*4882a593Smuzhiyun 	if (riic->bytes_left == 0)
186*4882a593Smuzhiyun 		riic_clear_set_bit(riic, ICIER_TIE, ICIER_TEIE, RIIC_ICIER);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/*
189*4882a593Smuzhiyun 	 * This acks the TIE interrupt. We get another TIE immediately if our
190*4882a593Smuzhiyun 	 * value could be moved to the shadow shift register right away. So
191*4882a593Smuzhiyun 	 * this must be after updates to ICIER (where we want to disable TIE)!
192*4882a593Smuzhiyun 	 */
193*4882a593Smuzhiyun 	writeb(val, riic->base + RIIC_ICDRT);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return IRQ_HANDLED;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
riic_tend_isr(int irq,void * data)198*4882a593Smuzhiyun static irqreturn_t riic_tend_isr(int irq, void *data)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	struct riic_dev *riic = data;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (readb(riic->base + RIIC_ICSR2) & ICSR2_NACKF) {
203*4882a593Smuzhiyun 		/* We got a NACKIE */
204*4882a593Smuzhiyun 		readb(riic->base + RIIC_ICDRR);	/* dummy read */
205*4882a593Smuzhiyun 		riic_clear_set_bit(riic, ICSR2_NACKF, 0, RIIC_ICSR2);
206*4882a593Smuzhiyun 		riic->err = -ENXIO;
207*4882a593Smuzhiyun 	} else if (riic->bytes_left) {
208*4882a593Smuzhiyun 		return IRQ_NONE;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (riic->is_last || riic->err) {
212*4882a593Smuzhiyun 		riic_clear_set_bit(riic, ICIER_TEIE, ICIER_SPIE, RIIC_ICIER);
213*4882a593Smuzhiyun 		writeb(ICCR2_SP, riic->base + RIIC_ICCR2);
214*4882a593Smuzhiyun 	} else {
215*4882a593Smuzhiyun 		/* Transfer is complete, but do not send STOP */
216*4882a593Smuzhiyun 		riic_clear_set_bit(riic, ICIER_TEIE, 0, RIIC_ICIER);
217*4882a593Smuzhiyun 		complete(&riic->msg_done);
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return IRQ_HANDLED;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
riic_rdrf_isr(int irq,void * data)223*4882a593Smuzhiyun static irqreturn_t riic_rdrf_isr(int irq, void *data)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct riic_dev *riic = data;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (!riic->bytes_left)
228*4882a593Smuzhiyun 		return IRQ_NONE;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	if (riic->bytes_left == RIIC_INIT_MSG) {
231*4882a593Smuzhiyun 		riic->bytes_left = riic->msg->len;
232*4882a593Smuzhiyun 		readb(riic->base + RIIC_ICDRR);	/* dummy read */
233*4882a593Smuzhiyun 		return IRQ_HANDLED;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (riic->bytes_left == 1) {
237*4882a593Smuzhiyun 		/* STOP must come before we set ACKBT! */
238*4882a593Smuzhiyun 		if (riic->is_last) {
239*4882a593Smuzhiyun 			riic_clear_set_bit(riic, 0, ICIER_SPIE, RIIC_ICIER);
240*4882a593Smuzhiyun 			writeb(ICCR2_SP, riic->base + RIIC_ICCR2);
241*4882a593Smuzhiyun 		}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		riic_clear_set_bit(riic, 0, ICMR3_ACKBT, RIIC_ICMR3);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	} else {
246*4882a593Smuzhiyun 		riic_clear_set_bit(riic, ICMR3_ACKBT, 0, RIIC_ICMR3);
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* Reading acks the RIE interrupt */
250*4882a593Smuzhiyun 	*riic->buf = readb(riic->base + RIIC_ICDRR);
251*4882a593Smuzhiyun 	riic->buf++;
252*4882a593Smuzhiyun 	riic->bytes_left--;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return IRQ_HANDLED;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
riic_stop_isr(int irq,void * data)257*4882a593Smuzhiyun static irqreturn_t riic_stop_isr(int irq, void *data)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	struct riic_dev *riic = data;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* read back registers to confirm writes have fully propagated */
262*4882a593Smuzhiyun 	writeb(0, riic->base + RIIC_ICSR2);
263*4882a593Smuzhiyun 	readb(riic->base + RIIC_ICSR2);
264*4882a593Smuzhiyun 	writeb(0, riic->base + RIIC_ICIER);
265*4882a593Smuzhiyun 	readb(riic->base + RIIC_ICIER);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	complete(&riic->msg_done);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	return IRQ_HANDLED;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
riic_func(struct i2c_adapter * adap)272*4882a593Smuzhiyun static u32 riic_func(struct i2c_adapter *adap)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static const struct i2c_algorithm riic_algo = {
278*4882a593Smuzhiyun 	.master_xfer	= riic_xfer,
279*4882a593Smuzhiyun 	.functionality	= riic_func,
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
riic_init_hw(struct riic_dev * riic,struct i2c_timings * t)282*4882a593Smuzhiyun static int riic_init_hw(struct riic_dev *riic, struct i2c_timings *t)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	int ret = 0;
285*4882a593Smuzhiyun 	unsigned long rate;
286*4882a593Smuzhiyun 	int total_ticks, cks, brl, brh;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	pm_runtime_get_sync(riic->adapter.dev.parent);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (t->bus_freq_hz > I2C_MAX_FAST_MODE_FREQ) {
291*4882a593Smuzhiyun 		dev_err(&riic->adapter.dev,
292*4882a593Smuzhiyun 			"unsupported bus speed (%dHz). %d max\n",
293*4882a593Smuzhiyun 			t->bus_freq_hz, I2C_MAX_FAST_MODE_FREQ);
294*4882a593Smuzhiyun 		ret = -EINVAL;
295*4882a593Smuzhiyun 		goto out;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	rate = clk_get_rate(riic->clk);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/*
301*4882a593Smuzhiyun 	 * Assume the default register settings:
302*4882a593Smuzhiyun 	 *  FER.SCLE = 1 (SCL sync circuit enabled, adds 2 or 3 cycles)
303*4882a593Smuzhiyun 	 *  FER.NFE = 1 (noise circuit enabled)
304*4882a593Smuzhiyun 	 *  MR3.NF = 0 (1 cycle of noise filtered out)
305*4882a593Smuzhiyun 	 *
306*4882a593Smuzhiyun 	 * Freq (CKS=000) = (I2CCLK + tr + tf)/ (BRH + 3 + 1) + (BRL + 3 + 1)
307*4882a593Smuzhiyun 	 * Freq (CKS!=000) = (I2CCLK + tr + tf)/ (BRH + 2 + 1) + (BRL + 2 + 1)
308*4882a593Smuzhiyun 	 */
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/*
311*4882a593Smuzhiyun 	 * Determine reference clock rate. We must be able to get the desired
312*4882a593Smuzhiyun 	 * frequency with only 62 clock ticks max (31 high, 31 low).
313*4882a593Smuzhiyun 	 * Aim for a duty of 60% LOW, 40% HIGH.
314*4882a593Smuzhiyun 	 */
315*4882a593Smuzhiyun 	total_ticks = DIV_ROUND_UP(rate, t->bus_freq_hz);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	for (cks = 0; cks < 7; cks++) {
318*4882a593Smuzhiyun 		/*
319*4882a593Smuzhiyun 		 * 60% low time must be less than BRL + 2 + 1
320*4882a593Smuzhiyun 		 * BRL max register value is 0x1F.
321*4882a593Smuzhiyun 		 */
322*4882a593Smuzhiyun 		brl = ((total_ticks * 6) / 10);
323*4882a593Smuzhiyun 		if (brl <= (0x1F + 3))
324*4882a593Smuzhiyun 			break;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		total_ticks /= 2;
327*4882a593Smuzhiyun 		rate /= 2;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (brl > (0x1F + 3)) {
331*4882a593Smuzhiyun 		dev_err(&riic->adapter.dev, "invalid speed (%lu). Too slow.\n",
332*4882a593Smuzhiyun 			(unsigned long)t->bus_freq_hz);
333*4882a593Smuzhiyun 		ret = -EINVAL;
334*4882a593Smuzhiyun 		goto out;
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	brh = total_ticks - brl;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* Remove automatic clock ticks for sync circuit and NF */
340*4882a593Smuzhiyun 	if (cks == 0) {
341*4882a593Smuzhiyun 		brl -= 4;
342*4882a593Smuzhiyun 		brh -= 4;
343*4882a593Smuzhiyun 	} else {
344*4882a593Smuzhiyun 		brl -= 3;
345*4882a593Smuzhiyun 		brh -= 3;
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/*
349*4882a593Smuzhiyun 	 * Remove clock ticks for rise and fall times. Convert ns to clock
350*4882a593Smuzhiyun 	 * ticks.
351*4882a593Smuzhiyun 	 */
352*4882a593Smuzhiyun 	brl -= t->scl_fall_ns / (1000000000 / rate);
353*4882a593Smuzhiyun 	brh -= t->scl_rise_ns / (1000000000 / rate);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* Adjust for min register values for when SCLE=1 and NFE=1 */
356*4882a593Smuzhiyun 	if (brl < 1)
357*4882a593Smuzhiyun 		brl = 1;
358*4882a593Smuzhiyun 	if (brh < 1)
359*4882a593Smuzhiyun 		brh = 1;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	pr_debug("i2c-riic: freq=%lu, duty=%d, fall=%lu, rise=%lu, cks=%d, brl=%d, brh=%d\n",
362*4882a593Smuzhiyun 		 rate / total_ticks, ((brl + 3) * 100) / (brl + brh + 6),
363*4882a593Smuzhiyun 		 t->scl_fall_ns / (1000000000 / rate),
364*4882a593Smuzhiyun 		 t->scl_rise_ns / (1000000000 / rate), cks, brl, brh);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* Changing the order of accessing IICRST and ICE may break things! */
367*4882a593Smuzhiyun 	writeb(ICCR1_IICRST | ICCR1_SOWP, riic->base + RIIC_ICCR1);
368*4882a593Smuzhiyun 	riic_clear_set_bit(riic, 0, ICCR1_ICE, RIIC_ICCR1);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	writeb(ICMR1_CKS(cks), riic->base + RIIC_ICMR1);
371*4882a593Smuzhiyun 	writeb(brh | ICBR_RESERVED, riic->base + RIIC_ICBRH);
372*4882a593Smuzhiyun 	writeb(brl | ICBR_RESERVED, riic->base + RIIC_ICBRL);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	writeb(0, riic->base + RIIC_ICSER);
375*4882a593Smuzhiyun 	writeb(ICMR3_ACKWP | ICMR3_RDRFS, riic->base + RIIC_ICMR3);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	riic_clear_set_bit(riic, ICCR1_IICRST, 0, RIIC_ICCR1);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun out:
380*4882a593Smuzhiyun 	pm_runtime_put(riic->adapter.dev.parent);
381*4882a593Smuzhiyun 	return ret;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static struct riic_irq_desc riic_irqs[] = {
385*4882a593Smuzhiyun 	{ .res_num = 0, .isr = riic_tend_isr, .name = "riic-tend" },
386*4882a593Smuzhiyun 	{ .res_num = 1, .isr = riic_rdrf_isr, .name = "riic-rdrf" },
387*4882a593Smuzhiyun 	{ .res_num = 2, .isr = riic_tdre_isr, .name = "riic-tdre" },
388*4882a593Smuzhiyun 	{ .res_num = 3, .isr = riic_stop_isr, .name = "riic-stop" },
389*4882a593Smuzhiyun 	{ .res_num = 5, .isr = riic_tend_isr, .name = "riic-nack" },
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun 
riic_i2c_probe(struct platform_device * pdev)392*4882a593Smuzhiyun static int riic_i2c_probe(struct platform_device *pdev)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	struct riic_dev *riic;
395*4882a593Smuzhiyun 	struct i2c_adapter *adap;
396*4882a593Smuzhiyun 	struct resource *res;
397*4882a593Smuzhiyun 	struct i2c_timings i2c_t;
398*4882a593Smuzhiyun 	int i, ret;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	riic = devm_kzalloc(&pdev->dev, sizeof(*riic), GFP_KERNEL);
401*4882a593Smuzhiyun 	if (!riic)
402*4882a593Smuzhiyun 		return -ENOMEM;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
405*4882a593Smuzhiyun 	riic->base = devm_ioremap_resource(&pdev->dev, res);
406*4882a593Smuzhiyun 	if (IS_ERR(riic->base))
407*4882a593Smuzhiyun 		return PTR_ERR(riic->base);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	riic->clk = devm_clk_get(&pdev->dev, NULL);
410*4882a593Smuzhiyun 	if (IS_ERR(riic->clk)) {
411*4882a593Smuzhiyun 		dev_err(&pdev->dev, "missing controller clock");
412*4882a593Smuzhiyun 		return PTR_ERR(riic->clk);
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(riic_irqs); i++) {
416*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_IRQ, riic_irqs[i].res_num);
417*4882a593Smuzhiyun 		if (!res)
418*4882a593Smuzhiyun 			return -ENODEV;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, res->start, riic_irqs[i].isr,
421*4882a593Smuzhiyun 					0, riic_irqs[i].name, riic);
422*4882a593Smuzhiyun 		if (ret) {
423*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to request irq %s\n", riic_irqs[i].name);
424*4882a593Smuzhiyun 			return ret;
425*4882a593Smuzhiyun 		}
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	adap = &riic->adapter;
429*4882a593Smuzhiyun 	i2c_set_adapdata(adap, riic);
430*4882a593Smuzhiyun 	strlcpy(adap->name, "Renesas RIIC adapter", sizeof(adap->name));
431*4882a593Smuzhiyun 	adap->owner = THIS_MODULE;
432*4882a593Smuzhiyun 	adap->algo = &riic_algo;
433*4882a593Smuzhiyun 	adap->dev.parent = &pdev->dev;
434*4882a593Smuzhiyun 	adap->dev.of_node = pdev->dev.of_node;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	init_completion(&riic->msg_done);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	i2c_parse_fw_timings(&pdev->dev, &i2c_t, true);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	ret = riic_init_hw(riic, &i2c_t);
443*4882a593Smuzhiyun 	if (ret)
444*4882a593Smuzhiyun 		goto out;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	ret = i2c_add_adapter(adap);
447*4882a593Smuzhiyun 	if (ret)
448*4882a593Smuzhiyun 		goto out;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	platform_set_drvdata(pdev, riic);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	dev_info(&pdev->dev, "registered with %dHz bus speed\n",
453*4882a593Smuzhiyun 		 i2c_t.bus_freq_hz);
454*4882a593Smuzhiyun 	return 0;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun out:
457*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
458*4882a593Smuzhiyun 	return ret;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
riic_i2c_remove(struct platform_device * pdev)461*4882a593Smuzhiyun static int riic_i2c_remove(struct platform_device *pdev)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct riic_dev *riic = platform_get_drvdata(pdev);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
466*4882a593Smuzhiyun 	writeb(0, riic->base + RIIC_ICIER);
467*4882a593Smuzhiyun 	pm_runtime_put(&pdev->dev);
468*4882a593Smuzhiyun 	i2c_del_adapter(&riic->adapter);
469*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun static const struct of_device_id riic_i2c_dt_ids[] = {
475*4882a593Smuzhiyun 	{ .compatible = "renesas,riic-rz" },
476*4882a593Smuzhiyun 	{ /* Sentinel */ },
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun static struct platform_driver riic_i2c_driver = {
480*4882a593Smuzhiyun 	.probe		= riic_i2c_probe,
481*4882a593Smuzhiyun 	.remove		= riic_i2c_remove,
482*4882a593Smuzhiyun 	.driver		= {
483*4882a593Smuzhiyun 		.name	= "i2c-riic",
484*4882a593Smuzhiyun 		.of_match_table = riic_i2c_dt_ids,
485*4882a593Smuzhiyun 	},
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun module_platform_driver(riic_i2c_driver);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas RIIC adapter");
491*4882a593Smuzhiyun MODULE_AUTHOR("Wolfram Sang <wsa@sang-engineering.com>");
492*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
493*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, riic_i2c_dt_ids);
494