xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-rcar.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for the Renesas R-Car I2C unit
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014-19 Wolfram Sang <wsa@sang-engineering.com>
6*4882a593Smuzhiyun  * Copyright (C) 2011-2019 Renesas Electronics Corporation
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2012-14 Renesas Solutions Corp.
9*4882a593Smuzhiyun  * Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This file is based on the drivers/i2c/busses/i2c-sh7760.c
12*4882a593Smuzhiyun  * (c) 2005-2008 MSC Vertriebsges.m.b.H, Manuel Lauss <mlau@msc-ge.com>
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/dmaengine.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/iopoll.h>
23*4882a593Smuzhiyun #include <linux/i2c.h>
24*4882a593Smuzhiyun #include <linux/i2c-smbus.h>
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/of_device.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/pm_runtime.h>
30*4882a593Smuzhiyun #include <linux/reset.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* register offsets */
34*4882a593Smuzhiyun #define ICSCR	0x00	/* slave ctrl */
35*4882a593Smuzhiyun #define ICMCR	0x04	/* master ctrl */
36*4882a593Smuzhiyun #define ICSSR	0x08	/* slave status */
37*4882a593Smuzhiyun #define ICMSR	0x0C	/* master status */
38*4882a593Smuzhiyun #define ICSIER	0x10	/* slave irq enable */
39*4882a593Smuzhiyun #define ICMIER	0x14	/* master irq enable */
40*4882a593Smuzhiyun #define ICCCR	0x18	/* clock dividers */
41*4882a593Smuzhiyun #define ICSAR	0x1C	/* slave address */
42*4882a593Smuzhiyun #define ICMAR	0x20	/* master address */
43*4882a593Smuzhiyun #define ICRXTX	0x24	/* data port */
44*4882a593Smuzhiyun #define ICFBSCR	0x38	/* first bit setup cycle (Gen3) */
45*4882a593Smuzhiyun #define ICDMAER	0x3c	/* DMA enable (Gen3) */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* ICSCR */
48*4882a593Smuzhiyun #define SDBS	(1 << 3)	/* slave data buffer select */
49*4882a593Smuzhiyun #define SIE	(1 << 2)	/* slave interface enable */
50*4882a593Smuzhiyun #define GCAE	(1 << 1)	/* general call address enable */
51*4882a593Smuzhiyun #define FNA	(1 << 0)	/* forced non acknowledgment */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* ICMCR */
54*4882a593Smuzhiyun #define MDBS	(1 << 7)	/* non-fifo mode switch */
55*4882a593Smuzhiyun #define FSCL	(1 << 6)	/* override SCL pin */
56*4882a593Smuzhiyun #define FSDA	(1 << 5)	/* override SDA pin */
57*4882a593Smuzhiyun #define OBPC	(1 << 4)	/* override pins */
58*4882a593Smuzhiyun #define MIE	(1 << 3)	/* master if enable */
59*4882a593Smuzhiyun #define TSBE	(1 << 2)
60*4882a593Smuzhiyun #define FSB	(1 << 1)	/* force stop bit */
61*4882a593Smuzhiyun #define ESG	(1 << 0)	/* enable start bit gen */
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* ICSSR (also for ICSIER) */
64*4882a593Smuzhiyun #define GCAR	(1 << 6)	/* general call received */
65*4882a593Smuzhiyun #define STM	(1 << 5)	/* slave transmit mode */
66*4882a593Smuzhiyun #define SSR	(1 << 4)	/* stop received */
67*4882a593Smuzhiyun #define SDE	(1 << 3)	/* slave data empty */
68*4882a593Smuzhiyun #define SDT	(1 << 2)	/* slave data transmitted */
69*4882a593Smuzhiyun #define SDR	(1 << 1)	/* slave data received */
70*4882a593Smuzhiyun #define SAR	(1 << 0)	/* slave addr received */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* ICMSR (also for ICMIE) */
73*4882a593Smuzhiyun #define MNR	(1 << 6)	/* nack received */
74*4882a593Smuzhiyun #define MAL	(1 << 5)	/* arbitration lost */
75*4882a593Smuzhiyun #define MST	(1 << 4)	/* sent a stop */
76*4882a593Smuzhiyun #define MDE	(1 << 3)
77*4882a593Smuzhiyun #define MDT	(1 << 2)
78*4882a593Smuzhiyun #define MDR	(1 << 1)
79*4882a593Smuzhiyun #define MAT	(1 << 0)	/* slave addr xfer done */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* ICDMAER */
82*4882a593Smuzhiyun #define RSDMAE	(1 << 3)	/* DMA Slave Received Enable */
83*4882a593Smuzhiyun #define TSDMAE	(1 << 2)	/* DMA Slave Transmitted Enable */
84*4882a593Smuzhiyun #define RMDMAE	(1 << 1)	/* DMA Master Received Enable */
85*4882a593Smuzhiyun #define TMDMAE	(1 << 0)	/* DMA Master Transmitted Enable */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* ICFBSCR */
88*4882a593Smuzhiyun #define TCYC17	0x0f		/* 17*Tcyc delay 1st bit between SDA and SCL */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define RCAR_MIN_DMA_LEN	8
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define RCAR_BUS_PHASE_START	(MDBS | MIE | ESG)
93*4882a593Smuzhiyun #define RCAR_BUS_PHASE_DATA	(MDBS | MIE)
94*4882a593Smuzhiyun #define RCAR_BUS_PHASE_STOP	(MDBS | MIE | FSB)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define RCAR_IRQ_SEND	(MNR | MAL | MST | MAT | MDE)
97*4882a593Smuzhiyun #define RCAR_IRQ_RECV	(MNR | MAL | MST | MAT | MDR)
98*4882a593Smuzhiyun #define RCAR_IRQ_STOP	(MST)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define RCAR_IRQ_ACK_SEND	(~(MAT | MDE) & 0x7F)
101*4882a593Smuzhiyun #define RCAR_IRQ_ACK_RECV	(~(MAT | MDR) & 0x7F)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define ID_LAST_MSG	(1 << 0)
104*4882a593Smuzhiyun #define ID_FIRST_MSG	(1 << 1)
105*4882a593Smuzhiyun #define ID_DONE		(1 << 2)
106*4882a593Smuzhiyun #define ID_ARBLOST	(1 << 3)
107*4882a593Smuzhiyun #define ID_NACK		(1 << 4)
108*4882a593Smuzhiyun /* persistent flags */
109*4882a593Smuzhiyun #define ID_P_HOST_NOTIFY	BIT(28)
110*4882a593Smuzhiyun #define ID_P_REP_AFTER_RD	BIT(29)
111*4882a593Smuzhiyun #define ID_P_NO_RXDMA		BIT(30) /* HW forbids RXDMA sometimes */
112*4882a593Smuzhiyun #define ID_P_PM_BLOCKED		BIT(31)
113*4882a593Smuzhiyun #define ID_P_MASK		GENMASK(31, 28)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun enum rcar_i2c_type {
116*4882a593Smuzhiyun 	I2C_RCAR_GEN1,
117*4882a593Smuzhiyun 	I2C_RCAR_GEN2,
118*4882a593Smuzhiyun 	I2C_RCAR_GEN3,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun struct rcar_i2c_priv {
122*4882a593Smuzhiyun 	u32 flags;
123*4882a593Smuzhiyun 	void __iomem *io;
124*4882a593Smuzhiyun 	struct i2c_adapter adap;
125*4882a593Smuzhiyun 	struct i2c_msg *msg;
126*4882a593Smuzhiyun 	int msgs_left;
127*4882a593Smuzhiyun 	struct clk *clk;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	wait_queue_head_t wait;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	int pos;
132*4882a593Smuzhiyun 	u32 icccr;
133*4882a593Smuzhiyun 	u8 recovery_icmcr;	/* protected by adapter lock */
134*4882a593Smuzhiyun 	enum rcar_i2c_type devtype;
135*4882a593Smuzhiyun 	struct i2c_client *slave;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	struct resource *res;
138*4882a593Smuzhiyun 	struct dma_chan *dma_tx;
139*4882a593Smuzhiyun 	struct dma_chan *dma_rx;
140*4882a593Smuzhiyun 	struct scatterlist sg;
141*4882a593Smuzhiyun 	enum dma_data_direction dma_direction;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	struct reset_control *rstc;
144*4882a593Smuzhiyun 	int irq;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	struct i2c_client *host_notify_client;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define rcar_i2c_priv_to_dev(p)		((p)->adap.dev.parent)
150*4882a593Smuzhiyun #define rcar_i2c_is_recv(p)		((p)->msg->flags & I2C_M_RD)
151*4882a593Smuzhiyun 
rcar_i2c_write(struct rcar_i2c_priv * priv,int reg,u32 val)152*4882a593Smuzhiyun static void rcar_i2c_write(struct rcar_i2c_priv *priv, int reg, u32 val)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	writel(val, priv->io + reg);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
rcar_i2c_read(struct rcar_i2c_priv * priv,int reg)157*4882a593Smuzhiyun static u32 rcar_i2c_read(struct rcar_i2c_priv *priv, int reg)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	return readl(priv->io + reg);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
rcar_i2c_get_scl(struct i2c_adapter * adap)162*4882a593Smuzhiyun static int rcar_i2c_get_scl(struct i2c_adapter *adap)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = i2c_get_adapdata(adap);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return !!(rcar_i2c_read(priv, ICMCR) & FSCL);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
rcar_i2c_set_scl(struct i2c_adapter * adap,int val)170*4882a593Smuzhiyun static void rcar_i2c_set_scl(struct i2c_adapter *adap, int val)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = i2c_get_adapdata(adap);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (val)
175*4882a593Smuzhiyun 		priv->recovery_icmcr |= FSCL;
176*4882a593Smuzhiyun 	else
177*4882a593Smuzhiyun 		priv->recovery_icmcr &= ~FSCL;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICMCR, priv->recovery_icmcr);
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
rcar_i2c_set_sda(struct i2c_adapter * adap,int val)182*4882a593Smuzhiyun static void rcar_i2c_set_sda(struct i2c_adapter *adap, int val)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = i2c_get_adapdata(adap);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (val)
187*4882a593Smuzhiyun 		priv->recovery_icmcr |= FSDA;
188*4882a593Smuzhiyun 	else
189*4882a593Smuzhiyun 		priv->recovery_icmcr &= ~FSDA;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICMCR, priv->recovery_icmcr);
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
rcar_i2c_get_bus_free(struct i2c_adapter * adap)194*4882a593Smuzhiyun static int rcar_i2c_get_bus_free(struct i2c_adapter *adap)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = i2c_get_adapdata(adap);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	return !(rcar_i2c_read(priv, ICMCR) & FSDA);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static struct i2c_bus_recovery_info rcar_i2c_bri = {
203*4882a593Smuzhiyun 	.get_scl = rcar_i2c_get_scl,
204*4882a593Smuzhiyun 	.set_scl = rcar_i2c_set_scl,
205*4882a593Smuzhiyun 	.set_sda = rcar_i2c_set_sda,
206*4882a593Smuzhiyun 	.get_bus_free = rcar_i2c_get_bus_free,
207*4882a593Smuzhiyun 	.recover_bus = i2c_generic_scl_recovery,
208*4882a593Smuzhiyun };
rcar_i2c_init(struct rcar_i2c_priv * priv)209*4882a593Smuzhiyun static void rcar_i2c_init(struct rcar_i2c_priv *priv)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	/* reset master mode */
212*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICMIER, 0);
213*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICMCR, MDBS);
214*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICMSR, 0);
215*4882a593Smuzhiyun 	/* start clock */
216*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICCCR, priv->icccr);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (priv->devtype == I2C_RCAR_GEN3)
219*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICFBSCR, TCYC17);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
rcar_i2c_bus_barrier(struct rcar_i2c_priv * priv)223*4882a593Smuzhiyun static int rcar_i2c_bus_barrier(struct rcar_i2c_priv *priv)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	int ret;
226*4882a593Smuzhiyun 	u32 val;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	ret = readl_poll_timeout(priv->io + ICMCR, val, !(val & FSDA), 10,
229*4882a593Smuzhiyun 				 priv->adap.timeout);
230*4882a593Smuzhiyun 	if (ret) {
231*4882a593Smuzhiyun 		/* Waiting did not help, try to recover */
232*4882a593Smuzhiyun 		priv->recovery_icmcr = MDBS | OBPC | FSDA | FSCL;
233*4882a593Smuzhiyun 		ret = i2c_recover_bus(&priv->adap);
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	return ret;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
rcar_i2c_clock_calculate(struct rcar_i2c_priv * priv)239*4882a593Smuzhiyun static int rcar_i2c_clock_calculate(struct rcar_i2c_priv *priv)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	u32 scgd, cdf, round, ick, sum, scl, cdf_width;
242*4882a593Smuzhiyun 	unsigned long rate;
243*4882a593Smuzhiyun 	struct device *dev = rcar_i2c_priv_to_dev(priv);
244*4882a593Smuzhiyun 	struct i2c_timings t = {
245*4882a593Smuzhiyun 		.bus_freq_hz		= I2C_MAX_STANDARD_MODE_FREQ,
246*4882a593Smuzhiyun 		.scl_fall_ns		= 35,
247*4882a593Smuzhiyun 		.scl_rise_ns		= 200,
248*4882a593Smuzhiyun 		.scl_int_delay_ns	= 50,
249*4882a593Smuzhiyun 	};
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Fall back to previously used values if not supplied */
252*4882a593Smuzhiyun 	i2c_parse_fw_timings(dev, &t, false);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	switch (priv->devtype) {
255*4882a593Smuzhiyun 	case I2C_RCAR_GEN1:
256*4882a593Smuzhiyun 		cdf_width = 2;
257*4882a593Smuzhiyun 		break;
258*4882a593Smuzhiyun 	case I2C_RCAR_GEN2:
259*4882a593Smuzhiyun 	case I2C_RCAR_GEN3:
260*4882a593Smuzhiyun 		cdf_width = 3;
261*4882a593Smuzhiyun 		break;
262*4882a593Smuzhiyun 	default:
263*4882a593Smuzhiyun 		dev_err(dev, "device type error\n");
264*4882a593Smuzhiyun 		return -EIO;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/*
268*4882a593Smuzhiyun 	 * calculate SCL clock
269*4882a593Smuzhiyun 	 * see
270*4882a593Smuzhiyun 	 *	ICCCR
271*4882a593Smuzhiyun 	 *
272*4882a593Smuzhiyun 	 * ick	= clkp / (1 + CDF)
273*4882a593Smuzhiyun 	 * SCL	= ick / (20 + SCGD * 8 + F[(ticf + tr + intd) * ick])
274*4882a593Smuzhiyun 	 *
275*4882a593Smuzhiyun 	 * ick  : I2C internal clock < 20 MHz
276*4882a593Smuzhiyun 	 * ticf : I2C SCL falling time
277*4882a593Smuzhiyun 	 * tr   : I2C SCL rising  time
278*4882a593Smuzhiyun 	 * intd : LSI internal delay
279*4882a593Smuzhiyun 	 * clkp : peripheral_clk
280*4882a593Smuzhiyun 	 * F[]  : integer up-valuation
281*4882a593Smuzhiyun 	 */
282*4882a593Smuzhiyun 	rate = clk_get_rate(priv->clk);
283*4882a593Smuzhiyun 	cdf = rate / 20000000;
284*4882a593Smuzhiyun 	if (cdf >= 1U << cdf_width) {
285*4882a593Smuzhiyun 		dev_err(dev, "Input clock %lu too high\n", rate);
286*4882a593Smuzhiyun 		return -EIO;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 	ick = rate / (cdf + 1);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/*
291*4882a593Smuzhiyun 	 * it is impossible to calculate large scale
292*4882a593Smuzhiyun 	 * number on u32. separate it
293*4882a593Smuzhiyun 	 *
294*4882a593Smuzhiyun 	 * F[(ticf + tr + intd) * ick] with sum = (ticf + tr + intd)
295*4882a593Smuzhiyun 	 *  = F[sum * ick / 1000000000]
296*4882a593Smuzhiyun 	 *  = F[(ick / 1000000) * sum / 1000]
297*4882a593Smuzhiyun 	 */
298*4882a593Smuzhiyun 	sum = t.scl_fall_ns + t.scl_rise_ns + t.scl_int_delay_ns;
299*4882a593Smuzhiyun 	round = (ick + 500000) / 1000000 * sum;
300*4882a593Smuzhiyun 	round = (round + 500) / 1000;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/*
303*4882a593Smuzhiyun 	 * SCL	= ick / (20 + SCGD * 8 + F[(ticf + tr + intd) * ick])
304*4882a593Smuzhiyun 	 *
305*4882a593Smuzhiyun 	 * Calculation result (= SCL) should be less than
306*4882a593Smuzhiyun 	 * bus_speed for hardware safety
307*4882a593Smuzhiyun 	 *
308*4882a593Smuzhiyun 	 * We could use something along the lines of
309*4882a593Smuzhiyun 	 *	div = ick / (bus_speed + 1) + 1;
310*4882a593Smuzhiyun 	 *	scgd = (div - 20 - round + 7) / 8;
311*4882a593Smuzhiyun 	 *	scl = ick / (20 + (scgd * 8) + round);
312*4882a593Smuzhiyun 	 * (not fully verified) but that would get pretty involved
313*4882a593Smuzhiyun 	 */
314*4882a593Smuzhiyun 	for (scgd = 0; scgd < 0x40; scgd++) {
315*4882a593Smuzhiyun 		scl = ick / (20 + (scgd * 8) + round);
316*4882a593Smuzhiyun 		if (scl <= t.bus_freq_hz)
317*4882a593Smuzhiyun 			goto scgd_find;
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 	dev_err(dev, "it is impossible to calculate best SCL\n");
320*4882a593Smuzhiyun 	return -EIO;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun scgd_find:
323*4882a593Smuzhiyun 	dev_dbg(dev, "clk %d/%d(%lu), round %u, CDF:0x%x, SCGD: 0x%x\n",
324*4882a593Smuzhiyun 		scl, t.bus_freq_hz, rate, round, cdf, scgd);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* keep icccr value */
327*4882a593Smuzhiyun 	priv->icccr = scgd << cdf_width | cdf;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
rcar_i2c_prepare_msg(struct rcar_i2c_priv * priv)332*4882a593Smuzhiyun static void rcar_i2c_prepare_msg(struct rcar_i2c_priv *priv)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	int read = !!rcar_i2c_is_recv(priv);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	priv->pos = 0;
337*4882a593Smuzhiyun 	if (priv->msgs_left == 1)
338*4882a593Smuzhiyun 		priv->flags |= ID_LAST_MSG;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICMAR, i2c_8bit_addr_from_msg(priv->msg));
341*4882a593Smuzhiyun 	/*
342*4882a593Smuzhiyun 	 * We don't have a test case but the HW engineers say that the write order
343*4882a593Smuzhiyun 	 * of ICMSR and ICMCR depends on whether we issue START or REP_START. Since
344*4882a593Smuzhiyun 	 * it didn't cause a drawback for me, let's rather be safe than sorry.
345*4882a593Smuzhiyun 	 */
346*4882a593Smuzhiyun 	if (priv->flags & ID_FIRST_MSG) {
347*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICMSR, 0);
348*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICMCR, RCAR_BUS_PHASE_START);
349*4882a593Smuzhiyun 	} else {
350*4882a593Smuzhiyun 		if (priv->flags & ID_P_REP_AFTER_RD)
351*4882a593Smuzhiyun 			priv->flags &= ~ID_P_REP_AFTER_RD;
352*4882a593Smuzhiyun 		else
353*4882a593Smuzhiyun 			rcar_i2c_write(priv, ICMCR, RCAR_BUS_PHASE_START);
354*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICMSR, 0);
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICMIER, read ? RCAR_IRQ_RECV : RCAR_IRQ_SEND);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
rcar_i2c_next_msg(struct rcar_i2c_priv * priv)359*4882a593Smuzhiyun static void rcar_i2c_next_msg(struct rcar_i2c_priv *priv)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	priv->msg++;
362*4882a593Smuzhiyun 	priv->msgs_left--;
363*4882a593Smuzhiyun 	priv->flags &= ID_P_MASK;
364*4882a593Smuzhiyun 	rcar_i2c_prepare_msg(priv);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
rcar_i2c_dma_unmap(struct rcar_i2c_priv * priv)367*4882a593Smuzhiyun static void rcar_i2c_dma_unmap(struct rcar_i2c_priv *priv)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	struct dma_chan *chan = priv->dma_direction == DMA_FROM_DEVICE
370*4882a593Smuzhiyun 		? priv->dma_rx : priv->dma_tx;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	dma_unmap_single(chan->device->dev, sg_dma_address(&priv->sg),
373*4882a593Smuzhiyun 			 sg_dma_len(&priv->sg), priv->dma_direction);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* Gen3 can only do one RXDMA per transfer and we just completed it */
376*4882a593Smuzhiyun 	if (priv->devtype == I2C_RCAR_GEN3 &&
377*4882a593Smuzhiyun 	    priv->dma_direction == DMA_FROM_DEVICE)
378*4882a593Smuzhiyun 		priv->flags |= ID_P_NO_RXDMA;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	priv->dma_direction = DMA_NONE;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* Disable DMA Master Received/Transmitted, must be last! */
383*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICDMAER, 0);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
rcar_i2c_cleanup_dma(struct rcar_i2c_priv * priv)386*4882a593Smuzhiyun static void rcar_i2c_cleanup_dma(struct rcar_i2c_priv *priv)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	if (priv->dma_direction == DMA_NONE)
389*4882a593Smuzhiyun 		return;
390*4882a593Smuzhiyun 	else if (priv->dma_direction == DMA_FROM_DEVICE)
391*4882a593Smuzhiyun 		dmaengine_terminate_all(priv->dma_rx);
392*4882a593Smuzhiyun 	else if (priv->dma_direction == DMA_TO_DEVICE)
393*4882a593Smuzhiyun 		dmaengine_terminate_all(priv->dma_tx);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	rcar_i2c_dma_unmap(priv);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
rcar_i2c_dma_callback(void * data)398*4882a593Smuzhiyun static void rcar_i2c_dma_callback(void *data)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = data;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	priv->pos += sg_dma_len(&priv->sg);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	rcar_i2c_dma_unmap(priv);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
rcar_i2c_dma(struct rcar_i2c_priv * priv)407*4882a593Smuzhiyun static bool rcar_i2c_dma(struct rcar_i2c_priv *priv)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct device *dev = rcar_i2c_priv_to_dev(priv);
410*4882a593Smuzhiyun 	struct i2c_msg *msg = priv->msg;
411*4882a593Smuzhiyun 	bool read = msg->flags & I2C_M_RD;
412*4882a593Smuzhiyun 	enum dma_data_direction dir = read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
413*4882a593Smuzhiyun 	struct dma_chan *chan = read ? priv->dma_rx : priv->dma_tx;
414*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txdesc;
415*4882a593Smuzhiyun 	dma_addr_t dma_addr;
416*4882a593Smuzhiyun 	dma_cookie_t cookie;
417*4882a593Smuzhiyun 	unsigned char *buf;
418*4882a593Smuzhiyun 	int len;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* Do various checks to see if DMA is feasible at all */
421*4882a593Smuzhiyun 	if (IS_ERR(chan) || msg->len < RCAR_MIN_DMA_LEN ||
422*4882a593Smuzhiyun 	    !(msg->flags & I2C_M_DMA_SAFE) || (read && priv->flags & ID_P_NO_RXDMA))
423*4882a593Smuzhiyun 		return false;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (read) {
426*4882a593Smuzhiyun 		/*
427*4882a593Smuzhiyun 		 * The last two bytes needs to be fetched using PIO in
428*4882a593Smuzhiyun 		 * order for the STOP phase to work.
429*4882a593Smuzhiyun 		 */
430*4882a593Smuzhiyun 		buf = priv->msg->buf;
431*4882a593Smuzhiyun 		len = priv->msg->len - 2;
432*4882a593Smuzhiyun 	} else {
433*4882a593Smuzhiyun 		/*
434*4882a593Smuzhiyun 		 * First byte in message was sent using PIO.
435*4882a593Smuzhiyun 		 */
436*4882a593Smuzhiyun 		buf = priv->msg->buf + 1;
437*4882a593Smuzhiyun 		len = priv->msg->len - 1;
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	dma_addr = dma_map_single(chan->device->dev, buf, len, dir);
441*4882a593Smuzhiyun 	if (dma_mapping_error(chan->device->dev, dma_addr)) {
442*4882a593Smuzhiyun 		dev_dbg(dev, "dma map failed, using PIO\n");
443*4882a593Smuzhiyun 		return false;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	sg_dma_len(&priv->sg) = len;
447*4882a593Smuzhiyun 	sg_dma_address(&priv->sg) = dma_addr;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	priv->dma_direction = dir;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	txdesc = dmaengine_prep_slave_sg(chan, &priv->sg, 1,
452*4882a593Smuzhiyun 					 read ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV,
453*4882a593Smuzhiyun 					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
454*4882a593Smuzhiyun 	if (!txdesc) {
455*4882a593Smuzhiyun 		dev_dbg(dev, "dma prep slave sg failed, using PIO\n");
456*4882a593Smuzhiyun 		rcar_i2c_cleanup_dma(priv);
457*4882a593Smuzhiyun 		return false;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	txdesc->callback = rcar_i2c_dma_callback;
461*4882a593Smuzhiyun 	txdesc->callback_param = priv;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	cookie = dmaengine_submit(txdesc);
464*4882a593Smuzhiyun 	if (dma_submit_error(cookie)) {
465*4882a593Smuzhiyun 		dev_dbg(dev, "submitting dma failed, using PIO\n");
466*4882a593Smuzhiyun 		rcar_i2c_cleanup_dma(priv);
467*4882a593Smuzhiyun 		return false;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* Enable DMA Master Received/Transmitted */
471*4882a593Smuzhiyun 	if (read)
472*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICDMAER, RMDMAE);
473*4882a593Smuzhiyun 	else
474*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICDMAER, TMDMAE);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	dma_async_issue_pending(chan);
477*4882a593Smuzhiyun 	return true;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
rcar_i2c_irq_send(struct rcar_i2c_priv * priv,u32 msr)480*4882a593Smuzhiyun static void rcar_i2c_irq_send(struct rcar_i2c_priv *priv, u32 msr)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	struct i2c_msg *msg = priv->msg;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/* FIXME: sometimes, unknown interrupt happened. Do nothing */
485*4882a593Smuzhiyun 	if (!(msr & MDE))
486*4882a593Smuzhiyun 		return;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* Check if DMA can be enabled and take over */
489*4882a593Smuzhiyun 	if (priv->pos == 1 && rcar_i2c_dma(priv))
490*4882a593Smuzhiyun 		return;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (priv->pos < msg->len) {
493*4882a593Smuzhiyun 		/*
494*4882a593Smuzhiyun 		 * Prepare next data to ICRXTX register.
495*4882a593Smuzhiyun 		 * This data will go to _SHIFT_ register.
496*4882a593Smuzhiyun 		 *
497*4882a593Smuzhiyun 		 *    *
498*4882a593Smuzhiyun 		 * [ICRXTX] -> [SHIFT] -> [I2C bus]
499*4882a593Smuzhiyun 		 */
500*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICRXTX, msg->buf[priv->pos]);
501*4882a593Smuzhiyun 		priv->pos++;
502*4882a593Smuzhiyun 	} else {
503*4882a593Smuzhiyun 		/*
504*4882a593Smuzhiyun 		 * The last data was pushed to ICRXTX on _PREV_ empty irq.
505*4882a593Smuzhiyun 		 * It is on _SHIFT_ register, and will sent to I2C bus.
506*4882a593Smuzhiyun 		 *
507*4882a593Smuzhiyun 		 *		  *
508*4882a593Smuzhiyun 		 * [ICRXTX] -> [SHIFT] -> [I2C bus]
509*4882a593Smuzhiyun 		 */
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 		if (priv->flags & ID_LAST_MSG) {
512*4882a593Smuzhiyun 			/*
513*4882a593Smuzhiyun 			 * If current msg is the _LAST_ msg,
514*4882a593Smuzhiyun 			 * prepare stop condition here.
515*4882a593Smuzhiyun 			 * ID_DONE will be set on STOP irq.
516*4882a593Smuzhiyun 			 */
517*4882a593Smuzhiyun 			rcar_i2c_write(priv, ICMCR, RCAR_BUS_PHASE_STOP);
518*4882a593Smuzhiyun 		} else {
519*4882a593Smuzhiyun 			rcar_i2c_next_msg(priv);
520*4882a593Smuzhiyun 			return;
521*4882a593Smuzhiyun 		}
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICMSR, RCAR_IRQ_ACK_SEND);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
rcar_i2c_irq_recv(struct rcar_i2c_priv * priv,u32 msr)527*4882a593Smuzhiyun static void rcar_i2c_irq_recv(struct rcar_i2c_priv *priv, u32 msr)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct i2c_msg *msg = priv->msg;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* FIXME: sometimes, unknown interrupt happened. Do nothing */
532*4882a593Smuzhiyun 	if (!(msr & MDR))
533*4882a593Smuzhiyun 		return;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if (msr & MAT) {
536*4882a593Smuzhiyun 		/*
537*4882a593Smuzhiyun 		 * Address transfer phase finished, but no data at this point.
538*4882a593Smuzhiyun 		 * Try to use DMA to receive data.
539*4882a593Smuzhiyun 		 */
540*4882a593Smuzhiyun 		rcar_i2c_dma(priv);
541*4882a593Smuzhiyun 	} else if (priv->pos < msg->len) {
542*4882a593Smuzhiyun 		/* get received data */
543*4882a593Smuzhiyun 		msg->buf[priv->pos] = rcar_i2c_read(priv, ICRXTX);
544*4882a593Smuzhiyun 		priv->pos++;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* If next received data is the _LAST_, go to new phase. */
548*4882a593Smuzhiyun 	if (priv->pos + 1 == msg->len) {
549*4882a593Smuzhiyun 		if (priv->flags & ID_LAST_MSG) {
550*4882a593Smuzhiyun 			rcar_i2c_write(priv, ICMCR, RCAR_BUS_PHASE_STOP);
551*4882a593Smuzhiyun 		} else {
552*4882a593Smuzhiyun 			rcar_i2c_write(priv, ICMCR, RCAR_BUS_PHASE_START);
553*4882a593Smuzhiyun 			priv->flags |= ID_P_REP_AFTER_RD;
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (priv->pos == msg->len && !(priv->flags & ID_LAST_MSG))
558*4882a593Smuzhiyun 		rcar_i2c_next_msg(priv);
559*4882a593Smuzhiyun 	else
560*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICMSR, RCAR_IRQ_ACK_RECV);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
rcar_i2c_slave_irq(struct rcar_i2c_priv * priv)563*4882a593Smuzhiyun static bool rcar_i2c_slave_irq(struct rcar_i2c_priv *priv)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	u32 ssr_raw, ssr_filtered;
566*4882a593Smuzhiyun 	u8 value;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	ssr_raw = rcar_i2c_read(priv, ICSSR) & 0xff;
569*4882a593Smuzhiyun 	ssr_filtered = ssr_raw & rcar_i2c_read(priv, ICSIER);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	if (!ssr_filtered)
572*4882a593Smuzhiyun 		return false;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* address detected */
575*4882a593Smuzhiyun 	if (ssr_filtered & SAR) {
576*4882a593Smuzhiyun 		/* read or write request */
577*4882a593Smuzhiyun 		if (ssr_raw & STM) {
578*4882a593Smuzhiyun 			i2c_slave_event(priv->slave, I2C_SLAVE_READ_REQUESTED, &value);
579*4882a593Smuzhiyun 			rcar_i2c_write(priv, ICRXTX, value);
580*4882a593Smuzhiyun 			rcar_i2c_write(priv, ICSIER, SDE | SSR | SAR);
581*4882a593Smuzhiyun 		} else {
582*4882a593Smuzhiyun 			i2c_slave_event(priv->slave, I2C_SLAVE_WRITE_REQUESTED, &value);
583*4882a593Smuzhiyun 			rcar_i2c_read(priv, ICRXTX);	/* dummy read */
584*4882a593Smuzhiyun 			rcar_i2c_write(priv, ICSIER, SDR | SSR | SAR);
585*4882a593Smuzhiyun 		}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 		/* Clear SSR, too, because of old STOPs to other clients than us */
588*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICSSR, ~(SAR | SSR) & 0xff);
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* master sent stop */
592*4882a593Smuzhiyun 	if (ssr_filtered & SSR) {
593*4882a593Smuzhiyun 		i2c_slave_event(priv->slave, I2C_SLAVE_STOP, &value);
594*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICSCR, SIE | SDBS); /* clear our NACK */
595*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICSIER, SAR);
596*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICSSR, ~SSR & 0xff);
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/* master wants to write to us */
600*4882a593Smuzhiyun 	if (ssr_filtered & SDR) {
601*4882a593Smuzhiyun 		int ret;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 		value = rcar_i2c_read(priv, ICRXTX);
604*4882a593Smuzhiyun 		ret = i2c_slave_event(priv->slave, I2C_SLAVE_WRITE_RECEIVED, &value);
605*4882a593Smuzhiyun 		/* Send NACK in case of error */
606*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICSCR, SIE | SDBS | (ret < 0 ? FNA : 0));
607*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICSSR, ~SDR & 0xff);
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* master wants to read from us */
611*4882a593Smuzhiyun 	if (ssr_filtered & SDE) {
612*4882a593Smuzhiyun 		i2c_slave_event(priv->slave, I2C_SLAVE_READ_PROCESSED, &value);
613*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICRXTX, value);
614*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICSSR, ~SDE & 0xff);
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	return true;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun /*
621*4882a593Smuzhiyun  * This driver has a lock-free design because there are IP cores (at least
622*4882a593Smuzhiyun  * R-Car Gen2) which have an inherent race condition in their hardware design.
623*4882a593Smuzhiyun  * There, we need to switch to RCAR_BUS_PHASE_DATA as soon as possible after
624*4882a593Smuzhiyun  * the interrupt was generated, otherwise an unwanted repeated message gets
625*4882a593Smuzhiyun  * generated. It turned out that taking a spinlock at the beginning of the ISR
626*4882a593Smuzhiyun  * was already causing repeated messages. Thus, this driver was converted to
627*4882a593Smuzhiyun  * the now lockless behaviour. Please keep this in mind when hacking the driver.
628*4882a593Smuzhiyun  * R-Car Gen3 seems to have this fixed but earlier versions than R-Car Gen2 are
629*4882a593Smuzhiyun  * likely affected. Therefore, we have different interrupt handler entries.
630*4882a593Smuzhiyun  */
rcar_i2c_irq(int irq,struct rcar_i2c_priv * priv,u32 msr)631*4882a593Smuzhiyun static irqreturn_t rcar_i2c_irq(int irq, struct rcar_i2c_priv *priv, u32 msr)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	if (!msr) {
634*4882a593Smuzhiyun 		if (rcar_i2c_slave_irq(priv))
635*4882a593Smuzhiyun 			return IRQ_HANDLED;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		return IRQ_NONE;
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* Arbitration lost */
641*4882a593Smuzhiyun 	if (msr & MAL) {
642*4882a593Smuzhiyun 		priv->flags |= ID_DONE | ID_ARBLOST;
643*4882a593Smuzhiyun 		goto out;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* Nack */
647*4882a593Smuzhiyun 	if (msr & MNR) {
648*4882a593Smuzhiyun 		/* HW automatically sends STOP after received NACK */
649*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICMIER, RCAR_IRQ_STOP);
650*4882a593Smuzhiyun 		priv->flags |= ID_NACK;
651*4882a593Smuzhiyun 		goto out;
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/* Stop */
655*4882a593Smuzhiyun 	if (msr & MST) {
656*4882a593Smuzhiyun 		priv->msgs_left--; /* The last message also made it */
657*4882a593Smuzhiyun 		priv->flags |= ID_DONE;
658*4882a593Smuzhiyun 		goto out;
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (rcar_i2c_is_recv(priv))
662*4882a593Smuzhiyun 		rcar_i2c_irq_recv(priv, msr);
663*4882a593Smuzhiyun 	else
664*4882a593Smuzhiyun 		rcar_i2c_irq_send(priv, msr);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun out:
667*4882a593Smuzhiyun 	if (priv->flags & ID_DONE) {
668*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICMIER, 0);
669*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICMSR, 0);
670*4882a593Smuzhiyun 		wake_up(&priv->wait);
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	return IRQ_HANDLED;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
rcar_i2c_gen2_irq(int irq,void * ptr)676*4882a593Smuzhiyun static irqreturn_t rcar_i2c_gen2_irq(int irq, void *ptr)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = ptr;
679*4882a593Smuzhiyun 	u32 msr;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	/* Clear START or STOP immediately, except for REPSTART after read */
682*4882a593Smuzhiyun 	if (likely(!(priv->flags & ID_P_REP_AFTER_RD)))
683*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICMCR, RCAR_BUS_PHASE_DATA);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* Only handle interrupts that are currently enabled */
686*4882a593Smuzhiyun 	msr = rcar_i2c_read(priv, ICMSR);
687*4882a593Smuzhiyun 	msr &= rcar_i2c_read(priv, ICMIER);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return rcar_i2c_irq(irq, priv, msr);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
rcar_i2c_gen3_irq(int irq,void * ptr)692*4882a593Smuzhiyun static irqreturn_t rcar_i2c_gen3_irq(int irq, void *ptr)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = ptr;
695*4882a593Smuzhiyun 	u32 msr;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/* Only handle interrupts that are currently enabled */
698*4882a593Smuzhiyun 	msr = rcar_i2c_read(priv, ICMSR);
699*4882a593Smuzhiyun 	msr &= rcar_i2c_read(priv, ICMIER);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	/*
702*4882a593Smuzhiyun 	 * Clear START or STOP immediately, except for REPSTART after read or
703*4882a593Smuzhiyun 	 * if a spurious interrupt was detected.
704*4882a593Smuzhiyun 	 */
705*4882a593Smuzhiyun 	if (likely(!(priv->flags & ID_P_REP_AFTER_RD) && msr))
706*4882a593Smuzhiyun 		rcar_i2c_write(priv, ICMCR, RCAR_BUS_PHASE_DATA);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	return rcar_i2c_irq(irq, priv, msr);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
rcar_i2c_request_dma_chan(struct device * dev,enum dma_transfer_direction dir,dma_addr_t port_addr)711*4882a593Smuzhiyun static struct dma_chan *rcar_i2c_request_dma_chan(struct device *dev,
712*4882a593Smuzhiyun 					enum dma_transfer_direction dir,
713*4882a593Smuzhiyun 					dma_addr_t port_addr)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct dma_chan *chan;
716*4882a593Smuzhiyun 	struct dma_slave_config cfg;
717*4882a593Smuzhiyun 	char *chan_name = dir == DMA_MEM_TO_DEV ? "tx" : "rx";
718*4882a593Smuzhiyun 	int ret;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	chan = dma_request_chan(dev, chan_name);
721*4882a593Smuzhiyun 	if (IS_ERR(chan)) {
722*4882a593Smuzhiyun 		dev_dbg(dev, "request_channel failed for %s (%ld)\n",
723*4882a593Smuzhiyun 			chan_name, PTR_ERR(chan));
724*4882a593Smuzhiyun 		return chan;
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	memset(&cfg, 0, sizeof(cfg));
728*4882a593Smuzhiyun 	cfg.direction = dir;
729*4882a593Smuzhiyun 	if (dir == DMA_MEM_TO_DEV) {
730*4882a593Smuzhiyun 		cfg.dst_addr = port_addr;
731*4882a593Smuzhiyun 		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
732*4882a593Smuzhiyun 	} else {
733*4882a593Smuzhiyun 		cfg.src_addr = port_addr;
734*4882a593Smuzhiyun 		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	ret = dmaengine_slave_config(chan, &cfg);
738*4882a593Smuzhiyun 	if (ret) {
739*4882a593Smuzhiyun 		dev_dbg(dev, "slave_config failed for %s (%d)\n",
740*4882a593Smuzhiyun 			chan_name, ret);
741*4882a593Smuzhiyun 		dma_release_channel(chan);
742*4882a593Smuzhiyun 		return ERR_PTR(ret);
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	dev_dbg(dev, "got DMA channel for %s\n", chan_name);
746*4882a593Smuzhiyun 	return chan;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
rcar_i2c_request_dma(struct rcar_i2c_priv * priv,struct i2c_msg * msg)749*4882a593Smuzhiyun static void rcar_i2c_request_dma(struct rcar_i2c_priv *priv,
750*4882a593Smuzhiyun 				 struct i2c_msg *msg)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	struct device *dev = rcar_i2c_priv_to_dev(priv);
753*4882a593Smuzhiyun 	bool read;
754*4882a593Smuzhiyun 	struct dma_chan *chan;
755*4882a593Smuzhiyun 	enum dma_transfer_direction dir;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	read = msg->flags & I2C_M_RD;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	chan = read ? priv->dma_rx : priv->dma_tx;
760*4882a593Smuzhiyun 	if (PTR_ERR(chan) != -EPROBE_DEFER)
761*4882a593Smuzhiyun 		return;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	dir = read ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV;
764*4882a593Smuzhiyun 	chan = rcar_i2c_request_dma_chan(dev, dir, priv->res->start + ICRXTX);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (read)
767*4882a593Smuzhiyun 		priv->dma_rx = chan;
768*4882a593Smuzhiyun 	else
769*4882a593Smuzhiyun 		priv->dma_tx = chan;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
rcar_i2c_release_dma(struct rcar_i2c_priv * priv)772*4882a593Smuzhiyun static void rcar_i2c_release_dma(struct rcar_i2c_priv *priv)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	if (!IS_ERR(priv->dma_tx)) {
775*4882a593Smuzhiyun 		dma_release_channel(priv->dma_tx);
776*4882a593Smuzhiyun 		priv->dma_tx = ERR_PTR(-EPROBE_DEFER);
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	if (!IS_ERR(priv->dma_rx)) {
780*4882a593Smuzhiyun 		dma_release_channel(priv->dma_rx);
781*4882a593Smuzhiyun 		priv->dma_rx = ERR_PTR(-EPROBE_DEFER);
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun /* I2C is a special case, we need to poll the status of a reset */
rcar_i2c_do_reset(struct rcar_i2c_priv * priv)786*4882a593Smuzhiyun static int rcar_i2c_do_reset(struct rcar_i2c_priv *priv)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	int ret;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	ret = reset_control_reset(priv->rstc);
791*4882a593Smuzhiyun 	if (ret)
792*4882a593Smuzhiyun 		return ret;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	return read_poll_timeout_atomic(reset_control_status, ret, ret == 0, 1,
795*4882a593Smuzhiyun 					100, false, priv->rstc);
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
rcar_i2c_master_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)798*4882a593Smuzhiyun static int rcar_i2c_master_xfer(struct i2c_adapter *adap,
799*4882a593Smuzhiyun 				struct i2c_msg *msgs,
800*4882a593Smuzhiyun 				int num)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = i2c_get_adapdata(adap);
803*4882a593Smuzhiyun 	struct device *dev = rcar_i2c_priv_to_dev(priv);
804*4882a593Smuzhiyun 	int i, ret;
805*4882a593Smuzhiyun 	long time_left;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	pm_runtime_get_sync(dev);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	/* Check bus state before init otherwise bus busy info will be lost */
810*4882a593Smuzhiyun 	ret = rcar_i2c_bus_barrier(priv);
811*4882a593Smuzhiyun 	if (ret < 0)
812*4882a593Smuzhiyun 		goto out;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	/* Gen3 needs a reset before allowing RXDMA once */
815*4882a593Smuzhiyun 	if (priv->devtype == I2C_RCAR_GEN3) {
816*4882a593Smuzhiyun 		priv->flags |= ID_P_NO_RXDMA;
817*4882a593Smuzhiyun 		if (!IS_ERR(priv->rstc)) {
818*4882a593Smuzhiyun 			ret = rcar_i2c_do_reset(priv);
819*4882a593Smuzhiyun 			if (ret == 0)
820*4882a593Smuzhiyun 				priv->flags &= ~ID_P_NO_RXDMA;
821*4882a593Smuzhiyun 		}
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	rcar_i2c_init(priv);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	for (i = 0; i < num; i++)
827*4882a593Smuzhiyun 		rcar_i2c_request_dma(priv, msgs + i);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	/* init first message */
830*4882a593Smuzhiyun 	priv->msg = msgs;
831*4882a593Smuzhiyun 	priv->msgs_left = num;
832*4882a593Smuzhiyun 	priv->flags = (priv->flags & ID_P_MASK) | ID_FIRST_MSG;
833*4882a593Smuzhiyun 	rcar_i2c_prepare_msg(priv);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	time_left = wait_event_timeout(priv->wait, priv->flags & ID_DONE,
836*4882a593Smuzhiyun 				     num * adap->timeout);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	/* cleanup DMA if it couldn't complete properly due to an error */
839*4882a593Smuzhiyun 	if (priv->dma_direction != DMA_NONE)
840*4882a593Smuzhiyun 		rcar_i2c_cleanup_dma(priv);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	if (!time_left) {
843*4882a593Smuzhiyun 		rcar_i2c_init(priv);
844*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
845*4882a593Smuzhiyun 	} else if (priv->flags & ID_NACK) {
846*4882a593Smuzhiyun 		ret = -ENXIO;
847*4882a593Smuzhiyun 	} else if (priv->flags & ID_ARBLOST) {
848*4882a593Smuzhiyun 		ret = -EAGAIN;
849*4882a593Smuzhiyun 	} else {
850*4882a593Smuzhiyun 		ret = num - priv->msgs_left; /* The number of transfer */
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun out:
853*4882a593Smuzhiyun 	pm_runtime_put(dev);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	if (ret < 0 && ret != -ENXIO)
856*4882a593Smuzhiyun 		dev_err(dev, "error %d : %x\n", ret, priv->flags);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	return ret;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
rcar_reg_slave(struct i2c_client * slave)861*4882a593Smuzhiyun static int rcar_reg_slave(struct i2c_client *slave)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = i2c_get_adapdata(slave->adapter);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	if (priv->slave)
866*4882a593Smuzhiyun 		return -EBUSY;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	if (slave->flags & I2C_CLIENT_TEN)
869*4882a593Smuzhiyun 		return -EAFNOSUPPORT;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/* Keep device active for slave address detection logic */
872*4882a593Smuzhiyun 	pm_runtime_get_sync(rcar_i2c_priv_to_dev(priv));
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	priv->slave = slave;
875*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICSAR, slave->addr);
876*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICSSR, 0);
877*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICSIER, SAR);
878*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICSCR, SIE | SDBS);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	return 0;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun 
rcar_unreg_slave(struct i2c_client * slave)883*4882a593Smuzhiyun static int rcar_unreg_slave(struct i2c_client *slave)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = i2c_get_adapdata(slave->adapter);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	WARN_ON(!priv->slave);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* ensure no irq is running before clearing ptr */
890*4882a593Smuzhiyun 	disable_irq(priv->irq);
891*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICSIER, 0);
892*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICSSR, 0);
893*4882a593Smuzhiyun 	enable_irq(priv->irq);
894*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICSCR, SDBS);
895*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICSAR, 0); /* Gen2: must be 0 if not using slave */
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	priv->slave = NULL;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	pm_runtime_put(rcar_i2c_priv_to_dev(priv));
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	return 0;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
rcar_i2c_func(struct i2c_adapter * adap)904*4882a593Smuzhiyun static u32 rcar_i2c_func(struct i2c_adapter *adap)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = i2c_get_adapdata(adap);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/*
909*4882a593Smuzhiyun 	 * This HW can't do:
910*4882a593Smuzhiyun 	 * I2C_SMBUS_QUICK (setting FSB during START didn't work)
911*4882a593Smuzhiyun 	 * I2C_M_NOSTART (automatically sends address after START)
912*4882a593Smuzhiyun 	 * I2C_M_IGNORE_NAK (automatically sends STOP after NAK)
913*4882a593Smuzhiyun 	 */
914*4882a593Smuzhiyun 	u32 func = I2C_FUNC_I2C | I2C_FUNC_SLAVE |
915*4882a593Smuzhiyun 		   (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	if (priv->flags & ID_P_HOST_NOTIFY)
918*4882a593Smuzhiyun 		func |= I2C_FUNC_SMBUS_HOST_NOTIFY;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	return func;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun static const struct i2c_algorithm rcar_i2c_algo = {
924*4882a593Smuzhiyun 	.master_xfer	= rcar_i2c_master_xfer,
925*4882a593Smuzhiyun 	.functionality	= rcar_i2c_func,
926*4882a593Smuzhiyun 	.reg_slave	= rcar_reg_slave,
927*4882a593Smuzhiyun 	.unreg_slave	= rcar_unreg_slave,
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun static const struct i2c_adapter_quirks rcar_i2c_quirks = {
931*4882a593Smuzhiyun 	.flags = I2C_AQ_NO_ZERO_LEN,
932*4882a593Smuzhiyun };
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun static const struct of_device_id rcar_i2c_dt_ids[] = {
935*4882a593Smuzhiyun 	{ .compatible = "renesas,i2c-r8a7778", .data = (void *)I2C_RCAR_GEN1 },
936*4882a593Smuzhiyun 	{ .compatible = "renesas,i2c-r8a7779", .data = (void *)I2C_RCAR_GEN1 },
937*4882a593Smuzhiyun 	{ .compatible = "renesas,i2c-r8a7790", .data = (void *)I2C_RCAR_GEN2 },
938*4882a593Smuzhiyun 	{ .compatible = "renesas,i2c-r8a7791", .data = (void *)I2C_RCAR_GEN2 },
939*4882a593Smuzhiyun 	{ .compatible = "renesas,i2c-r8a7792", .data = (void *)I2C_RCAR_GEN2 },
940*4882a593Smuzhiyun 	{ .compatible = "renesas,i2c-r8a7793", .data = (void *)I2C_RCAR_GEN2 },
941*4882a593Smuzhiyun 	{ .compatible = "renesas,i2c-r8a7794", .data = (void *)I2C_RCAR_GEN2 },
942*4882a593Smuzhiyun 	{ .compatible = "renesas,i2c-r8a7795", .data = (void *)I2C_RCAR_GEN3 },
943*4882a593Smuzhiyun 	{ .compatible = "renesas,i2c-r8a7796", .data = (void *)I2C_RCAR_GEN3 },
944*4882a593Smuzhiyun 	{ .compatible = "renesas,i2c-rcar", .data = (void *)I2C_RCAR_GEN1 },	/* Deprecated */
945*4882a593Smuzhiyun 	{ .compatible = "renesas,rcar-gen1-i2c", .data = (void *)I2C_RCAR_GEN1 },
946*4882a593Smuzhiyun 	{ .compatible = "renesas,rcar-gen2-i2c", .data = (void *)I2C_RCAR_GEN2 },
947*4882a593Smuzhiyun 	{ .compatible = "renesas,rcar-gen3-i2c", .data = (void *)I2C_RCAR_GEN3 },
948*4882a593Smuzhiyun 	{},
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rcar_i2c_dt_ids);
951*4882a593Smuzhiyun 
rcar_i2c_probe(struct platform_device * pdev)952*4882a593Smuzhiyun static int rcar_i2c_probe(struct platform_device *pdev)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv;
955*4882a593Smuzhiyun 	struct i2c_adapter *adap;
956*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
957*4882a593Smuzhiyun 	unsigned long irqflags = 0;
958*4882a593Smuzhiyun 	irqreturn_t (*irqhandler)(int irq, void *ptr) = rcar_i2c_gen3_irq;
959*4882a593Smuzhiyun 	int ret;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/* Otherwise logic will break because some bytes must always use PIO */
962*4882a593Smuzhiyun 	BUILD_BUG_ON_MSG(RCAR_MIN_DMA_LEN < 3, "Invalid min DMA length");
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(struct rcar_i2c_priv), GFP_KERNEL);
965*4882a593Smuzhiyun 	if (!priv)
966*4882a593Smuzhiyun 		return -ENOMEM;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	priv->clk = devm_clk_get(dev, NULL);
969*4882a593Smuzhiyun 	if (IS_ERR(priv->clk)) {
970*4882a593Smuzhiyun 		dev_err(dev, "cannot get clock\n");
971*4882a593Smuzhiyun 		return PTR_ERR(priv->clk);
972*4882a593Smuzhiyun 	}
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	priv->io = devm_platform_get_and_ioremap_resource(pdev, 0, &priv->res);
975*4882a593Smuzhiyun 	if (IS_ERR(priv->io))
976*4882a593Smuzhiyun 		return PTR_ERR(priv->io);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	priv->devtype = (enum rcar_i2c_type)of_device_get_match_data(dev);
979*4882a593Smuzhiyun 	init_waitqueue_head(&priv->wait);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	adap = &priv->adap;
982*4882a593Smuzhiyun 	adap->nr = pdev->id;
983*4882a593Smuzhiyun 	adap->algo = &rcar_i2c_algo;
984*4882a593Smuzhiyun 	adap->class = I2C_CLASS_DEPRECATED;
985*4882a593Smuzhiyun 	adap->retries = 3;
986*4882a593Smuzhiyun 	adap->dev.parent = dev;
987*4882a593Smuzhiyun 	adap->dev.of_node = dev->of_node;
988*4882a593Smuzhiyun 	adap->bus_recovery_info = &rcar_i2c_bri;
989*4882a593Smuzhiyun 	adap->quirks = &rcar_i2c_quirks;
990*4882a593Smuzhiyun 	i2c_set_adapdata(adap, priv);
991*4882a593Smuzhiyun 	strlcpy(adap->name, pdev->name, sizeof(adap->name));
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	/* Init DMA */
994*4882a593Smuzhiyun 	sg_init_table(&priv->sg, 1);
995*4882a593Smuzhiyun 	priv->dma_direction = DMA_NONE;
996*4882a593Smuzhiyun 	priv->dma_rx = priv->dma_tx = ERR_PTR(-EPROBE_DEFER);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	/* Activate device for clock calculation */
999*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1000*4882a593Smuzhiyun 	pm_runtime_get_sync(dev);
1001*4882a593Smuzhiyun 	ret = rcar_i2c_clock_calculate(priv);
1002*4882a593Smuzhiyun 	if (ret < 0) {
1003*4882a593Smuzhiyun 		pm_runtime_put(dev);
1004*4882a593Smuzhiyun 		goto out_pm_disable;
1005*4882a593Smuzhiyun 	}
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	rcar_i2c_write(priv, ICSAR, 0); /* Gen2: must be 0 if not using slave */
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	if (priv->devtype < I2C_RCAR_GEN3) {
1010*4882a593Smuzhiyun 		irqflags |= IRQF_NO_THREAD;
1011*4882a593Smuzhiyun 		irqhandler = rcar_i2c_gen2_irq;
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	if (priv->devtype == I2C_RCAR_GEN3) {
1015*4882a593Smuzhiyun 		priv->rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
1016*4882a593Smuzhiyun 		if (!IS_ERR(priv->rstc)) {
1017*4882a593Smuzhiyun 			ret = reset_control_status(priv->rstc);
1018*4882a593Smuzhiyun 			if (ret < 0)
1019*4882a593Smuzhiyun 				priv->rstc = ERR_PTR(-ENOTSUPP);
1020*4882a593Smuzhiyun 		}
1021*4882a593Smuzhiyun 	}
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	/* Stay always active when multi-master to keep arbitration working */
1024*4882a593Smuzhiyun 	if (of_property_read_bool(dev->of_node, "multi-master"))
1025*4882a593Smuzhiyun 		priv->flags |= ID_P_PM_BLOCKED;
1026*4882a593Smuzhiyun 	else
1027*4882a593Smuzhiyun 		pm_runtime_put(dev);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if (of_property_read_bool(dev->of_node, "smbus"))
1030*4882a593Smuzhiyun 		priv->flags |= ID_P_HOST_NOTIFY;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	ret = platform_get_irq(pdev, 0);
1033*4882a593Smuzhiyun 	if (ret < 0)
1034*4882a593Smuzhiyun 		goto out_pm_put;
1035*4882a593Smuzhiyun 	priv->irq = ret;
1036*4882a593Smuzhiyun 	ret = devm_request_irq(dev, priv->irq, irqhandler, irqflags, dev_name(dev), priv);
1037*4882a593Smuzhiyun 	if (ret < 0) {
1038*4882a593Smuzhiyun 		dev_err(dev, "cannot get irq %d\n", priv->irq);
1039*4882a593Smuzhiyun 		goto out_pm_put;
1040*4882a593Smuzhiyun 	}
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	ret = i2c_add_numbered_adapter(adap);
1045*4882a593Smuzhiyun 	if (ret < 0)
1046*4882a593Smuzhiyun 		goto out_pm_put;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	if (priv->flags & ID_P_HOST_NOTIFY) {
1049*4882a593Smuzhiyun 		priv->host_notify_client = i2c_new_slave_host_notify_device(adap);
1050*4882a593Smuzhiyun 		if (IS_ERR(priv->host_notify_client)) {
1051*4882a593Smuzhiyun 			ret = PTR_ERR(priv->host_notify_client);
1052*4882a593Smuzhiyun 			goto out_del_device;
1053*4882a593Smuzhiyun 		}
1054*4882a593Smuzhiyun 	}
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	dev_info(dev, "probed\n");
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	return 0;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun  out_del_device:
1061*4882a593Smuzhiyun 	i2c_del_adapter(&priv->adap);
1062*4882a593Smuzhiyun  out_pm_put:
1063*4882a593Smuzhiyun 	if (priv->flags & ID_P_PM_BLOCKED)
1064*4882a593Smuzhiyun 		pm_runtime_put(dev);
1065*4882a593Smuzhiyun  out_pm_disable:
1066*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1067*4882a593Smuzhiyun 	return ret;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun 
rcar_i2c_remove(struct platform_device * pdev)1070*4882a593Smuzhiyun static int rcar_i2c_remove(struct platform_device *pdev)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = platform_get_drvdata(pdev);
1073*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	if (priv->host_notify_client)
1076*4882a593Smuzhiyun 		i2c_free_slave_host_notify_device(priv->host_notify_client);
1077*4882a593Smuzhiyun 	i2c_del_adapter(&priv->adap);
1078*4882a593Smuzhiyun 	rcar_i2c_release_dma(priv);
1079*4882a593Smuzhiyun 	if (priv->flags & ID_P_PM_BLOCKED)
1080*4882a593Smuzhiyun 		pm_runtime_put(dev);
1081*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	return 0;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
rcar_i2c_suspend(struct device * dev)1087*4882a593Smuzhiyun static int rcar_i2c_suspend(struct device *dev)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = dev_get_drvdata(dev);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	i2c_mark_adapter_suspended(&priv->adap);
1092*4882a593Smuzhiyun 	return 0;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun 
rcar_i2c_resume(struct device * dev)1095*4882a593Smuzhiyun static int rcar_i2c_resume(struct device *dev)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun 	struct rcar_i2c_priv *priv = dev_get_drvdata(dev);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	i2c_mark_adapter_resumed(&priv->adap);
1100*4882a593Smuzhiyun 	return 0;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun static const struct dev_pm_ops rcar_i2c_pm_ops = {
1104*4882a593Smuzhiyun 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(rcar_i2c_suspend, rcar_i2c_resume)
1105*4882a593Smuzhiyun };
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun #define DEV_PM_OPS (&rcar_i2c_pm_ops)
1108*4882a593Smuzhiyun #else
1109*4882a593Smuzhiyun #define DEV_PM_OPS NULL
1110*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun static struct platform_driver rcar_i2c_driver = {
1113*4882a593Smuzhiyun 	.driver	= {
1114*4882a593Smuzhiyun 		.name	= "i2c-rcar",
1115*4882a593Smuzhiyun 		.of_match_table = rcar_i2c_dt_ids,
1116*4882a593Smuzhiyun 		.pm	= DEV_PM_OPS,
1117*4882a593Smuzhiyun 	},
1118*4882a593Smuzhiyun 	.probe		= rcar_i2c_probe,
1119*4882a593Smuzhiyun 	.remove		= rcar_i2c_remove,
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun module_platform_driver(rcar_i2c_driver);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1125*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas R-Car I2C bus driver");
1126*4882a593Smuzhiyun MODULE_AUTHOR("Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>");
1127