xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-qup.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2009-2013, 2016-2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  * Copyright (c) 2014, Sony Mobile Communications AB.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/acpi.h>
9*4882a593Smuzhiyun #include <linux/atomic.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/dmaengine.h>
13*4882a593Smuzhiyun #include <linux/dmapool.h>
14*4882a593Smuzhiyun #include <linux/dma-mapping.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/scatterlist.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* QUP Registers */
26*4882a593Smuzhiyun #define QUP_CONFIG		0x000
27*4882a593Smuzhiyun #define QUP_STATE		0x004
28*4882a593Smuzhiyun #define QUP_IO_MODE		0x008
29*4882a593Smuzhiyun #define QUP_SW_RESET		0x00c
30*4882a593Smuzhiyun #define QUP_OPERATIONAL		0x018
31*4882a593Smuzhiyun #define QUP_ERROR_FLAGS		0x01c
32*4882a593Smuzhiyun #define QUP_ERROR_FLAGS_EN	0x020
33*4882a593Smuzhiyun #define QUP_OPERATIONAL_MASK	0x028
34*4882a593Smuzhiyun #define QUP_HW_VERSION		0x030
35*4882a593Smuzhiyun #define QUP_MX_OUTPUT_CNT	0x100
36*4882a593Smuzhiyun #define QUP_OUT_FIFO_BASE	0x110
37*4882a593Smuzhiyun #define QUP_MX_WRITE_CNT	0x150
38*4882a593Smuzhiyun #define QUP_MX_INPUT_CNT	0x200
39*4882a593Smuzhiyun #define QUP_MX_READ_CNT		0x208
40*4882a593Smuzhiyun #define QUP_IN_FIFO_BASE	0x218
41*4882a593Smuzhiyun #define QUP_I2C_CLK_CTL		0x400
42*4882a593Smuzhiyun #define QUP_I2C_STATUS		0x404
43*4882a593Smuzhiyun #define QUP_I2C_MASTER_GEN	0x408
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* QUP States and reset values */
46*4882a593Smuzhiyun #define QUP_RESET_STATE		0
47*4882a593Smuzhiyun #define QUP_RUN_STATE		1
48*4882a593Smuzhiyun #define QUP_PAUSE_STATE		3
49*4882a593Smuzhiyun #define QUP_STATE_MASK		3
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define QUP_STATE_VALID		BIT(2)
52*4882a593Smuzhiyun #define QUP_I2C_MAST_GEN	BIT(4)
53*4882a593Smuzhiyun #define QUP_I2C_FLUSH		BIT(6)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define QUP_OPERATIONAL_RESET	0x000ff0
56*4882a593Smuzhiyun #define QUP_I2C_STATUS_RESET	0xfffffc
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* QUP OPERATIONAL FLAGS */
59*4882a593Smuzhiyun #define QUP_I2C_NACK_FLAG	BIT(3)
60*4882a593Smuzhiyun #define QUP_OUT_NOT_EMPTY	BIT(4)
61*4882a593Smuzhiyun #define QUP_IN_NOT_EMPTY	BIT(5)
62*4882a593Smuzhiyun #define QUP_OUT_FULL		BIT(6)
63*4882a593Smuzhiyun #define QUP_OUT_SVC_FLAG	BIT(8)
64*4882a593Smuzhiyun #define QUP_IN_SVC_FLAG		BIT(9)
65*4882a593Smuzhiyun #define QUP_MX_OUTPUT_DONE	BIT(10)
66*4882a593Smuzhiyun #define QUP_MX_INPUT_DONE	BIT(11)
67*4882a593Smuzhiyun #define OUT_BLOCK_WRITE_REQ	BIT(12)
68*4882a593Smuzhiyun #define IN_BLOCK_READ_REQ	BIT(13)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* I2C mini core related values */
71*4882a593Smuzhiyun #define QUP_NO_INPUT		BIT(7)
72*4882a593Smuzhiyun #define QUP_CLOCK_AUTO_GATE	BIT(13)
73*4882a593Smuzhiyun #define I2C_MINI_CORE		(2 << 8)
74*4882a593Smuzhiyun #define I2C_N_VAL		15
75*4882a593Smuzhiyun #define I2C_N_VAL_V2		7
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* Most significant word offset in FIFO port */
78*4882a593Smuzhiyun #define QUP_MSW_SHIFT		(I2C_N_VAL + 1)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* Packing/Unpacking words in FIFOs, and IO modes */
81*4882a593Smuzhiyun #define QUP_OUTPUT_BLK_MODE	(1 << 10)
82*4882a593Smuzhiyun #define QUP_OUTPUT_BAM_MODE	(3 << 10)
83*4882a593Smuzhiyun #define QUP_INPUT_BLK_MODE	(1 << 12)
84*4882a593Smuzhiyun #define QUP_INPUT_BAM_MODE	(3 << 12)
85*4882a593Smuzhiyun #define QUP_BAM_MODE		(QUP_OUTPUT_BAM_MODE | QUP_INPUT_BAM_MODE)
86*4882a593Smuzhiyun #define QUP_UNPACK_EN		BIT(14)
87*4882a593Smuzhiyun #define QUP_PACK_EN		BIT(15)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define QUP_REPACK_EN		(QUP_UNPACK_EN | QUP_PACK_EN)
90*4882a593Smuzhiyun #define QUP_V2_TAGS_EN		1
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define QUP_OUTPUT_BLOCK_SIZE(x)(((x) >> 0) & 0x03)
93*4882a593Smuzhiyun #define QUP_OUTPUT_FIFO_SIZE(x)	(((x) >> 2) & 0x07)
94*4882a593Smuzhiyun #define QUP_INPUT_BLOCK_SIZE(x)	(((x) >> 5) & 0x03)
95*4882a593Smuzhiyun #define QUP_INPUT_FIFO_SIZE(x)	(((x) >> 7) & 0x07)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* QUP tags */
98*4882a593Smuzhiyun #define QUP_TAG_START		(1 << 8)
99*4882a593Smuzhiyun #define QUP_TAG_DATA		(2 << 8)
100*4882a593Smuzhiyun #define QUP_TAG_STOP		(3 << 8)
101*4882a593Smuzhiyun #define QUP_TAG_REC		(4 << 8)
102*4882a593Smuzhiyun #define QUP_BAM_INPUT_EOT		0x93
103*4882a593Smuzhiyun #define QUP_BAM_FLUSH_STOP		0x96
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* QUP v2 tags */
106*4882a593Smuzhiyun #define QUP_TAG_V2_START               0x81
107*4882a593Smuzhiyun #define QUP_TAG_V2_DATAWR              0x82
108*4882a593Smuzhiyun #define QUP_TAG_V2_DATAWR_STOP         0x83
109*4882a593Smuzhiyun #define QUP_TAG_V2_DATARD              0x85
110*4882a593Smuzhiyun #define QUP_TAG_V2_DATARD_NACK         0x86
111*4882a593Smuzhiyun #define QUP_TAG_V2_DATARD_STOP         0x87
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* Status, Error flags */
114*4882a593Smuzhiyun #define I2C_STATUS_WR_BUFFER_FULL	BIT(0)
115*4882a593Smuzhiyun #define I2C_STATUS_BUS_ACTIVE		BIT(8)
116*4882a593Smuzhiyun #define I2C_STATUS_ERROR_MASK		0x38000fc
117*4882a593Smuzhiyun #define QUP_STATUS_ERROR_FLAGS		0x7c
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define QUP_READ_LIMIT			256
120*4882a593Smuzhiyun #define SET_BIT				0x1
121*4882a593Smuzhiyun #define RESET_BIT			0x0
122*4882a593Smuzhiyun #define ONE_BYTE			0x1
123*4882a593Smuzhiyun #define QUP_I2C_MX_CONFIG_DURING_RUN   BIT(31)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* Maximum transfer length for single DMA descriptor */
126*4882a593Smuzhiyun #define MX_TX_RX_LEN			SZ_64K
127*4882a593Smuzhiyun #define MX_BLOCKS			(MX_TX_RX_LEN / QUP_READ_LIMIT)
128*4882a593Smuzhiyun /* Maximum transfer length for all DMA descriptors */
129*4882a593Smuzhiyun #define MX_DMA_TX_RX_LEN		(2 * MX_TX_RX_LEN)
130*4882a593Smuzhiyun #define MX_DMA_BLOCKS			(MX_DMA_TX_RX_LEN / QUP_READ_LIMIT)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun  * Minimum transfer timeout for i2c transfers in seconds. It will be added on
134*4882a593Smuzhiyun  * the top of maximum transfer time calculated from i2c bus speed to compensate
135*4882a593Smuzhiyun  * the overheads.
136*4882a593Smuzhiyun  */
137*4882a593Smuzhiyun #define TOUT_MIN			2
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Default values. Use these if FW query fails */
140*4882a593Smuzhiyun #define DEFAULT_CLK_FREQ I2C_MAX_STANDARD_MODE_FREQ
141*4882a593Smuzhiyun #define DEFAULT_SRC_CLK 20000000
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun  * Max tags length (start, stop and maximum 2 bytes address) for each QUP
145*4882a593Smuzhiyun  * data transfer
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun #define QUP_MAX_TAGS_LEN		4
148*4882a593Smuzhiyun /* Max data length for each DATARD tags */
149*4882a593Smuzhiyun #define RECV_MAX_DATA_LEN		254
150*4882a593Smuzhiyun /* TAG length for DATA READ in RX FIFO  */
151*4882a593Smuzhiyun #define READ_RX_TAGS_LEN		2
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static unsigned int scl_freq;
154*4882a593Smuzhiyun module_param_named(scl_freq, scl_freq, uint, 0444);
155*4882a593Smuzhiyun MODULE_PARM_DESC(scl_freq, "SCL frequency override");
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun  * count: no of blocks
159*4882a593Smuzhiyun  * pos: current block number
160*4882a593Smuzhiyun  * tx_tag_len: tx tag length for current block
161*4882a593Smuzhiyun  * rx_tag_len: rx tag length for current block
162*4882a593Smuzhiyun  * data_len: remaining data length for current message
163*4882a593Smuzhiyun  * cur_blk_len: data length for current block
164*4882a593Smuzhiyun  * total_tx_len: total tx length including tag bytes for current QUP transfer
165*4882a593Smuzhiyun  * total_rx_len: total rx length including tag bytes for current QUP transfer
166*4882a593Smuzhiyun  * tx_fifo_data_pos: current byte number in TX FIFO word
167*4882a593Smuzhiyun  * tx_fifo_free: number of free bytes in current QUP block write.
168*4882a593Smuzhiyun  * rx_fifo_data_pos: current byte number in RX FIFO word
169*4882a593Smuzhiyun  * fifo_available: number of available bytes in RX FIFO for current
170*4882a593Smuzhiyun  *		   QUP block read
171*4882a593Smuzhiyun  * tx_fifo_data: QUP TX FIFO write works on word basis (4 bytes). New byte write
172*4882a593Smuzhiyun  *		 to TX FIFO will be appended in this data and will be written to
173*4882a593Smuzhiyun  *		 TX FIFO when all the 4 bytes are available.
174*4882a593Smuzhiyun  * rx_fifo_data: QUP RX FIFO read works on word basis (4 bytes). This will
175*4882a593Smuzhiyun  *		 contains the 4 bytes of RX data.
176*4882a593Smuzhiyun  * cur_data: pointer to tell cur data position for current message
177*4882a593Smuzhiyun  * cur_tx_tags: pointer to tell cur position in tags
178*4882a593Smuzhiyun  * tx_tags_sent: all tx tag bytes have been written in FIFO word
179*4882a593Smuzhiyun  * send_last_word: for tx FIFO, last word send is pending in current block
180*4882a593Smuzhiyun  * rx_bytes_read: if all the bytes have been read from rx FIFO.
181*4882a593Smuzhiyun  * rx_tags_fetched: all the rx tag bytes have been fetched from rx fifo word
182*4882a593Smuzhiyun  * is_tx_blk_mode: whether tx uses block or FIFO mode in case of non BAM xfer.
183*4882a593Smuzhiyun  * is_rx_blk_mode: whether rx uses block or FIFO mode in case of non BAM xfer.
184*4882a593Smuzhiyun  * tags: contains tx tag bytes for current QUP transfer
185*4882a593Smuzhiyun  */
186*4882a593Smuzhiyun struct qup_i2c_block {
187*4882a593Smuzhiyun 	int		count;
188*4882a593Smuzhiyun 	int		pos;
189*4882a593Smuzhiyun 	int		tx_tag_len;
190*4882a593Smuzhiyun 	int		rx_tag_len;
191*4882a593Smuzhiyun 	int		data_len;
192*4882a593Smuzhiyun 	int		cur_blk_len;
193*4882a593Smuzhiyun 	int		total_tx_len;
194*4882a593Smuzhiyun 	int		total_rx_len;
195*4882a593Smuzhiyun 	int		tx_fifo_data_pos;
196*4882a593Smuzhiyun 	int		tx_fifo_free;
197*4882a593Smuzhiyun 	int		rx_fifo_data_pos;
198*4882a593Smuzhiyun 	int		fifo_available;
199*4882a593Smuzhiyun 	u32		tx_fifo_data;
200*4882a593Smuzhiyun 	u32		rx_fifo_data;
201*4882a593Smuzhiyun 	u8		*cur_data;
202*4882a593Smuzhiyun 	u8		*cur_tx_tags;
203*4882a593Smuzhiyun 	bool		tx_tags_sent;
204*4882a593Smuzhiyun 	bool		send_last_word;
205*4882a593Smuzhiyun 	bool		rx_tags_fetched;
206*4882a593Smuzhiyun 	bool		rx_bytes_read;
207*4882a593Smuzhiyun 	bool		is_tx_blk_mode;
208*4882a593Smuzhiyun 	bool		is_rx_blk_mode;
209*4882a593Smuzhiyun 	u8		tags[6];
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun struct qup_i2c_tag {
213*4882a593Smuzhiyun 	u8 *start;
214*4882a593Smuzhiyun 	dma_addr_t addr;
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun struct qup_i2c_bam {
218*4882a593Smuzhiyun 	struct	qup_i2c_tag tag;
219*4882a593Smuzhiyun 	struct	dma_chan *dma;
220*4882a593Smuzhiyun 	struct	scatterlist *sg;
221*4882a593Smuzhiyun 	unsigned int sg_cnt;
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun struct qup_i2c_dev {
225*4882a593Smuzhiyun 	struct device		*dev;
226*4882a593Smuzhiyun 	void __iomem		*base;
227*4882a593Smuzhiyun 	int			irq;
228*4882a593Smuzhiyun 	struct clk		*clk;
229*4882a593Smuzhiyun 	struct clk		*pclk;
230*4882a593Smuzhiyun 	struct i2c_adapter	adap;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	int			clk_ctl;
233*4882a593Smuzhiyun 	int			out_fifo_sz;
234*4882a593Smuzhiyun 	int			in_fifo_sz;
235*4882a593Smuzhiyun 	int			out_blk_sz;
236*4882a593Smuzhiyun 	int			in_blk_sz;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	int			blk_xfer_limit;
239*4882a593Smuzhiyun 	unsigned long		one_byte_t;
240*4882a593Smuzhiyun 	unsigned long		xfer_timeout;
241*4882a593Smuzhiyun 	struct qup_i2c_block	blk;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	struct i2c_msg		*msg;
244*4882a593Smuzhiyun 	/* Current posion in user message buffer */
245*4882a593Smuzhiyun 	int			pos;
246*4882a593Smuzhiyun 	/* I2C protocol errors */
247*4882a593Smuzhiyun 	u32			bus_err;
248*4882a593Smuzhiyun 	/* QUP core errors */
249*4882a593Smuzhiyun 	u32			qup_err;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* To check if this is the last msg */
252*4882a593Smuzhiyun 	bool			is_last;
253*4882a593Smuzhiyun 	bool			is_smbus_read;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* To configure when bus is in run state */
256*4882a593Smuzhiyun 	u32			config_run;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* dma parameters */
259*4882a593Smuzhiyun 	bool			is_dma;
260*4882a593Smuzhiyun 	/* To check if the current transfer is using DMA */
261*4882a593Smuzhiyun 	bool			use_dma;
262*4882a593Smuzhiyun 	unsigned int		max_xfer_sg_len;
263*4882a593Smuzhiyun 	unsigned int		tag_buf_pos;
264*4882a593Smuzhiyun 	/* The threshold length above which block mode will be used */
265*4882a593Smuzhiyun 	unsigned int		blk_mode_threshold;
266*4882a593Smuzhiyun 	struct			dma_pool *dpool;
267*4882a593Smuzhiyun 	struct			qup_i2c_tag start_tag;
268*4882a593Smuzhiyun 	struct			qup_i2c_bam brx;
269*4882a593Smuzhiyun 	struct			qup_i2c_bam btx;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	struct completion	xfer;
272*4882a593Smuzhiyun 	/* function to write data in tx fifo */
273*4882a593Smuzhiyun 	void (*write_tx_fifo)(struct qup_i2c_dev *qup);
274*4882a593Smuzhiyun 	/* function to read data from rx fifo */
275*4882a593Smuzhiyun 	void (*read_rx_fifo)(struct qup_i2c_dev *qup);
276*4882a593Smuzhiyun 	/* function to write tags in tx fifo for i2c read transfer */
277*4882a593Smuzhiyun 	void (*write_rx_tags)(struct qup_i2c_dev *qup);
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
qup_i2c_interrupt(int irq,void * dev)280*4882a593Smuzhiyun static irqreturn_t qup_i2c_interrupt(int irq, void *dev)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct qup_i2c_dev *qup = dev;
283*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
284*4882a593Smuzhiyun 	u32 bus_err;
285*4882a593Smuzhiyun 	u32 qup_err;
286*4882a593Smuzhiyun 	u32 opflags;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	bus_err = readl(qup->base + QUP_I2C_STATUS);
289*4882a593Smuzhiyun 	qup_err = readl(qup->base + QUP_ERROR_FLAGS);
290*4882a593Smuzhiyun 	opflags = readl(qup->base + QUP_OPERATIONAL);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (!qup->msg) {
293*4882a593Smuzhiyun 		/* Clear Error interrupt */
294*4882a593Smuzhiyun 		writel(QUP_RESET_STATE, qup->base + QUP_STATE);
295*4882a593Smuzhiyun 		return IRQ_HANDLED;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	bus_err &= I2C_STATUS_ERROR_MASK;
299*4882a593Smuzhiyun 	qup_err &= QUP_STATUS_ERROR_FLAGS;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* Clear the error bits in QUP_ERROR_FLAGS */
302*4882a593Smuzhiyun 	if (qup_err)
303*4882a593Smuzhiyun 		writel(qup_err, qup->base + QUP_ERROR_FLAGS);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* Clear the error bits in QUP_I2C_STATUS */
306*4882a593Smuzhiyun 	if (bus_err)
307*4882a593Smuzhiyun 		writel(bus_err, qup->base + QUP_I2C_STATUS);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/*
310*4882a593Smuzhiyun 	 * Check for BAM mode and returns if already error has come for current
311*4882a593Smuzhiyun 	 * transfer. In Error case, sometimes, QUP generates more than one
312*4882a593Smuzhiyun 	 * interrupt.
313*4882a593Smuzhiyun 	 */
314*4882a593Smuzhiyun 	if (qup->use_dma && (qup->qup_err || qup->bus_err))
315*4882a593Smuzhiyun 		return IRQ_HANDLED;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Reset the QUP State in case of error */
318*4882a593Smuzhiyun 	if (qup_err || bus_err) {
319*4882a593Smuzhiyun 		/*
320*4882a593Smuzhiyun 		 * Don’t reset the QUP state in case of BAM mode. The BAM
321*4882a593Smuzhiyun 		 * flush operation needs to be scheduled in transfer function
322*4882a593Smuzhiyun 		 * which will clear the remaining schedule descriptors in BAM
323*4882a593Smuzhiyun 		 * HW FIFO and generates the BAM interrupt.
324*4882a593Smuzhiyun 		 */
325*4882a593Smuzhiyun 		if (!qup->use_dma)
326*4882a593Smuzhiyun 			writel(QUP_RESET_STATE, qup->base + QUP_STATE);
327*4882a593Smuzhiyun 		goto done;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (opflags & QUP_OUT_SVC_FLAG) {
331*4882a593Smuzhiyun 		writel(QUP_OUT_SVC_FLAG, qup->base + QUP_OPERATIONAL);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		if (opflags & OUT_BLOCK_WRITE_REQ) {
334*4882a593Smuzhiyun 			blk->tx_fifo_free += qup->out_blk_sz;
335*4882a593Smuzhiyun 			if (qup->msg->flags & I2C_M_RD)
336*4882a593Smuzhiyun 				qup->write_rx_tags(qup);
337*4882a593Smuzhiyun 			else
338*4882a593Smuzhiyun 				qup->write_tx_fifo(qup);
339*4882a593Smuzhiyun 		}
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (opflags & QUP_IN_SVC_FLAG) {
343*4882a593Smuzhiyun 		writel(QUP_IN_SVC_FLAG, qup->base + QUP_OPERATIONAL);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 		if (!blk->is_rx_blk_mode) {
346*4882a593Smuzhiyun 			blk->fifo_available += qup->in_fifo_sz;
347*4882a593Smuzhiyun 			qup->read_rx_fifo(qup);
348*4882a593Smuzhiyun 		} else if (opflags & IN_BLOCK_READ_REQ) {
349*4882a593Smuzhiyun 			blk->fifo_available += qup->in_blk_sz;
350*4882a593Smuzhiyun 			qup->read_rx_fifo(qup);
351*4882a593Smuzhiyun 		}
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (qup->msg->flags & I2C_M_RD) {
355*4882a593Smuzhiyun 		if (!blk->rx_bytes_read)
356*4882a593Smuzhiyun 			return IRQ_HANDLED;
357*4882a593Smuzhiyun 	} else {
358*4882a593Smuzhiyun 		/*
359*4882a593Smuzhiyun 		 * Ideally, QUP_MAX_OUTPUT_DONE_FLAG should be checked
360*4882a593Smuzhiyun 		 * for FIFO mode also. But, QUP_MAX_OUTPUT_DONE_FLAG lags
361*4882a593Smuzhiyun 		 * behind QUP_OUTPUT_SERVICE_FLAG sometimes. The only reason
362*4882a593Smuzhiyun 		 * of interrupt for write message in FIFO mode is
363*4882a593Smuzhiyun 		 * QUP_MAX_OUTPUT_DONE_FLAG condition.
364*4882a593Smuzhiyun 		 */
365*4882a593Smuzhiyun 		if (blk->is_tx_blk_mode && !(opflags & QUP_MX_OUTPUT_DONE))
366*4882a593Smuzhiyun 			return IRQ_HANDLED;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun done:
370*4882a593Smuzhiyun 	qup->qup_err = qup_err;
371*4882a593Smuzhiyun 	qup->bus_err = bus_err;
372*4882a593Smuzhiyun 	complete(&qup->xfer);
373*4882a593Smuzhiyun 	return IRQ_HANDLED;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
qup_i2c_poll_state_mask(struct qup_i2c_dev * qup,u32 req_state,u32 req_mask)376*4882a593Smuzhiyun static int qup_i2c_poll_state_mask(struct qup_i2c_dev *qup,
377*4882a593Smuzhiyun 				   u32 req_state, u32 req_mask)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	int retries = 1;
380*4882a593Smuzhiyun 	u32 state;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/*
383*4882a593Smuzhiyun 	 * State transition takes 3 AHB clocks cycles + 3 I2C master clock
384*4882a593Smuzhiyun 	 * cycles. So retry once after a 1uS delay.
385*4882a593Smuzhiyun 	 */
386*4882a593Smuzhiyun 	do {
387*4882a593Smuzhiyun 		state = readl(qup->base + QUP_STATE);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		if (state & QUP_STATE_VALID &&
390*4882a593Smuzhiyun 		    (state & req_mask) == req_state)
391*4882a593Smuzhiyun 			return 0;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 		udelay(1);
394*4882a593Smuzhiyun 	} while (retries--);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return -ETIMEDOUT;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
qup_i2c_poll_state(struct qup_i2c_dev * qup,u32 req_state)399*4882a593Smuzhiyun static int qup_i2c_poll_state(struct qup_i2c_dev *qup, u32 req_state)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	return qup_i2c_poll_state_mask(qup, req_state, QUP_STATE_MASK);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
qup_i2c_flush(struct qup_i2c_dev * qup)404*4882a593Smuzhiyun static void qup_i2c_flush(struct qup_i2c_dev *qup)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	u32 val = readl(qup->base + QUP_STATE);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	val |= QUP_I2C_FLUSH;
409*4882a593Smuzhiyun 	writel(val, qup->base + QUP_STATE);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
qup_i2c_poll_state_valid(struct qup_i2c_dev * qup)412*4882a593Smuzhiyun static int qup_i2c_poll_state_valid(struct qup_i2c_dev *qup)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	return qup_i2c_poll_state_mask(qup, 0, 0);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
qup_i2c_poll_state_i2c_master(struct qup_i2c_dev * qup)417*4882a593Smuzhiyun static int qup_i2c_poll_state_i2c_master(struct qup_i2c_dev *qup)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	return qup_i2c_poll_state_mask(qup, QUP_I2C_MAST_GEN, QUP_I2C_MAST_GEN);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
qup_i2c_change_state(struct qup_i2c_dev * qup,u32 state)422*4882a593Smuzhiyun static int qup_i2c_change_state(struct qup_i2c_dev *qup, u32 state)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	if (qup_i2c_poll_state_valid(qup) != 0)
425*4882a593Smuzhiyun 		return -EIO;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	writel(state, qup->base + QUP_STATE);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (qup_i2c_poll_state(qup, state) != 0)
430*4882a593Smuzhiyun 		return -EIO;
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun /* Check if I2C bus returns to IDLE state */
qup_i2c_bus_active(struct qup_i2c_dev * qup,int len)435*4882a593Smuzhiyun static int qup_i2c_bus_active(struct qup_i2c_dev *qup, int len)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	unsigned long timeout;
438*4882a593Smuzhiyun 	u32 status;
439*4882a593Smuzhiyun 	int ret = 0;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	timeout = jiffies + len * 4;
442*4882a593Smuzhiyun 	for (;;) {
443*4882a593Smuzhiyun 		status = readl(qup->base + QUP_I2C_STATUS);
444*4882a593Smuzhiyun 		if (!(status & I2C_STATUS_BUS_ACTIVE))
445*4882a593Smuzhiyun 			break;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
448*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 		usleep_range(len, len * 2);
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	return ret;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
qup_i2c_write_tx_fifo_v1(struct qup_i2c_dev * qup)456*4882a593Smuzhiyun static void qup_i2c_write_tx_fifo_v1(struct qup_i2c_dev *qup)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
459*4882a593Smuzhiyun 	struct i2c_msg *msg = qup->msg;
460*4882a593Smuzhiyun 	u32 addr = i2c_8bit_addr_from_msg(msg);
461*4882a593Smuzhiyun 	u32 qup_tag;
462*4882a593Smuzhiyun 	int idx;
463*4882a593Smuzhiyun 	u32 val;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (qup->pos == 0) {
466*4882a593Smuzhiyun 		val = QUP_TAG_START | addr;
467*4882a593Smuzhiyun 		idx = 1;
468*4882a593Smuzhiyun 		blk->tx_fifo_free--;
469*4882a593Smuzhiyun 	} else {
470*4882a593Smuzhiyun 		val = 0;
471*4882a593Smuzhiyun 		idx = 0;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	while (blk->tx_fifo_free && qup->pos < msg->len) {
475*4882a593Smuzhiyun 		if (qup->pos == msg->len - 1)
476*4882a593Smuzhiyun 			qup_tag = QUP_TAG_STOP;
477*4882a593Smuzhiyun 		else
478*4882a593Smuzhiyun 			qup_tag = QUP_TAG_DATA;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 		if (idx & 1)
481*4882a593Smuzhiyun 			val |= (qup_tag | msg->buf[qup->pos]) << QUP_MSW_SHIFT;
482*4882a593Smuzhiyun 		else
483*4882a593Smuzhiyun 			val = qup_tag | msg->buf[qup->pos];
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		/* Write out the pair and the last odd value */
486*4882a593Smuzhiyun 		if (idx & 1 || qup->pos == msg->len - 1)
487*4882a593Smuzhiyun 			writel(val, qup->base + QUP_OUT_FIFO_BASE);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 		qup->pos++;
490*4882a593Smuzhiyun 		idx++;
491*4882a593Smuzhiyun 		blk->tx_fifo_free--;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
qup_i2c_set_blk_data(struct qup_i2c_dev * qup,struct i2c_msg * msg)495*4882a593Smuzhiyun static void qup_i2c_set_blk_data(struct qup_i2c_dev *qup,
496*4882a593Smuzhiyun 				 struct i2c_msg *msg)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	qup->blk.pos = 0;
499*4882a593Smuzhiyun 	qup->blk.data_len = msg->len;
500*4882a593Smuzhiyun 	qup->blk.count = DIV_ROUND_UP(msg->len, qup->blk_xfer_limit);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
qup_i2c_get_data_len(struct qup_i2c_dev * qup)503*4882a593Smuzhiyun static int qup_i2c_get_data_len(struct qup_i2c_dev *qup)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	int data_len;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	if (qup->blk.data_len > qup->blk_xfer_limit)
508*4882a593Smuzhiyun 		data_len = qup->blk_xfer_limit;
509*4882a593Smuzhiyun 	else
510*4882a593Smuzhiyun 		data_len = qup->blk.data_len;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	return data_len;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
qup_i2c_check_msg_len(struct i2c_msg * msg)515*4882a593Smuzhiyun static bool qup_i2c_check_msg_len(struct i2c_msg *msg)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	return ((msg->flags & I2C_M_RD) && (msg->flags & I2C_M_RECV_LEN));
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
qup_i2c_set_tags_smb(u16 addr,u8 * tags,struct qup_i2c_dev * qup,struct i2c_msg * msg)520*4882a593Smuzhiyun static int qup_i2c_set_tags_smb(u16 addr, u8 *tags, struct qup_i2c_dev *qup,
521*4882a593Smuzhiyun 			struct i2c_msg *msg)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	int len = 0;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (qup->is_smbus_read) {
526*4882a593Smuzhiyun 		tags[len++] = QUP_TAG_V2_DATARD_STOP;
527*4882a593Smuzhiyun 		tags[len++] = qup_i2c_get_data_len(qup);
528*4882a593Smuzhiyun 	} else {
529*4882a593Smuzhiyun 		tags[len++] = QUP_TAG_V2_START;
530*4882a593Smuzhiyun 		tags[len++] = addr & 0xff;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 		if (msg->flags & I2C_M_TEN)
533*4882a593Smuzhiyun 			tags[len++] = addr >> 8;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 		tags[len++] = QUP_TAG_V2_DATARD;
536*4882a593Smuzhiyun 		/* Read 1 byte indicating the length of the SMBus message */
537*4882a593Smuzhiyun 		tags[len++] = 1;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 	return len;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
qup_i2c_set_tags(u8 * tags,struct qup_i2c_dev * qup,struct i2c_msg * msg)542*4882a593Smuzhiyun static int qup_i2c_set_tags(u8 *tags, struct qup_i2c_dev *qup,
543*4882a593Smuzhiyun 			    struct i2c_msg *msg)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	u16 addr = i2c_8bit_addr_from_msg(msg);
546*4882a593Smuzhiyun 	int len = 0;
547*4882a593Smuzhiyun 	int data_len;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	int last = (qup->blk.pos == (qup->blk.count - 1)) && (qup->is_last);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* Handle tags for SMBus block read */
552*4882a593Smuzhiyun 	if (qup_i2c_check_msg_len(msg))
553*4882a593Smuzhiyun 		return qup_i2c_set_tags_smb(addr, tags, qup, msg);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	if (qup->blk.pos == 0) {
556*4882a593Smuzhiyun 		tags[len++] = QUP_TAG_V2_START;
557*4882a593Smuzhiyun 		tags[len++] = addr & 0xff;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 		if (msg->flags & I2C_M_TEN)
560*4882a593Smuzhiyun 			tags[len++] = addr >> 8;
561*4882a593Smuzhiyun 	}
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* Send _STOP commands for the last block */
564*4882a593Smuzhiyun 	if (last) {
565*4882a593Smuzhiyun 		if (msg->flags & I2C_M_RD)
566*4882a593Smuzhiyun 			tags[len++] = QUP_TAG_V2_DATARD_STOP;
567*4882a593Smuzhiyun 		else
568*4882a593Smuzhiyun 			tags[len++] = QUP_TAG_V2_DATAWR_STOP;
569*4882a593Smuzhiyun 	} else {
570*4882a593Smuzhiyun 		if (msg->flags & I2C_M_RD)
571*4882a593Smuzhiyun 			tags[len++] = qup->blk.pos == (qup->blk.count - 1) ?
572*4882a593Smuzhiyun 				      QUP_TAG_V2_DATARD_NACK :
573*4882a593Smuzhiyun 				      QUP_TAG_V2_DATARD;
574*4882a593Smuzhiyun 		else
575*4882a593Smuzhiyun 			tags[len++] = QUP_TAG_V2_DATAWR;
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	data_len = qup_i2c_get_data_len(qup);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	/* 0 implies 256 bytes */
581*4882a593Smuzhiyun 	if (data_len == QUP_READ_LIMIT)
582*4882a593Smuzhiyun 		tags[len++] = 0;
583*4882a593Smuzhiyun 	else
584*4882a593Smuzhiyun 		tags[len++] = data_len;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	return len;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 
qup_i2c_bam_cb(void * data)590*4882a593Smuzhiyun static void qup_i2c_bam_cb(void *data)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct qup_i2c_dev *qup = data;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	complete(&qup->xfer);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
qup_sg_set_buf(struct scatterlist * sg,void * buf,unsigned int buflen,struct qup_i2c_dev * qup,int dir)597*4882a593Smuzhiyun static int qup_sg_set_buf(struct scatterlist *sg, void *buf,
598*4882a593Smuzhiyun 			  unsigned int buflen, struct qup_i2c_dev *qup,
599*4882a593Smuzhiyun 			  int dir)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	int ret;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	sg_set_buf(sg, buf, buflen);
604*4882a593Smuzhiyun 	ret = dma_map_sg(qup->dev, sg, 1, dir);
605*4882a593Smuzhiyun 	if (!ret)
606*4882a593Smuzhiyun 		return -EINVAL;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	return 0;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
qup_i2c_rel_dma(struct qup_i2c_dev * qup)611*4882a593Smuzhiyun static void qup_i2c_rel_dma(struct qup_i2c_dev *qup)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun 	if (qup->btx.dma)
614*4882a593Smuzhiyun 		dma_release_channel(qup->btx.dma);
615*4882a593Smuzhiyun 	if (qup->brx.dma)
616*4882a593Smuzhiyun 		dma_release_channel(qup->brx.dma);
617*4882a593Smuzhiyun 	qup->btx.dma = NULL;
618*4882a593Smuzhiyun 	qup->brx.dma = NULL;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
qup_i2c_req_dma(struct qup_i2c_dev * qup)621*4882a593Smuzhiyun static int qup_i2c_req_dma(struct qup_i2c_dev *qup)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	int err;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	if (!qup->btx.dma) {
626*4882a593Smuzhiyun 		qup->btx.dma = dma_request_chan(qup->dev, "tx");
627*4882a593Smuzhiyun 		if (IS_ERR(qup->btx.dma)) {
628*4882a593Smuzhiyun 			err = PTR_ERR(qup->btx.dma);
629*4882a593Smuzhiyun 			qup->btx.dma = NULL;
630*4882a593Smuzhiyun 			dev_err(qup->dev, "\n tx channel not available");
631*4882a593Smuzhiyun 			return err;
632*4882a593Smuzhiyun 		}
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (!qup->brx.dma) {
636*4882a593Smuzhiyun 		qup->brx.dma = dma_request_chan(qup->dev, "rx");
637*4882a593Smuzhiyun 		if (IS_ERR(qup->brx.dma)) {
638*4882a593Smuzhiyun 			dev_err(qup->dev, "\n rx channel not available");
639*4882a593Smuzhiyun 			err = PTR_ERR(qup->brx.dma);
640*4882a593Smuzhiyun 			qup->brx.dma = NULL;
641*4882a593Smuzhiyun 			qup_i2c_rel_dma(qup);
642*4882a593Smuzhiyun 			return err;
643*4882a593Smuzhiyun 		}
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 	return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
qup_i2c_bam_make_desc(struct qup_i2c_dev * qup,struct i2c_msg * msg)648*4882a593Smuzhiyun static int qup_i2c_bam_make_desc(struct qup_i2c_dev *qup, struct i2c_msg *msg)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	int ret = 0, limit = QUP_READ_LIMIT;
651*4882a593Smuzhiyun 	u32 len = 0, blocks, rem;
652*4882a593Smuzhiyun 	u32 i = 0, tlen, tx_len = 0;
653*4882a593Smuzhiyun 	u8 *tags;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	qup->blk_xfer_limit = QUP_READ_LIMIT;
656*4882a593Smuzhiyun 	qup_i2c_set_blk_data(qup, msg);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	blocks = qup->blk.count;
659*4882a593Smuzhiyun 	rem = msg->len - (blocks - 1) * limit;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (msg->flags & I2C_M_RD) {
662*4882a593Smuzhiyun 		while (qup->blk.pos < blocks) {
663*4882a593Smuzhiyun 			tlen = (i == (blocks - 1)) ? rem : limit;
664*4882a593Smuzhiyun 			tags = &qup->start_tag.start[qup->tag_buf_pos + len];
665*4882a593Smuzhiyun 			len += qup_i2c_set_tags(tags, qup, msg);
666*4882a593Smuzhiyun 			qup->blk.data_len -= tlen;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 			/* scratch buf to read the start and len tags */
669*4882a593Smuzhiyun 			ret = qup_sg_set_buf(&qup->brx.sg[qup->brx.sg_cnt++],
670*4882a593Smuzhiyun 					     &qup->brx.tag.start[0],
671*4882a593Smuzhiyun 					     2, qup, DMA_FROM_DEVICE);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 			if (ret)
674*4882a593Smuzhiyun 				return ret;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 			ret = qup_sg_set_buf(&qup->brx.sg[qup->brx.sg_cnt++],
677*4882a593Smuzhiyun 					     &msg->buf[limit * i],
678*4882a593Smuzhiyun 					     tlen, qup,
679*4882a593Smuzhiyun 					     DMA_FROM_DEVICE);
680*4882a593Smuzhiyun 			if (ret)
681*4882a593Smuzhiyun 				return ret;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 			i++;
684*4882a593Smuzhiyun 			qup->blk.pos = i;
685*4882a593Smuzhiyun 		}
686*4882a593Smuzhiyun 		ret = qup_sg_set_buf(&qup->btx.sg[qup->btx.sg_cnt++],
687*4882a593Smuzhiyun 				     &qup->start_tag.start[qup->tag_buf_pos],
688*4882a593Smuzhiyun 				     len, qup, DMA_TO_DEVICE);
689*4882a593Smuzhiyun 		if (ret)
690*4882a593Smuzhiyun 			return ret;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 		qup->tag_buf_pos += len;
693*4882a593Smuzhiyun 	} else {
694*4882a593Smuzhiyun 		while (qup->blk.pos < blocks) {
695*4882a593Smuzhiyun 			tlen = (i == (blocks - 1)) ? rem : limit;
696*4882a593Smuzhiyun 			tags = &qup->start_tag.start[qup->tag_buf_pos + tx_len];
697*4882a593Smuzhiyun 			len = qup_i2c_set_tags(tags, qup, msg);
698*4882a593Smuzhiyun 			qup->blk.data_len -= tlen;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 			ret = qup_sg_set_buf(&qup->btx.sg[qup->btx.sg_cnt++],
701*4882a593Smuzhiyun 					     tags, len,
702*4882a593Smuzhiyun 					     qup, DMA_TO_DEVICE);
703*4882a593Smuzhiyun 			if (ret)
704*4882a593Smuzhiyun 				return ret;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 			tx_len += len;
707*4882a593Smuzhiyun 			ret = qup_sg_set_buf(&qup->btx.sg[qup->btx.sg_cnt++],
708*4882a593Smuzhiyun 					     &msg->buf[limit * i],
709*4882a593Smuzhiyun 					     tlen, qup, DMA_TO_DEVICE);
710*4882a593Smuzhiyun 			if (ret)
711*4882a593Smuzhiyun 				return ret;
712*4882a593Smuzhiyun 			i++;
713*4882a593Smuzhiyun 			qup->blk.pos = i;
714*4882a593Smuzhiyun 		}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		qup->tag_buf_pos += tx_len;
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
qup_i2c_bam_schedule_desc(struct qup_i2c_dev * qup)722*4882a593Smuzhiyun static int qup_i2c_bam_schedule_desc(struct qup_i2c_dev *qup)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txd, *rxd = NULL;
725*4882a593Smuzhiyun 	int ret = 0;
726*4882a593Smuzhiyun 	dma_cookie_t cookie_rx, cookie_tx;
727*4882a593Smuzhiyun 	u32 len = 0;
728*4882a593Smuzhiyun 	u32 tx_cnt = qup->btx.sg_cnt, rx_cnt = qup->brx.sg_cnt;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	/* schedule the EOT and FLUSH I2C tags */
731*4882a593Smuzhiyun 	len = 1;
732*4882a593Smuzhiyun 	if (rx_cnt) {
733*4882a593Smuzhiyun 		qup->btx.tag.start[0] = QUP_BAM_INPUT_EOT;
734*4882a593Smuzhiyun 		len++;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 		/* scratch buf to read the BAM EOT FLUSH tags */
737*4882a593Smuzhiyun 		ret = qup_sg_set_buf(&qup->brx.sg[rx_cnt++],
738*4882a593Smuzhiyun 				     &qup->brx.tag.start[0],
739*4882a593Smuzhiyun 				     1, qup, DMA_FROM_DEVICE);
740*4882a593Smuzhiyun 		if (ret)
741*4882a593Smuzhiyun 			return ret;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	qup->btx.tag.start[len - 1] = QUP_BAM_FLUSH_STOP;
745*4882a593Smuzhiyun 	ret = qup_sg_set_buf(&qup->btx.sg[tx_cnt++], &qup->btx.tag.start[0],
746*4882a593Smuzhiyun 			     len, qup, DMA_TO_DEVICE);
747*4882a593Smuzhiyun 	if (ret)
748*4882a593Smuzhiyun 		return ret;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	txd = dmaengine_prep_slave_sg(qup->btx.dma, qup->btx.sg, tx_cnt,
751*4882a593Smuzhiyun 				      DMA_MEM_TO_DEV,
752*4882a593Smuzhiyun 				      DMA_PREP_INTERRUPT | DMA_PREP_FENCE);
753*4882a593Smuzhiyun 	if (!txd) {
754*4882a593Smuzhiyun 		dev_err(qup->dev, "failed to get tx desc\n");
755*4882a593Smuzhiyun 		ret = -EINVAL;
756*4882a593Smuzhiyun 		goto desc_err;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (!rx_cnt) {
760*4882a593Smuzhiyun 		txd->callback = qup_i2c_bam_cb;
761*4882a593Smuzhiyun 		txd->callback_param = qup;
762*4882a593Smuzhiyun 	}
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	cookie_tx = dmaengine_submit(txd);
765*4882a593Smuzhiyun 	if (dma_submit_error(cookie_tx)) {
766*4882a593Smuzhiyun 		ret = -EINVAL;
767*4882a593Smuzhiyun 		goto desc_err;
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	dma_async_issue_pending(qup->btx.dma);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	if (rx_cnt) {
773*4882a593Smuzhiyun 		rxd = dmaengine_prep_slave_sg(qup->brx.dma, qup->brx.sg,
774*4882a593Smuzhiyun 					      rx_cnt, DMA_DEV_TO_MEM,
775*4882a593Smuzhiyun 					      DMA_PREP_INTERRUPT);
776*4882a593Smuzhiyun 		if (!rxd) {
777*4882a593Smuzhiyun 			dev_err(qup->dev, "failed to get rx desc\n");
778*4882a593Smuzhiyun 			ret = -EINVAL;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 			/* abort TX descriptors */
781*4882a593Smuzhiyun 			dmaengine_terminate_all(qup->btx.dma);
782*4882a593Smuzhiyun 			goto desc_err;
783*4882a593Smuzhiyun 		}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		rxd->callback = qup_i2c_bam_cb;
786*4882a593Smuzhiyun 		rxd->callback_param = qup;
787*4882a593Smuzhiyun 		cookie_rx = dmaengine_submit(rxd);
788*4882a593Smuzhiyun 		if (dma_submit_error(cookie_rx)) {
789*4882a593Smuzhiyun 			ret = -EINVAL;
790*4882a593Smuzhiyun 			goto desc_err;
791*4882a593Smuzhiyun 		}
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 		dma_async_issue_pending(qup->brx.dma);
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&qup->xfer, qup->xfer_timeout)) {
797*4882a593Smuzhiyun 		dev_err(qup->dev, "normal trans timed out\n");
798*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
799*4882a593Smuzhiyun 	}
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	if (ret || qup->bus_err || qup->qup_err) {
802*4882a593Smuzhiyun 		reinit_completion(&qup->xfer);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 		ret = qup_i2c_change_state(qup, QUP_RUN_STATE);
805*4882a593Smuzhiyun 		if (ret) {
806*4882a593Smuzhiyun 			dev_err(qup->dev, "change to run state timed out");
807*4882a593Smuzhiyun 			goto desc_err;
808*4882a593Smuzhiyun 		}
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 		qup_i2c_flush(qup);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 		/* wait for remaining interrupts to occur */
813*4882a593Smuzhiyun 		if (!wait_for_completion_timeout(&qup->xfer, HZ))
814*4882a593Smuzhiyun 			dev_err(qup->dev, "flush timed out\n");
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 		ret =  (qup->bus_err & QUP_I2C_NACK_FLAG) ? -ENXIO : -EIO;
817*4882a593Smuzhiyun 	}
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun desc_err:
820*4882a593Smuzhiyun 	dma_unmap_sg(qup->dev, qup->btx.sg, tx_cnt, DMA_TO_DEVICE);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	if (rx_cnt)
823*4882a593Smuzhiyun 		dma_unmap_sg(qup->dev, qup->brx.sg, rx_cnt,
824*4882a593Smuzhiyun 			     DMA_FROM_DEVICE);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return ret;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
qup_i2c_bam_clear_tag_buffers(struct qup_i2c_dev * qup)829*4882a593Smuzhiyun static void qup_i2c_bam_clear_tag_buffers(struct qup_i2c_dev *qup)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	qup->btx.sg_cnt = 0;
832*4882a593Smuzhiyun 	qup->brx.sg_cnt = 0;
833*4882a593Smuzhiyun 	qup->tag_buf_pos = 0;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
qup_i2c_bam_xfer(struct i2c_adapter * adap,struct i2c_msg * msg,int num)836*4882a593Smuzhiyun static int qup_i2c_bam_xfer(struct i2c_adapter *adap, struct i2c_msg *msg,
837*4882a593Smuzhiyun 			    int num)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	struct qup_i2c_dev *qup = i2c_get_adapdata(adap);
840*4882a593Smuzhiyun 	int ret = 0;
841*4882a593Smuzhiyun 	int idx = 0;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	enable_irq(qup->irq);
844*4882a593Smuzhiyun 	ret = qup_i2c_req_dma(qup);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	if (ret)
847*4882a593Smuzhiyun 		goto out;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	writel(0, qup->base + QUP_MX_INPUT_CNT);
850*4882a593Smuzhiyun 	writel(0, qup->base + QUP_MX_OUTPUT_CNT);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	/* set BAM mode */
853*4882a593Smuzhiyun 	writel(QUP_REPACK_EN | QUP_BAM_MODE, qup->base + QUP_IO_MODE);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* mask fifo irqs */
856*4882a593Smuzhiyun 	writel((0x3 << 8), qup->base + QUP_OPERATIONAL_MASK);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	/* set RUN STATE */
859*4882a593Smuzhiyun 	ret = qup_i2c_change_state(qup, QUP_RUN_STATE);
860*4882a593Smuzhiyun 	if (ret)
861*4882a593Smuzhiyun 		goto out;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	writel(qup->clk_ctl, qup->base + QUP_I2C_CLK_CTL);
864*4882a593Smuzhiyun 	qup_i2c_bam_clear_tag_buffers(qup);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	for (idx = 0; idx < num; idx++) {
867*4882a593Smuzhiyun 		qup->msg = msg + idx;
868*4882a593Smuzhiyun 		qup->is_last = idx == (num - 1);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 		ret = qup_i2c_bam_make_desc(qup, qup->msg);
871*4882a593Smuzhiyun 		if (ret)
872*4882a593Smuzhiyun 			break;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 		/*
875*4882a593Smuzhiyun 		 * Make DMA descriptor and schedule the BAM transfer if its
876*4882a593Smuzhiyun 		 * already crossed the maximum length. Since the memory for all
877*4882a593Smuzhiyun 		 * tags buffers have been taken for 2 maximum possible
878*4882a593Smuzhiyun 		 * transfers length so it will never cross the buffer actual
879*4882a593Smuzhiyun 		 * length.
880*4882a593Smuzhiyun 		 */
881*4882a593Smuzhiyun 		if (qup->btx.sg_cnt > qup->max_xfer_sg_len ||
882*4882a593Smuzhiyun 		    qup->brx.sg_cnt > qup->max_xfer_sg_len ||
883*4882a593Smuzhiyun 		    qup->is_last) {
884*4882a593Smuzhiyun 			ret = qup_i2c_bam_schedule_desc(qup);
885*4882a593Smuzhiyun 			if (ret)
886*4882a593Smuzhiyun 				break;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 			qup_i2c_bam_clear_tag_buffers(qup);
889*4882a593Smuzhiyun 		}
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun out:
893*4882a593Smuzhiyun 	disable_irq(qup->irq);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	qup->msg = NULL;
896*4882a593Smuzhiyun 	return ret;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
qup_i2c_wait_for_complete(struct qup_i2c_dev * qup,struct i2c_msg * msg)899*4882a593Smuzhiyun static int qup_i2c_wait_for_complete(struct qup_i2c_dev *qup,
900*4882a593Smuzhiyun 				     struct i2c_msg *msg)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	unsigned long left;
903*4882a593Smuzhiyun 	int ret = 0;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	left = wait_for_completion_timeout(&qup->xfer, qup->xfer_timeout);
906*4882a593Smuzhiyun 	if (!left) {
907*4882a593Smuzhiyun 		writel(1, qup->base + QUP_SW_RESET);
908*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	if (qup->bus_err || qup->qup_err)
912*4882a593Smuzhiyun 		ret =  (qup->bus_err & QUP_I2C_NACK_FLAG) ? -ENXIO : -EIO;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	return ret;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun 
qup_i2c_read_rx_fifo_v1(struct qup_i2c_dev * qup)917*4882a593Smuzhiyun static void qup_i2c_read_rx_fifo_v1(struct qup_i2c_dev *qup)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
920*4882a593Smuzhiyun 	struct i2c_msg *msg = qup->msg;
921*4882a593Smuzhiyun 	u32 val = 0;
922*4882a593Smuzhiyun 	int idx = 0;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	while (blk->fifo_available && qup->pos < msg->len) {
925*4882a593Smuzhiyun 		if ((idx & 1) == 0) {
926*4882a593Smuzhiyun 			/* Reading 2 words at time */
927*4882a593Smuzhiyun 			val = readl(qup->base + QUP_IN_FIFO_BASE);
928*4882a593Smuzhiyun 			msg->buf[qup->pos++] = val & 0xFF;
929*4882a593Smuzhiyun 		} else {
930*4882a593Smuzhiyun 			msg->buf[qup->pos++] = val >> QUP_MSW_SHIFT;
931*4882a593Smuzhiyun 		}
932*4882a593Smuzhiyun 		idx++;
933*4882a593Smuzhiyun 		blk->fifo_available--;
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (qup->pos == msg->len)
937*4882a593Smuzhiyun 		blk->rx_bytes_read = true;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun 
qup_i2c_write_rx_tags_v1(struct qup_i2c_dev * qup)940*4882a593Smuzhiyun static void qup_i2c_write_rx_tags_v1(struct qup_i2c_dev *qup)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	struct i2c_msg *msg = qup->msg;
943*4882a593Smuzhiyun 	u32 addr, len, val;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	addr = i2c_8bit_addr_from_msg(msg);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/* 0 is used to specify a length 256 (QUP_READ_LIMIT) */
948*4882a593Smuzhiyun 	len = (msg->len == QUP_READ_LIMIT) ? 0 : msg->len;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	val = ((QUP_TAG_REC | len) << QUP_MSW_SHIFT) | QUP_TAG_START | addr;
951*4882a593Smuzhiyun 	writel(val, qup->base + QUP_OUT_FIFO_BASE);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
qup_i2c_conf_v1(struct qup_i2c_dev * qup)954*4882a593Smuzhiyun static void qup_i2c_conf_v1(struct qup_i2c_dev *qup)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
957*4882a593Smuzhiyun 	u32 qup_config = I2C_MINI_CORE | I2C_N_VAL;
958*4882a593Smuzhiyun 	u32 io_mode = QUP_REPACK_EN;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	blk->is_tx_blk_mode = blk->total_tx_len > qup->out_fifo_sz;
961*4882a593Smuzhiyun 	blk->is_rx_blk_mode = blk->total_rx_len > qup->in_fifo_sz;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	if (blk->is_tx_blk_mode) {
964*4882a593Smuzhiyun 		io_mode |= QUP_OUTPUT_BLK_MODE;
965*4882a593Smuzhiyun 		writel(0, qup->base + QUP_MX_WRITE_CNT);
966*4882a593Smuzhiyun 		writel(blk->total_tx_len, qup->base + QUP_MX_OUTPUT_CNT);
967*4882a593Smuzhiyun 	} else {
968*4882a593Smuzhiyun 		writel(0, qup->base + QUP_MX_OUTPUT_CNT);
969*4882a593Smuzhiyun 		writel(blk->total_tx_len, qup->base + QUP_MX_WRITE_CNT);
970*4882a593Smuzhiyun 	}
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (blk->total_rx_len) {
973*4882a593Smuzhiyun 		if (blk->is_rx_blk_mode) {
974*4882a593Smuzhiyun 			io_mode |= QUP_INPUT_BLK_MODE;
975*4882a593Smuzhiyun 			writel(0, qup->base + QUP_MX_READ_CNT);
976*4882a593Smuzhiyun 			writel(blk->total_rx_len, qup->base + QUP_MX_INPUT_CNT);
977*4882a593Smuzhiyun 		} else {
978*4882a593Smuzhiyun 			writel(0, qup->base + QUP_MX_INPUT_CNT);
979*4882a593Smuzhiyun 			writel(blk->total_rx_len, qup->base + QUP_MX_READ_CNT);
980*4882a593Smuzhiyun 		}
981*4882a593Smuzhiyun 	} else {
982*4882a593Smuzhiyun 		qup_config |= QUP_NO_INPUT;
983*4882a593Smuzhiyun 	}
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	writel(qup_config, qup->base + QUP_CONFIG);
986*4882a593Smuzhiyun 	writel(io_mode, qup->base + QUP_IO_MODE);
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun 
qup_i2c_clear_blk_v1(struct qup_i2c_block * blk)989*4882a593Smuzhiyun static void qup_i2c_clear_blk_v1(struct qup_i2c_block *blk)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun 	blk->tx_fifo_free = 0;
992*4882a593Smuzhiyun 	blk->fifo_available = 0;
993*4882a593Smuzhiyun 	blk->rx_bytes_read = false;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
qup_i2c_conf_xfer_v1(struct qup_i2c_dev * qup,bool is_rx)996*4882a593Smuzhiyun static int qup_i2c_conf_xfer_v1(struct qup_i2c_dev *qup, bool is_rx)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
999*4882a593Smuzhiyun 	int ret;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	qup_i2c_clear_blk_v1(blk);
1002*4882a593Smuzhiyun 	qup_i2c_conf_v1(qup);
1003*4882a593Smuzhiyun 	ret = qup_i2c_change_state(qup, QUP_RUN_STATE);
1004*4882a593Smuzhiyun 	if (ret)
1005*4882a593Smuzhiyun 		return ret;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	writel(qup->clk_ctl, qup->base + QUP_I2C_CLK_CTL);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	ret = qup_i2c_change_state(qup, QUP_PAUSE_STATE);
1010*4882a593Smuzhiyun 	if (ret)
1011*4882a593Smuzhiyun 		return ret;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	reinit_completion(&qup->xfer);
1014*4882a593Smuzhiyun 	enable_irq(qup->irq);
1015*4882a593Smuzhiyun 	if (!blk->is_tx_blk_mode) {
1016*4882a593Smuzhiyun 		blk->tx_fifo_free = qup->out_fifo_sz;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 		if (is_rx)
1019*4882a593Smuzhiyun 			qup_i2c_write_rx_tags_v1(qup);
1020*4882a593Smuzhiyun 		else
1021*4882a593Smuzhiyun 			qup_i2c_write_tx_fifo_v1(qup);
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	ret = qup_i2c_change_state(qup, QUP_RUN_STATE);
1025*4882a593Smuzhiyun 	if (ret)
1026*4882a593Smuzhiyun 		goto err;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	ret = qup_i2c_wait_for_complete(qup, qup->msg);
1029*4882a593Smuzhiyun 	if (ret)
1030*4882a593Smuzhiyun 		goto err;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	ret = qup_i2c_bus_active(qup, ONE_BYTE);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun err:
1035*4882a593Smuzhiyun 	disable_irq(qup->irq);
1036*4882a593Smuzhiyun 	return ret;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
qup_i2c_write_one(struct qup_i2c_dev * qup)1039*4882a593Smuzhiyun static int qup_i2c_write_one(struct qup_i2c_dev *qup)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	struct i2c_msg *msg = qup->msg;
1042*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	qup->pos = 0;
1045*4882a593Smuzhiyun 	blk->total_tx_len = msg->len + 1;
1046*4882a593Smuzhiyun 	blk->total_rx_len = 0;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	return qup_i2c_conf_xfer_v1(qup, false);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun 
qup_i2c_read_one(struct qup_i2c_dev * qup)1051*4882a593Smuzhiyun static int qup_i2c_read_one(struct qup_i2c_dev *qup)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	qup->pos = 0;
1056*4882a593Smuzhiyun 	blk->total_tx_len = 2;
1057*4882a593Smuzhiyun 	blk->total_rx_len = qup->msg->len;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	return qup_i2c_conf_xfer_v1(qup, true);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
qup_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)1062*4882a593Smuzhiyun static int qup_i2c_xfer(struct i2c_adapter *adap,
1063*4882a593Smuzhiyun 			struct i2c_msg msgs[],
1064*4882a593Smuzhiyun 			int num)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	struct qup_i2c_dev *qup = i2c_get_adapdata(adap);
1067*4882a593Smuzhiyun 	int ret, idx;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(qup->dev);
1070*4882a593Smuzhiyun 	if (ret < 0)
1071*4882a593Smuzhiyun 		goto out;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	qup->bus_err = 0;
1074*4882a593Smuzhiyun 	qup->qup_err = 0;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	writel(1, qup->base + QUP_SW_RESET);
1077*4882a593Smuzhiyun 	ret = qup_i2c_poll_state(qup, QUP_RESET_STATE);
1078*4882a593Smuzhiyun 	if (ret)
1079*4882a593Smuzhiyun 		goto out;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	/* Configure QUP as I2C mini core */
1082*4882a593Smuzhiyun 	writel(I2C_MINI_CORE | I2C_N_VAL, qup->base + QUP_CONFIG);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	for (idx = 0; idx < num; idx++) {
1085*4882a593Smuzhiyun 		if (qup_i2c_poll_state_i2c_master(qup)) {
1086*4882a593Smuzhiyun 			ret = -EIO;
1087*4882a593Smuzhiyun 			goto out;
1088*4882a593Smuzhiyun 		}
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 		if (qup_i2c_check_msg_len(&msgs[idx])) {
1091*4882a593Smuzhiyun 			ret = -EINVAL;
1092*4882a593Smuzhiyun 			goto out;
1093*4882a593Smuzhiyun 		}
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 		qup->msg = &msgs[idx];
1096*4882a593Smuzhiyun 		if (msgs[idx].flags & I2C_M_RD)
1097*4882a593Smuzhiyun 			ret = qup_i2c_read_one(qup);
1098*4882a593Smuzhiyun 		else
1099*4882a593Smuzhiyun 			ret = qup_i2c_write_one(qup);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 		if (ret)
1102*4882a593Smuzhiyun 			break;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 		ret = qup_i2c_change_state(qup, QUP_RESET_STATE);
1105*4882a593Smuzhiyun 		if (ret)
1106*4882a593Smuzhiyun 			break;
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (ret == 0)
1110*4882a593Smuzhiyun 		ret = num;
1111*4882a593Smuzhiyun out:
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(qup->dev);
1114*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(qup->dev);
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	return ret;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun /*
1120*4882a593Smuzhiyun  * Configure registers related with reconfiguration during run and call it
1121*4882a593Smuzhiyun  * before each i2c sub transfer.
1122*4882a593Smuzhiyun  */
qup_i2c_conf_count_v2(struct qup_i2c_dev * qup)1123*4882a593Smuzhiyun static void qup_i2c_conf_count_v2(struct qup_i2c_dev *qup)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1126*4882a593Smuzhiyun 	u32 qup_config = I2C_MINI_CORE | I2C_N_VAL_V2;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	if (blk->is_tx_blk_mode)
1129*4882a593Smuzhiyun 		writel(qup->config_run | blk->total_tx_len,
1130*4882a593Smuzhiyun 		       qup->base + QUP_MX_OUTPUT_CNT);
1131*4882a593Smuzhiyun 	else
1132*4882a593Smuzhiyun 		writel(qup->config_run | blk->total_tx_len,
1133*4882a593Smuzhiyun 		       qup->base + QUP_MX_WRITE_CNT);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	if (blk->total_rx_len) {
1136*4882a593Smuzhiyun 		if (blk->is_rx_blk_mode)
1137*4882a593Smuzhiyun 			writel(qup->config_run | blk->total_rx_len,
1138*4882a593Smuzhiyun 			       qup->base + QUP_MX_INPUT_CNT);
1139*4882a593Smuzhiyun 		else
1140*4882a593Smuzhiyun 			writel(qup->config_run | blk->total_rx_len,
1141*4882a593Smuzhiyun 			       qup->base + QUP_MX_READ_CNT);
1142*4882a593Smuzhiyun 	} else {
1143*4882a593Smuzhiyun 		qup_config |= QUP_NO_INPUT;
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	writel(qup_config, qup->base + QUP_CONFIG);
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun /*
1150*4882a593Smuzhiyun  * Configure registers related with transfer mode (FIFO/Block)
1151*4882a593Smuzhiyun  * before starting of i2c transfer. It will be called only once in
1152*4882a593Smuzhiyun  * QUP RESET state.
1153*4882a593Smuzhiyun  */
qup_i2c_conf_mode_v2(struct qup_i2c_dev * qup)1154*4882a593Smuzhiyun static void qup_i2c_conf_mode_v2(struct qup_i2c_dev *qup)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1157*4882a593Smuzhiyun 	u32 io_mode = QUP_REPACK_EN;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	if (blk->is_tx_blk_mode) {
1160*4882a593Smuzhiyun 		io_mode |= QUP_OUTPUT_BLK_MODE;
1161*4882a593Smuzhiyun 		writel(0, qup->base + QUP_MX_WRITE_CNT);
1162*4882a593Smuzhiyun 	} else {
1163*4882a593Smuzhiyun 		writel(0, qup->base + QUP_MX_OUTPUT_CNT);
1164*4882a593Smuzhiyun 	}
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	if (blk->is_rx_blk_mode) {
1167*4882a593Smuzhiyun 		io_mode |= QUP_INPUT_BLK_MODE;
1168*4882a593Smuzhiyun 		writel(0, qup->base + QUP_MX_READ_CNT);
1169*4882a593Smuzhiyun 	} else {
1170*4882a593Smuzhiyun 		writel(0, qup->base + QUP_MX_INPUT_CNT);
1171*4882a593Smuzhiyun 	}
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	writel(io_mode, qup->base + QUP_IO_MODE);
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun /* Clear required variables before starting of any QUP v2 sub transfer. */
qup_i2c_clear_blk_v2(struct qup_i2c_block * blk)1177*4882a593Smuzhiyun static void qup_i2c_clear_blk_v2(struct qup_i2c_block *blk)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	blk->send_last_word = false;
1180*4882a593Smuzhiyun 	blk->tx_tags_sent = false;
1181*4882a593Smuzhiyun 	blk->tx_fifo_data = 0;
1182*4882a593Smuzhiyun 	blk->tx_fifo_data_pos = 0;
1183*4882a593Smuzhiyun 	blk->tx_fifo_free = 0;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	blk->rx_tags_fetched = false;
1186*4882a593Smuzhiyun 	blk->rx_bytes_read = false;
1187*4882a593Smuzhiyun 	blk->rx_fifo_data = 0;
1188*4882a593Smuzhiyun 	blk->rx_fifo_data_pos = 0;
1189*4882a593Smuzhiyun 	blk->fifo_available = 0;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun /* Receive data from RX FIFO for read message in QUP v2 i2c transfer. */
qup_i2c_recv_data(struct qup_i2c_dev * qup)1193*4882a593Smuzhiyun static void qup_i2c_recv_data(struct qup_i2c_dev *qup)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1196*4882a593Smuzhiyun 	int j;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	for (j = blk->rx_fifo_data_pos;
1199*4882a593Smuzhiyun 	     blk->cur_blk_len && blk->fifo_available;
1200*4882a593Smuzhiyun 	     blk->cur_blk_len--, blk->fifo_available--) {
1201*4882a593Smuzhiyun 		if (j == 0)
1202*4882a593Smuzhiyun 			blk->rx_fifo_data = readl(qup->base + QUP_IN_FIFO_BASE);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 		*(blk->cur_data++) = blk->rx_fifo_data;
1205*4882a593Smuzhiyun 		blk->rx_fifo_data >>= 8;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 		if (j == 3)
1208*4882a593Smuzhiyun 			j = 0;
1209*4882a593Smuzhiyun 		else
1210*4882a593Smuzhiyun 			j++;
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	blk->rx_fifo_data_pos = j;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun /* Receive tags for read message in QUP v2 i2c transfer. */
qup_i2c_recv_tags(struct qup_i2c_dev * qup)1217*4882a593Smuzhiyun static void qup_i2c_recv_tags(struct qup_i2c_dev *qup)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	blk->rx_fifo_data = readl(qup->base + QUP_IN_FIFO_BASE);
1222*4882a593Smuzhiyun 	blk->rx_fifo_data >>= blk->rx_tag_len  * 8;
1223*4882a593Smuzhiyun 	blk->rx_fifo_data_pos = blk->rx_tag_len;
1224*4882a593Smuzhiyun 	blk->fifo_available -= blk->rx_tag_len;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun /*
1228*4882a593Smuzhiyun  * Read the data and tags from RX FIFO. Since in read case, the tags will be
1229*4882a593Smuzhiyun  * preceded by received data bytes so
1230*4882a593Smuzhiyun  * 1. Check if rx_tags_fetched is false i.e. the start of QUP block so receive
1231*4882a593Smuzhiyun  *    all tag bytes and discard that.
1232*4882a593Smuzhiyun  * 2. Read the data from RX FIFO. When all the data bytes have been read then
1233*4882a593Smuzhiyun  *    set rx_bytes_read to true.
1234*4882a593Smuzhiyun  */
qup_i2c_read_rx_fifo_v2(struct qup_i2c_dev * qup)1235*4882a593Smuzhiyun static void qup_i2c_read_rx_fifo_v2(struct qup_i2c_dev *qup)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	if (!blk->rx_tags_fetched) {
1240*4882a593Smuzhiyun 		qup_i2c_recv_tags(qup);
1241*4882a593Smuzhiyun 		blk->rx_tags_fetched = true;
1242*4882a593Smuzhiyun 	}
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	qup_i2c_recv_data(qup);
1245*4882a593Smuzhiyun 	if (!blk->cur_blk_len)
1246*4882a593Smuzhiyun 		blk->rx_bytes_read = true;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun /*
1250*4882a593Smuzhiyun  * Write bytes in TX FIFO for write message in QUP v2 i2c transfer. QUP TX FIFO
1251*4882a593Smuzhiyun  * write works on word basis (4 bytes). Append new data byte write for TX FIFO
1252*4882a593Smuzhiyun  * in tx_fifo_data and write to TX FIFO when all the 4 bytes are present.
1253*4882a593Smuzhiyun  */
1254*4882a593Smuzhiyun static void
qup_i2c_write_blk_data(struct qup_i2c_dev * qup,u8 ** data,unsigned int * len)1255*4882a593Smuzhiyun qup_i2c_write_blk_data(struct qup_i2c_dev *qup, u8 **data, unsigned int *len)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1258*4882a593Smuzhiyun 	unsigned int j;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	for (j = blk->tx_fifo_data_pos; *len && blk->tx_fifo_free;
1261*4882a593Smuzhiyun 	     (*len)--, blk->tx_fifo_free--) {
1262*4882a593Smuzhiyun 		blk->tx_fifo_data |= *(*data)++ << (j * 8);
1263*4882a593Smuzhiyun 		if (j == 3) {
1264*4882a593Smuzhiyun 			writel(blk->tx_fifo_data,
1265*4882a593Smuzhiyun 			       qup->base + QUP_OUT_FIFO_BASE);
1266*4882a593Smuzhiyun 			blk->tx_fifo_data = 0x0;
1267*4882a593Smuzhiyun 			j = 0;
1268*4882a593Smuzhiyun 		} else {
1269*4882a593Smuzhiyun 			j++;
1270*4882a593Smuzhiyun 		}
1271*4882a593Smuzhiyun 	}
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	blk->tx_fifo_data_pos = j;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun /* Transfer tags for read message in QUP v2 i2c transfer. */
qup_i2c_write_rx_tags_v2(struct qup_i2c_dev * qup)1277*4882a593Smuzhiyun static void qup_i2c_write_rx_tags_v2(struct qup_i2c_dev *qup)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	qup_i2c_write_blk_data(qup, &blk->cur_tx_tags, &blk->tx_tag_len);
1282*4882a593Smuzhiyun 	if (blk->tx_fifo_data_pos)
1283*4882a593Smuzhiyun 		writel(blk->tx_fifo_data, qup->base + QUP_OUT_FIFO_BASE);
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun /*
1287*4882a593Smuzhiyun  * Write the data and tags in TX FIFO. Since in write case, both tags and data
1288*4882a593Smuzhiyun  * need to be written and QUP write tags can have maximum 256 data length, so
1289*4882a593Smuzhiyun  *
1290*4882a593Smuzhiyun  * 1. Check if tx_tags_sent is false i.e. the start of QUP block so write the
1291*4882a593Smuzhiyun  *    tags to TX FIFO and set tx_tags_sent to true.
1292*4882a593Smuzhiyun  * 2. Check if send_last_word is true. It will be set when last few data bytes
1293*4882a593Smuzhiyun  *    (less than 4 bytes) are reamining to be written in FIFO because of no FIFO
1294*4882a593Smuzhiyun  *    space. All this data bytes are available in tx_fifo_data so write this
1295*4882a593Smuzhiyun  *    in FIFO.
1296*4882a593Smuzhiyun  * 3. Write the data to TX FIFO and check for cur_blk_len. If it is non zero
1297*4882a593Smuzhiyun  *    then more data is pending otherwise following 3 cases can be possible
1298*4882a593Smuzhiyun  *    a. if tx_fifo_data_pos is zero i.e. all the data bytes in this block
1299*4882a593Smuzhiyun  *       have been written in TX FIFO so nothing else is required.
1300*4882a593Smuzhiyun  *    b. tx_fifo_free is non zero i.e tx FIFO is free so copy the remaining data
1301*4882a593Smuzhiyun  *       from tx_fifo_data to tx FIFO. Since, qup_i2c_write_blk_data do write
1302*4882a593Smuzhiyun  *	 in 4 bytes and FIFO space is in multiple of 4 bytes so tx_fifo_free
1303*4882a593Smuzhiyun  *       will be always greater than or equal to 4 bytes.
1304*4882a593Smuzhiyun  *    c. tx_fifo_free is zero. In this case, last few bytes (less than 4
1305*4882a593Smuzhiyun  *       bytes) are copied to tx_fifo_data but couldn't be sent because of
1306*4882a593Smuzhiyun  *       FIFO full so make send_last_word true.
1307*4882a593Smuzhiyun  */
qup_i2c_write_tx_fifo_v2(struct qup_i2c_dev * qup)1308*4882a593Smuzhiyun static void qup_i2c_write_tx_fifo_v2(struct qup_i2c_dev *qup)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	if (!blk->tx_tags_sent) {
1313*4882a593Smuzhiyun 		qup_i2c_write_blk_data(qup, &blk->cur_tx_tags,
1314*4882a593Smuzhiyun 				       &blk->tx_tag_len);
1315*4882a593Smuzhiyun 		blk->tx_tags_sent = true;
1316*4882a593Smuzhiyun 	}
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	if (blk->send_last_word)
1319*4882a593Smuzhiyun 		goto send_last_word;
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	qup_i2c_write_blk_data(qup, &blk->cur_data, &blk->cur_blk_len);
1322*4882a593Smuzhiyun 	if (!blk->cur_blk_len) {
1323*4882a593Smuzhiyun 		if (!blk->tx_fifo_data_pos)
1324*4882a593Smuzhiyun 			return;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 		if (blk->tx_fifo_free)
1327*4882a593Smuzhiyun 			goto send_last_word;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 		blk->send_last_word = true;
1330*4882a593Smuzhiyun 	}
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	return;
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun send_last_word:
1335*4882a593Smuzhiyun 	writel(blk->tx_fifo_data, qup->base + QUP_OUT_FIFO_BASE);
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun /*
1339*4882a593Smuzhiyun  * Main transfer function which read or write i2c data.
1340*4882a593Smuzhiyun  * The QUP v2 supports reconfiguration during run in which multiple i2c sub
1341*4882a593Smuzhiyun  * transfers can be scheduled.
1342*4882a593Smuzhiyun  */
1343*4882a593Smuzhiyun static int
qup_i2c_conf_xfer_v2(struct qup_i2c_dev * qup,bool is_rx,bool is_first,bool change_pause_state)1344*4882a593Smuzhiyun qup_i2c_conf_xfer_v2(struct qup_i2c_dev *qup, bool is_rx, bool is_first,
1345*4882a593Smuzhiyun 		     bool change_pause_state)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1348*4882a593Smuzhiyun 	struct i2c_msg *msg = qup->msg;
1349*4882a593Smuzhiyun 	int ret;
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	/*
1352*4882a593Smuzhiyun 	 * Check if its SMBus Block read for which the top level read will be
1353*4882a593Smuzhiyun 	 * done into 2 QUP reads. One with message length 1 while other one is
1354*4882a593Smuzhiyun 	 * with actual length.
1355*4882a593Smuzhiyun 	 */
1356*4882a593Smuzhiyun 	if (qup_i2c_check_msg_len(msg)) {
1357*4882a593Smuzhiyun 		if (qup->is_smbus_read) {
1358*4882a593Smuzhiyun 			/*
1359*4882a593Smuzhiyun 			 * If the message length is already read in
1360*4882a593Smuzhiyun 			 * the first byte of the buffer, account for
1361*4882a593Smuzhiyun 			 * that by setting the offset
1362*4882a593Smuzhiyun 			 */
1363*4882a593Smuzhiyun 			blk->cur_data += 1;
1364*4882a593Smuzhiyun 			is_first = false;
1365*4882a593Smuzhiyun 		} else {
1366*4882a593Smuzhiyun 			change_pause_state = false;
1367*4882a593Smuzhiyun 		}
1368*4882a593Smuzhiyun 	}
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	qup->config_run = is_first ? 0 : QUP_I2C_MX_CONFIG_DURING_RUN;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	qup_i2c_clear_blk_v2(blk);
1373*4882a593Smuzhiyun 	qup_i2c_conf_count_v2(qup);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	/* If it is first sub transfer, then configure i2c bus clocks */
1376*4882a593Smuzhiyun 	if (is_first) {
1377*4882a593Smuzhiyun 		ret = qup_i2c_change_state(qup, QUP_RUN_STATE);
1378*4882a593Smuzhiyun 		if (ret)
1379*4882a593Smuzhiyun 			return ret;
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 		writel(qup->clk_ctl, qup->base + QUP_I2C_CLK_CTL);
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 		ret = qup_i2c_change_state(qup, QUP_PAUSE_STATE);
1384*4882a593Smuzhiyun 		if (ret)
1385*4882a593Smuzhiyun 			return ret;
1386*4882a593Smuzhiyun 	}
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	reinit_completion(&qup->xfer);
1389*4882a593Smuzhiyun 	enable_irq(qup->irq);
1390*4882a593Smuzhiyun 	/*
1391*4882a593Smuzhiyun 	 * In FIFO mode, tx FIFO can be written directly while in block mode the
1392*4882a593Smuzhiyun 	 * it will be written after getting OUT_BLOCK_WRITE_REQ interrupt
1393*4882a593Smuzhiyun 	 */
1394*4882a593Smuzhiyun 	if (!blk->is_tx_blk_mode) {
1395*4882a593Smuzhiyun 		blk->tx_fifo_free = qup->out_fifo_sz;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 		if (is_rx)
1398*4882a593Smuzhiyun 			qup_i2c_write_rx_tags_v2(qup);
1399*4882a593Smuzhiyun 		else
1400*4882a593Smuzhiyun 			qup_i2c_write_tx_fifo_v2(qup);
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	ret = qup_i2c_change_state(qup, QUP_RUN_STATE);
1404*4882a593Smuzhiyun 	if (ret)
1405*4882a593Smuzhiyun 		goto err;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	ret = qup_i2c_wait_for_complete(qup, msg);
1408*4882a593Smuzhiyun 	if (ret)
1409*4882a593Smuzhiyun 		goto err;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	/* Move to pause state for all the transfers, except last one */
1412*4882a593Smuzhiyun 	if (change_pause_state) {
1413*4882a593Smuzhiyun 		ret = qup_i2c_change_state(qup, QUP_PAUSE_STATE);
1414*4882a593Smuzhiyun 		if (ret)
1415*4882a593Smuzhiyun 			goto err;
1416*4882a593Smuzhiyun 	}
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun err:
1419*4882a593Smuzhiyun 	disable_irq(qup->irq);
1420*4882a593Smuzhiyun 	return ret;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun /*
1424*4882a593Smuzhiyun  * Transfer one read/write message in i2c transfer. It splits the message into
1425*4882a593Smuzhiyun  * multiple of blk_xfer_limit data length blocks and schedule each
1426*4882a593Smuzhiyun  * QUP block individually.
1427*4882a593Smuzhiyun  */
qup_i2c_xfer_v2_msg(struct qup_i2c_dev * qup,int msg_id,bool is_rx)1428*4882a593Smuzhiyun static int qup_i2c_xfer_v2_msg(struct qup_i2c_dev *qup, int msg_id, bool is_rx)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun 	int ret = 0;
1431*4882a593Smuzhiyun 	unsigned int data_len, i;
1432*4882a593Smuzhiyun 	struct i2c_msg *msg = qup->msg;
1433*4882a593Smuzhiyun 	struct qup_i2c_block *blk = &qup->blk;
1434*4882a593Smuzhiyun 	u8 *msg_buf = msg->buf;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	qup->blk_xfer_limit = is_rx ? RECV_MAX_DATA_LEN : QUP_READ_LIMIT;
1437*4882a593Smuzhiyun 	qup_i2c_set_blk_data(qup, msg);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	for (i = 0; i < blk->count; i++) {
1440*4882a593Smuzhiyun 		data_len =  qup_i2c_get_data_len(qup);
1441*4882a593Smuzhiyun 		blk->pos = i;
1442*4882a593Smuzhiyun 		blk->cur_tx_tags = blk->tags;
1443*4882a593Smuzhiyun 		blk->cur_blk_len = data_len;
1444*4882a593Smuzhiyun 		blk->tx_tag_len =
1445*4882a593Smuzhiyun 			qup_i2c_set_tags(blk->cur_tx_tags, qup, qup->msg);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 		blk->cur_data = msg_buf;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		if (is_rx) {
1450*4882a593Smuzhiyun 			blk->total_tx_len = blk->tx_tag_len;
1451*4882a593Smuzhiyun 			blk->rx_tag_len = 2;
1452*4882a593Smuzhiyun 			blk->total_rx_len = blk->rx_tag_len + data_len;
1453*4882a593Smuzhiyun 		} else {
1454*4882a593Smuzhiyun 			blk->total_tx_len = blk->tx_tag_len + data_len;
1455*4882a593Smuzhiyun 			blk->total_rx_len = 0;
1456*4882a593Smuzhiyun 		}
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 		ret = qup_i2c_conf_xfer_v2(qup, is_rx, !msg_id && !i,
1459*4882a593Smuzhiyun 					   !qup->is_last || i < blk->count - 1);
1460*4882a593Smuzhiyun 		if (ret)
1461*4882a593Smuzhiyun 			return ret;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 		/* Handle SMBus block read length */
1464*4882a593Smuzhiyun 		if (qup_i2c_check_msg_len(msg) && msg->len == 1 &&
1465*4882a593Smuzhiyun 		    !qup->is_smbus_read) {
1466*4882a593Smuzhiyun 			if (msg->buf[0] > I2C_SMBUS_BLOCK_MAX)
1467*4882a593Smuzhiyun 				return -EPROTO;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 			msg->len = msg->buf[0];
1470*4882a593Smuzhiyun 			qup->is_smbus_read = true;
1471*4882a593Smuzhiyun 			ret = qup_i2c_xfer_v2_msg(qup, msg_id, true);
1472*4882a593Smuzhiyun 			qup->is_smbus_read = false;
1473*4882a593Smuzhiyun 			if (ret)
1474*4882a593Smuzhiyun 				return ret;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 			msg->len += 1;
1477*4882a593Smuzhiyun 		}
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 		msg_buf += data_len;
1480*4882a593Smuzhiyun 		blk->data_len -= qup->blk_xfer_limit;
1481*4882a593Smuzhiyun 	}
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	return ret;
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun /*
1487*4882a593Smuzhiyun  * QUP v2 supports 3 modes
1488*4882a593Smuzhiyun  * Programmed IO using FIFO mode : Less than FIFO size
1489*4882a593Smuzhiyun  * Programmed IO using Block mode : Greater than FIFO size
1490*4882a593Smuzhiyun  * DMA using BAM : Appropriate for any transaction size but the address should
1491*4882a593Smuzhiyun  *		   be DMA applicable
1492*4882a593Smuzhiyun  *
1493*4882a593Smuzhiyun  * This function determines the mode which will be used for this transfer. An
1494*4882a593Smuzhiyun  * i2c transfer contains multiple message. Following are the rules to determine
1495*4882a593Smuzhiyun  * the mode used.
1496*4882a593Smuzhiyun  * 1. Determine complete length, maximum tx and rx length for complete transfer.
1497*4882a593Smuzhiyun  * 2. If complete transfer length is greater than fifo size then use the DMA
1498*4882a593Smuzhiyun  *    mode.
1499*4882a593Smuzhiyun  * 3. In FIFO or block mode, tx and rx can operate in different mode so check
1500*4882a593Smuzhiyun  *    for maximum tx and rx length to determine mode.
1501*4882a593Smuzhiyun  */
1502*4882a593Smuzhiyun static int
qup_i2c_determine_mode_v2(struct qup_i2c_dev * qup,struct i2c_msg msgs[],int num)1503*4882a593Smuzhiyun qup_i2c_determine_mode_v2(struct qup_i2c_dev *qup,
1504*4882a593Smuzhiyun 			  struct i2c_msg msgs[], int num)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun 	int idx;
1507*4882a593Smuzhiyun 	bool no_dma = false;
1508*4882a593Smuzhiyun 	unsigned int max_tx_len = 0, max_rx_len = 0, total_len = 0;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	/* All i2c_msgs should be transferred using either dma or cpu */
1511*4882a593Smuzhiyun 	for (idx = 0; idx < num; idx++) {
1512*4882a593Smuzhiyun 		if (msgs[idx].flags & I2C_M_RD)
1513*4882a593Smuzhiyun 			max_rx_len = max_t(unsigned int, max_rx_len,
1514*4882a593Smuzhiyun 					   msgs[idx].len);
1515*4882a593Smuzhiyun 		else
1516*4882a593Smuzhiyun 			max_tx_len = max_t(unsigned int, max_tx_len,
1517*4882a593Smuzhiyun 					   msgs[idx].len);
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 		if (is_vmalloc_addr(msgs[idx].buf))
1520*4882a593Smuzhiyun 			no_dma = true;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 		total_len += msgs[idx].len;
1523*4882a593Smuzhiyun 	}
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	if (!no_dma && qup->is_dma &&
1526*4882a593Smuzhiyun 	    (total_len > qup->out_fifo_sz || total_len > qup->in_fifo_sz)) {
1527*4882a593Smuzhiyun 		qup->use_dma = true;
1528*4882a593Smuzhiyun 	} else {
1529*4882a593Smuzhiyun 		qup->blk.is_tx_blk_mode = max_tx_len > qup->out_fifo_sz -
1530*4882a593Smuzhiyun 			QUP_MAX_TAGS_LEN;
1531*4882a593Smuzhiyun 		qup->blk.is_rx_blk_mode = max_rx_len > qup->in_fifo_sz -
1532*4882a593Smuzhiyun 			READ_RX_TAGS_LEN;
1533*4882a593Smuzhiyun 	}
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	return 0;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun 
qup_i2c_xfer_v2(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)1538*4882a593Smuzhiyun static int qup_i2c_xfer_v2(struct i2c_adapter *adap,
1539*4882a593Smuzhiyun 			   struct i2c_msg msgs[],
1540*4882a593Smuzhiyun 			   int num)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun 	struct qup_i2c_dev *qup = i2c_get_adapdata(adap);
1543*4882a593Smuzhiyun 	int ret, idx = 0;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	qup->bus_err = 0;
1546*4882a593Smuzhiyun 	qup->qup_err = 0;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(qup->dev);
1549*4882a593Smuzhiyun 	if (ret < 0)
1550*4882a593Smuzhiyun 		goto out;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	ret = qup_i2c_determine_mode_v2(qup, msgs, num);
1553*4882a593Smuzhiyun 	if (ret)
1554*4882a593Smuzhiyun 		goto out;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	writel(1, qup->base + QUP_SW_RESET);
1557*4882a593Smuzhiyun 	ret = qup_i2c_poll_state(qup, QUP_RESET_STATE);
1558*4882a593Smuzhiyun 	if (ret)
1559*4882a593Smuzhiyun 		goto out;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	/* Configure QUP as I2C mini core */
1562*4882a593Smuzhiyun 	writel(I2C_MINI_CORE | I2C_N_VAL_V2, qup->base + QUP_CONFIG);
1563*4882a593Smuzhiyun 	writel(QUP_V2_TAGS_EN, qup->base + QUP_I2C_MASTER_GEN);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	if (qup_i2c_poll_state_i2c_master(qup)) {
1566*4882a593Smuzhiyun 		ret = -EIO;
1567*4882a593Smuzhiyun 		goto out;
1568*4882a593Smuzhiyun 	}
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	if (qup->use_dma) {
1571*4882a593Smuzhiyun 		reinit_completion(&qup->xfer);
1572*4882a593Smuzhiyun 		ret = qup_i2c_bam_xfer(adap, &msgs[0], num);
1573*4882a593Smuzhiyun 		qup->use_dma = false;
1574*4882a593Smuzhiyun 	} else {
1575*4882a593Smuzhiyun 		qup_i2c_conf_mode_v2(qup);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 		for (idx = 0; idx < num; idx++) {
1578*4882a593Smuzhiyun 			qup->msg = &msgs[idx];
1579*4882a593Smuzhiyun 			qup->is_last = idx == (num - 1);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 			ret = qup_i2c_xfer_v2_msg(qup, idx,
1582*4882a593Smuzhiyun 					!!(msgs[idx].flags & I2C_M_RD));
1583*4882a593Smuzhiyun 			if (ret)
1584*4882a593Smuzhiyun 				break;
1585*4882a593Smuzhiyun 		}
1586*4882a593Smuzhiyun 		qup->msg = NULL;
1587*4882a593Smuzhiyun 	}
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	if (!ret)
1590*4882a593Smuzhiyun 		ret = qup_i2c_bus_active(qup, ONE_BYTE);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	if (!ret)
1593*4882a593Smuzhiyun 		qup_i2c_change_state(qup, QUP_RESET_STATE);
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	if (ret == 0)
1596*4882a593Smuzhiyun 		ret = num;
1597*4882a593Smuzhiyun out:
1598*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(qup->dev);
1599*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(qup->dev);
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	return ret;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun 
qup_i2c_func(struct i2c_adapter * adap)1604*4882a593Smuzhiyun static u32 qup_i2c_func(struct i2c_adapter *adap)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun 	return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun static const struct i2c_algorithm qup_i2c_algo = {
1610*4882a593Smuzhiyun 	.master_xfer	= qup_i2c_xfer,
1611*4882a593Smuzhiyun 	.functionality	= qup_i2c_func,
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun static const struct i2c_algorithm qup_i2c_algo_v2 = {
1615*4882a593Smuzhiyun 	.master_xfer	= qup_i2c_xfer_v2,
1616*4882a593Smuzhiyun 	.functionality	= qup_i2c_func,
1617*4882a593Smuzhiyun };
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun /*
1620*4882a593Smuzhiyun  * The QUP block will issue a NACK and STOP on the bus when reaching
1621*4882a593Smuzhiyun  * the end of the read, the length of the read is specified as one byte
1622*4882a593Smuzhiyun  * which limits the possible read to 256 (QUP_READ_LIMIT) bytes.
1623*4882a593Smuzhiyun  */
1624*4882a593Smuzhiyun static const struct i2c_adapter_quirks qup_i2c_quirks = {
1625*4882a593Smuzhiyun 	.flags = I2C_AQ_NO_ZERO_LEN,
1626*4882a593Smuzhiyun 	.max_read_len = QUP_READ_LIMIT,
1627*4882a593Smuzhiyun };
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun static const struct i2c_adapter_quirks qup_i2c_quirks_v2 = {
1630*4882a593Smuzhiyun 	.flags = I2C_AQ_NO_ZERO_LEN,
1631*4882a593Smuzhiyun };
1632*4882a593Smuzhiyun 
qup_i2c_enable_clocks(struct qup_i2c_dev * qup)1633*4882a593Smuzhiyun static void qup_i2c_enable_clocks(struct qup_i2c_dev *qup)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun 	clk_prepare_enable(qup->clk);
1636*4882a593Smuzhiyun 	clk_prepare_enable(qup->pclk);
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun 
qup_i2c_disable_clocks(struct qup_i2c_dev * qup)1639*4882a593Smuzhiyun static void qup_i2c_disable_clocks(struct qup_i2c_dev *qup)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun 	u32 config;
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	qup_i2c_change_state(qup, QUP_RESET_STATE);
1644*4882a593Smuzhiyun 	clk_disable_unprepare(qup->clk);
1645*4882a593Smuzhiyun 	config = readl(qup->base + QUP_CONFIG);
1646*4882a593Smuzhiyun 	config |= QUP_CLOCK_AUTO_GATE;
1647*4882a593Smuzhiyun 	writel(config, qup->base + QUP_CONFIG);
1648*4882a593Smuzhiyun 	clk_disable_unprepare(qup->pclk);
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun static const struct acpi_device_id qup_i2c_acpi_match[] = {
1652*4882a593Smuzhiyun 	{ "QCOM8010"},
1653*4882a593Smuzhiyun 	{ },
1654*4882a593Smuzhiyun };
1655*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, qup_i2c_acpi_match);
1656*4882a593Smuzhiyun 
qup_i2c_probe(struct platform_device * pdev)1657*4882a593Smuzhiyun static int qup_i2c_probe(struct platform_device *pdev)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun 	static const int blk_sizes[] = {4, 16, 32};
1660*4882a593Smuzhiyun 	struct qup_i2c_dev *qup;
1661*4882a593Smuzhiyun 	unsigned long one_bit_t;
1662*4882a593Smuzhiyun 	u32 io_mode, hw_ver, size;
1663*4882a593Smuzhiyun 	int ret, fs_div, hs_div;
1664*4882a593Smuzhiyun 	u32 src_clk_freq = DEFAULT_SRC_CLK;
1665*4882a593Smuzhiyun 	u32 clk_freq = DEFAULT_CLK_FREQ;
1666*4882a593Smuzhiyun 	int blocks;
1667*4882a593Smuzhiyun 	bool is_qup_v1;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	qup = devm_kzalloc(&pdev->dev, sizeof(*qup), GFP_KERNEL);
1670*4882a593Smuzhiyun 	if (!qup)
1671*4882a593Smuzhiyun 		return -ENOMEM;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	qup->dev = &pdev->dev;
1674*4882a593Smuzhiyun 	init_completion(&qup->xfer);
1675*4882a593Smuzhiyun 	platform_set_drvdata(pdev, qup);
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	if (scl_freq) {
1678*4882a593Smuzhiyun 		dev_notice(qup->dev, "Using override frequency of %u\n", scl_freq);
1679*4882a593Smuzhiyun 		clk_freq = scl_freq;
1680*4882a593Smuzhiyun 	} else {
1681*4882a593Smuzhiyun 		ret = device_property_read_u32(qup->dev, "clock-frequency", &clk_freq);
1682*4882a593Smuzhiyun 		if (ret) {
1683*4882a593Smuzhiyun 			dev_notice(qup->dev, "using default clock-frequency %d",
1684*4882a593Smuzhiyun 				DEFAULT_CLK_FREQ);
1685*4882a593Smuzhiyun 		}
1686*4882a593Smuzhiyun 	}
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	if (of_device_is_compatible(pdev->dev.of_node, "qcom,i2c-qup-v1.1.1")) {
1689*4882a593Smuzhiyun 		qup->adap.algo = &qup_i2c_algo;
1690*4882a593Smuzhiyun 		qup->adap.quirks = &qup_i2c_quirks;
1691*4882a593Smuzhiyun 		is_qup_v1 = true;
1692*4882a593Smuzhiyun 	} else {
1693*4882a593Smuzhiyun 		qup->adap.algo = &qup_i2c_algo_v2;
1694*4882a593Smuzhiyun 		qup->adap.quirks = &qup_i2c_quirks_v2;
1695*4882a593Smuzhiyun 		is_qup_v1 = false;
1696*4882a593Smuzhiyun 		if (acpi_match_device(qup_i2c_acpi_match, qup->dev))
1697*4882a593Smuzhiyun 			goto nodma;
1698*4882a593Smuzhiyun 		else
1699*4882a593Smuzhiyun 			ret = qup_i2c_req_dma(qup);
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 		if (ret == -EPROBE_DEFER)
1702*4882a593Smuzhiyun 			goto fail_dma;
1703*4882a593Smuzhiyun 		else if (ret != 0)
1704*4882a593Smuzhiyun 			goto nodma;
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 		qup->max_xfer_sg_len = (MX_BLOCKS << 1);
1707*4882a593Smuzhiyun 		blocks = (MX_DMA_BLOCKS << 1) + 1;
1708*4882a593Smuzhiyun 		qup->btx.sg = devm_kcalloc(&pdev->dev,
1709*4882a593Smuzhiyun 					   blocks, sizeof(*qup->btx.sg),
1710*4882a593Smuzhiyun 					   GFP_KERNEL);
1711*4882a593Smuzhiyun 		if (!qup->btx.sg) {
1712*4882a593Smuzhiyun 			ret = -ENOMEM;
1713*4882a593Smuzhiyun 			goto fail_dma;
1714*4882a593Smuzhiyun 		}
1715*4882a593Smuzhiyun 		sg_init_table(qup->btx.sg, blocks);
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 		qup->brx.sg = devm_kcalloc(&pdev->dev,
1718*4882a593Smuzhiyun 					   blocks, sizeof(*qup->brx.sg),
1719*4882a593Smuzhiyun 					   GFP_KERNEL);
1720*4882a593Smuzhiyun 		if (!qup->brx.sg) {
1721*4882a593Smuzhiyun 			ret = -ENOMEM;
1722*4882a593Smuzhiyun 			goto fail_dma;
1723*4882a593Smuzhiyun 		}
1724*4882a593Smuzhiyun 		sg_init_table(qup->brx.sg, blocks);
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 		/* 2 tag bytes for each block + 5 for start, stop tags */
1727*4882a593Smuzhiyun 		size = blocks * 2 + 5;
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 		qup->start_tag.start = devm_kzalloc(&pdev->dev,
1730*4882a593Smuzhiyun 						    size, GFP_KERNEL);
1731*4882a593Smuzhiyun 		if (!qup->start_tag.start) {
1732*4882a593Smuzhiyun 			ret = -ENOMEM;
1733*4882a593Smuzhiyun 			goto fail_dma;
1734*4882a593Smuzhiyun 		}
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 		qup->brx.tag.start = devm_kzalloc(&pdev->dev, 2, GFP_KERNEL);
1737*4882a593Smuzhiyun 		if (!qup->brx.tag.start) {
1738*4882a593Smuzhiyun 			ret = -ENOMEM;
1739*4882a593Smuzhiyun 			goto fail_dma;
1740*4882a593Smuzhiyun 		}
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 		qup->btx.tag.start = devm_kzalloc(&pdev->dev, 2, GFP_KERNEL);
1743*4882a593Smuzhiyun 		if (!qup->btx.tag.start) {
1744*4882a593Smuzhiyun 			ret = -ENOMEM;
1745*4882a593Smuzhiyun 			goto fail_dma;
1746*4882a593Smuzhiyun 		}
1747*4882a593Smuzhiyun 		qup->is_dma = true;
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun nodma:
1751*4882a593Smuzhiyun 	/* We support frequencies up to FAST Mode Plus (1MHz) */
1752*4882a593Smuzhiyun 	if (!clk_freq || clk_freq > I2C_MAX_FAST_MODE_PLUS_FREQ) {
1753*4882a593Smuzhiyun 		dev_err(qup->dev, "clock frequency not supported %d\n",
1754*4882a593Smuzhiyun 			clk_freq);
1755*4882a593Smuzhiyun 		return -EINVAL;
1756*4882a593Smuzhiyun 	}
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	qup->base = devm_platform_ioremap_resource(pdev, 0);
1759*4882a593Smuzhiyun 	if (IS_ERR(qup->base))
1760*4882a593Smuzhiyun 		return PTR_ERR(qup->base);
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	qup->irq = platform_get_irq(pdev, 0);
1763*4882a593Smuzhiyun 	if (qup->irq < 0)
1764*4882a593Smuzhiyun 		return qup->irq;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	if (has_acpi_companion(qup->dev)) {
1767*4882a593Smuzhiyun 		ret = device_property_read_u32(qup->dev,
1768*4882a593Smuzhiyun 				"src-clock-hz", &src_clk_freq);
1769*4882a593Smuzhiyun 		if (ret) {
1770*4882a593Smuzhiyun 			dev_notice(qup->dev, "using default src-clock-hz %d",
1771*4882a593Smuzhiyun 				DEFAULT_SRC_CLK);
1772*4882a593Smuzhiyun 		}
1773*4882a593Smuzhiyun 		ACPI_COMPANION_SET(&qup->adap.dev, ACPI_COMPANION(qup->dev));
1774*4882a593Smuzhiyun 	} else {
1775*4882a593Smuzhiyun 		qup->clk = devm_clk_get(qup->dev, "core");
1776*4882a593Smuzhiyun 		if (IS_ERR(qup->clk)) {
1777*4882a593Smuzhiyun 			dev_err(qup->dev, "Could not get core clock\n");
1778*4882a593Smuzhiyun 			return PTR_ERR(qup->clk);
1779*4882a593Smuzhiyun 		}
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 		qup->pclk = devm_clk_get(qup->dev, "iface");
1782*4882a593Smuzhiyun 		if (IS_ERR(qup->pclk)) {
1783*4882a593Smuzhiyun 			dev_err(qup->dev, "Could not get iface clock\n");
1784*4882a593Smuzhiyun 			return PTR_ERR(qup->pclk);
1785*4882a593Smuzhiyun 		}
1786*4882a593Smuzhiyun 		qup_i2c_enable_clocks(qup);
1787*4882a593Smuzhiyun 		src_clk_freq = clk_get_rate(qup->clk);
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	/*
1791*4882a593Smuzhiyun 	 * Bootloaders might leave a pending interrupt on certain QUP's,
1792*4882a593Smuzhiyun 	 * so we reset the core before registering for interrupts.
1793*4882a593Smuzhiyun 	 */
1794*4882a593Smuzhiyun 	writel(1, qup->base + QUP_SW_RESET);
1795*4882a593Smuzhiyun 	ret = qup_i2c_poll_state_valid(qup);
1796*4882a593Smuzhiyun 	if (ret)
1797*4882a593Smuzhiyun 		goto fail;
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	ret = devm_request_irq(qup->dev, qup->irq, qup_i2c_interrupt,
1800*4882a593Smuzhiyun 			       IRQF_TRIGGER_HIGH, "i2c_qup", qup);
1801*4882a593Smuzhiyun 	if (ret) {
1802*4882a593Smuzhiyun 		dev_err(qup->dev, "Request %d IRQ failed\n", qup->irq);
1803*4882a593Smuzhiyun 		goto fail;
1804*4882a593Smuzhiyun 	}
1805*4882a593Smuzhiyun 	disable_irq(qup->irq);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	hw_ver = readl(qup->base + QUP_HW_VERSION);
1808*4882a593Smuzhiyun 	dev_dbg(qup->dev, "Revision %x\n", hw_ver);
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	io_mode = readl(qup->base + QUP_IO_MODE);
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	/*
1813*4882a593Smuzhiyun 	 * The block/fifo size w.r.t. 'actual data' is 1/2 due to 'tag'
1814*4882a593Smuzhiyun 	 * associated with each byte written/received
1815*4882a593Smuzhiyun 	 */
1816*4882a593Smuzhiyun 	size = QUP_OUTPUT_BLOCK_SIZE(io_mode);
1817*4882a593Smuzhiyun 	if (size >= ARRAY_SIZE(blk_sizes)) {
1818*4882a593Smuzhiyun 		ret = -EIO;
1819*4882a593Smuzhiyun 		goto fail;
1820*4882a593Smuzhiyun 	}
1821*4882a593Smuzhiyun 	qup->out_blk_sz = blk_sizes[size];
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	size = QUP_INPUT_BLOCK_SIZE(io_mode);
1824*4882a593Smuzhiyun 	if (size >= ARRAY_SIZE(blk_sizes)) {
1825*4882a593Smuzhiyun 		ret = -EIO;
1826*4882a593Smuzhiyun 		goto fail;
1827*4882a593Smuzhiyun 	}
1828*4882a593Smuzhiyun 	qup->in_blk_sz = blk_sizes[size];
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	if (is_qup_v1) {
1831*4882a593Smuzhiyun 		/*
1832*4882a593Smuzhiyun 		 * in QUP v1, QUP_CONFIG uses N as 15 i.e 16 bits constitutes a
1833*4882a593Smuzhiyun 		 * single transfer but the block size is in bytes so divide the
1834*4882a593Smuzhiyun 		 * in_blk_sz and out_blk_sz by 2
1835*4882a593Smuzhiyun 		 */
1836*4882a593Smuzhiyun 		qup->in_blk_sz /= 2;
1837*4882a593Smuzhiyun 		qup->out_blk_sz /= 2;
1838*4882a593Smuzhiyun 		qup->write_tx_fifo = qup_i2c_write_tx_fifo_v1;
1839*4882a593Smuzhiyun 		qup->read_rx_fifo = qup_i2c_read_rx_fifo_v1;
1840*4882a593Smuzhiyun 		qup->write_rx_tags = qup_i2c_write_rx_tags_v1;
1841*4882a593Smuzhiyun 	} else {
1842*4882a593Smuzhiyun 		qup->write_tx_fifo = qup_i2c_write_tx_fifo_v2;
1843*4882a593Smuzhiyun 		qup->read_rx_fifo = qup_i2c_read_rx_fifo_v2;
1844*4882a593Smuzhiyun 		qup->write_rx_tags = qup_i2c_write_rx_tags_v2;
1845*4882a593Smuzhiyun 	}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	size = QUP_OUTPUT_FIFO_SIZE(io_mode);
1848*4882a593Smuzhiyun 	qup->out_fifo_sz = qup->out_blk_sz * (2 << size);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	size = QUP_INPUT_FIFO_SIZE(io_mode);
1851*4882a593Smuzhiyun 	qup->in_fifo_sz = qup->in_blk_sz * (2 << size);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	hs_div = 3;
1854*4882a593Smuzhiyun 	if (clk_freq <= I2C_MAX_STANDARD_MODE_FREQ) {
1855*4882a593Smuzhiyun 		fs_div = ((src_clk_freq / clk_freq) / 2) - 3;
1856*4882a593Smuzhiyun 		qup->clk_ctl = (hs_div << 8) | (fs_div & 0xff);
1857*4882a593Smuzhiyun 	} else {
1858*4882a593Smuzhiyun 		/* 33%/66% duty cycle */
1859*4882a593Smuzhiyun 		fs_div = ((src_clk_freq / clk_freq) - 6) * 2 / 3;
1860*4882a593Smuzhiyun 		qup->clk_ctl = ((fs_div / 2) << 16) | (hs_div << 8) | (fs_div & 0xff);
1861*4882a593Smuzhiyun 	}
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	/*
1864*4882a593Smuzhiyun 	 * Time it takes for a byte to be clocked out on the bus.
1865*4882a593Smuzhiyun 	 * Each byte takes 9 clock cycles (8 bits + 1 ack).
1866*4882a593Smuzhiyun 	 */
1867*4882a593Smuzhiyun 	one_bit_t = (USEC_PER_SEC / clk_freq) + 1;
1868*4882a593Smuzhiyun 	qup->one_byte_t = one_bit_t * 9;
1869*4882a593Smuzhiyun 	qup->xfer_timeout = TOUT_MIN * HZ +
1870*4882a593Smuzhiyun 		usecs_to_jiffies(MX_DMA_TX_RX_LEN * qup->one_byte_t);
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	dev_dbg(qup->dev, "IN:block:%d, fifo:%d, OUT:block:%d, fifo:%d\n",
1873*4882a593Smuzhiyun 		qup->in_blk_sz, qup->in_fifo_sz,
1874*4882a593Smuzhiyun 		qup->out_blk_sz, qup->out_fifo_sz);
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	i2c_set_adapdata(&qup->adap, qup);
1877*4882a593Smuzhiyun 	qup->adap.dev.parent = qup->dev;
1878*4882a593Smuzhiyun 	qup->adap.dev.of_node = pdev->dev.of_node;
1879*4882a593Smuzhiyun 	qup->is_last = true;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	strlcpy(qup->adap.name, "QUP I2C adapter", sizeof(qup->adap.name));
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(qup->dev, MSEC_PER_SEC);
1884*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(qup->dev);
1885*4882a593Smuzhiyun 	pm_runtime_set_active(qup->dev);
1886*4882a593Smuzhiyun 	pm_runtime_enable(qup->dev);
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	ret = i2c_add_adapter(&qup->adap);
1889*4882a593Smuzhiyun 	if (ret)
1890*4882a593Smuzhiyun 		goto fail_runtime;
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	return 0;
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun fail_runtime:
1895*4882a593Smuzhiyun 	pm_runtime_disable(qup->dev);
1896*4882a593Smuzhiyun 	pm_runtime_set_suspended(qup->dev);
1897*4882a593Smuzhiyun fail:
1898*4882a593Smuzhiyun 	qup_i2c_disable_clocks(qup);
1899*4882a593Smuzhiyun fail_dma:
1900*4882a593Smuzhiyun 	if (qup->btx.dma)
1901*4882a593Smuzhiyun 		dma_release_channel(qup->btx.dma);
1902*4882a593Smuzhiyun 	if (qup->brx.dma)
1903*4882a593Smuzhiyun 		dma_release_channel(qup->brx.dma);
1904*4882a593Smuzhiyun 	return ret;
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun 
qup_i2c_remove(struct platform_device * pdev)1907*4882a593Smuzhiyun static int qup_i2c_remove(struct platform_device *pdev)
1908*4882a593Smuzhiyun {
1909*4882a593Smuzhiyun 	struct qup_i2c_dev *qup = platform_get_drvdata(pdev);
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	if (qup->is_dma) {
1912*4882a593Smuzhiyun 		dma_release_channel(qup->btx.dma);
1913*4882a593Smuzhiyun 		dma_release_channel(qup->brx.dma);
1914*4882a593Smuzhiyun 	}
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	disable_irq(qup->irq);
1917*4882a593Smuzhiyun 	qup_i2c_disable_clocks(qup);
1918*4882a593Smuzhiyun 	i2c_del_adapter(&qup->adap);
1919*4882a593Smuzhiyun 	pm_runtime_disable(qup->dev);
1920*4882a593Smuzhiyun 	pm_runtime_set_suspended(qup->dev);
1921*4882a593Smuzhiyun 	return 0;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun #ifdef CONFIG_PM
qup_i2c_pm_suspend_runtime(struct device * device)1925*4882a593Smuzhiyun static int qup_i2c_pm_suspend_runtime(struct device *device)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun 	struct qup_i2c_dev *qup = dev_get_drvdata(device);
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	dev_dbg(device, "pm_runtime: suspending...\n");
1930*4882a593Smuzhiyun 	qup_i2c_disable_clocks(qup);
1931*4882a593Smuzhiyun 	return 0;
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun 
qup_i2c_pm_resume_runtime(struct device * device)1934*4882a593Smuzhiyun static int qup_i2c_pm_resume_runtime(struct device *device)
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun 	struct qup_i2c_dev *qup = dev_get_drvdata(device);
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	dev_dbg(device, "pm_runtime: resuming...\n");
1939*4882a593Smuzhiyun 	qup_i2c_enable_clocks(qup);
1940*4882a593Smuzhiyun 	return 0;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun #endif
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
qup_i2c_suspend(struct device * device)1945*4882a593Smuzhiyun static int qup_i2c_suspend(struct device *device)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun 	if (!pm_runtime_suspended(device))
1948*4882a593Smuzhiyun 		return qup_i2c_pm_suspend_runtime(device);
1949*4882a593Smuzhiyun 	return 0;
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun 
qup_i2c_resume(struct device * device)1952*4882a593Smuzhiyun static int qup_i2c_resume(struct device *device)
1953*4882a593Smuzhiyun {
1954*4882a593Smuzhiyun 	qup_i2c_pm_resume_runtime(device);
1955*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(device);
1956*4882a593Smuzhiyun 	pm_request_autosuspend(device);
1957*4882a593Smuzhiyun 	return 0;
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun #endif
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun static const struct dev_pm_ops qup_i2c_qup_pm_ops = {
1962*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(
1963*4882a593Smuzhiyun 		qup_i2c_suspend,
1964*4882a593Smuzhiyun 		qup_i2c_resume)
1965*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(
1966*4882a593Smuzhiyun 		qup_i2c_pm_suspend_runtime,
1967*4882a593Smuzhiyun 		qup_i2c_pm_resume_runtime,
1968*4882a593Smuzhiyun 		NULL)
1969*4882a593Smuzhiyun };
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun static const struct of_device_id qup_i2c_dt_match[] = {
1972*4882a593Smuzhiyun 	{ .compatible = "qcom,i2c-qup-v1.1.1" },
1973*4882a593Smuzhiyun 	{ .compatible = "qcom,i2c-qup-v2.1.1" },
1974*4882a593Smuzhiyun 	{ .compatible = "qcom,i2c-qup-v2.2.1" },
1975*4882a593Smuzhiyun 	{}
1976*4882a593Smuzhiyun };
1977*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qup_i2c_dt_match);
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun static struct platform_driver qup_i2c_driver = {
1980*4882a593Smuzhiyun 	.probe  = qup_i2c_probe,
1981*4882a593Smuzhiyun 	.remove = qup_i2c_remove,
1982*4882a593Smuzhiyun 	.driver = {
1983*4882a593Smuzhiyun 		.name = "i2c_qup",
1984*4882a593Smuzhiyun 		.pm = &qup_i2c_qup_pm_ops,
1985*4882a593Smuzhiyun 		.of_match_table = qup_i2c_dt_match,
1986*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(qup_i2c_acpi_match),
1987*4882a593Smuzhiyun 	},
1988*4882a593Smuzhiyun };
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun module_platform_driver(qup_i2c_driver);
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1993*4882a593Smuzhiyun MODULE_ALIAS("platform:i2c_qup");
1994