1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/acpi.h>
5*4882a593Smuzhiyun #include <linux/clk.h>
6*4882a593Smuzhiyun #include <linux/dma-mapping.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/i2c.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/qcom-geni-se.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define SE_I2C_TX_TRANS_LEN 0x26c
19*4882a593Smuzhiyun #define SE_I2C_RX_TRANS_LEN 0x270
20*4882a593Smuzhiyun #define SE_I2C_SCL_COUNTERS 0x278
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define SE_I2C_ERR (M_CMD_OVERRUN_EN | M_ILLEGAL_CMD_EN | M_CMD_FAILURE_EN |\
23*4882a593Smuzhiyun M_GP_IRQ_1_EN | M_GP_IRQ_3_EN | M_GP_IRQ_4_EN)
24*4882a593Smuzhiyun #define SE_I2C_ABORT BIT(1)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* M_CMD OP codes for I2C */
27*4882a593Smuzhiyun #define I2C_WRITE 0x1
28*4882a593Smuzhiyun #define I2C_READ 0x2
29*4882a593Smuzhiyun #define I2C_WRITE_READ 0x3
30*4882a593Smuzhiyun #define I2C_ADDR_ONLY 0x4
31*4882a593Smuzhiyun #define I2C_BUS_CLEAR 0x6
32*4882a593Smuzhiyun #define I2C_STOP_ON_BUS 0x7
33*4882a593Smuzhiyun /* M_CMD params for I2C */
34*4882a593Smuzhiyun #define PRE_CMD_DELAY BIT(0)
35*4882a593Smuzhiyun #define TIMESTAMP_BEFORE BIT(1)
36*4882a593Smuzhiyun #define STOP_STRETCH BIT(2)
37*4882a593Smuzhiyun #define TIMESTAMP_AFTER BIT(3)
38*4882a593Smuzhiyun #define POST_COMMAND_DELAY BIT(4)
39*4882a593Smuzhiyun #define IGNORE_ADD_NACK BIT(6)
40*4882a593Smuzhiyun #define READ_FINISHED_WITH_ACK BIT(7)
41*4882a593Smuzhiyun #define BYPASS_ADDR_PHASE BIT(8)
42*4882a593Smuzhiyun #define SLV_ADDR_MSK GENMASK(15, 9)
43*4882a593Smuzhiyun #define SLV_ADDR_SHFT 9
44*4882a593Smuzhiyun /* I2C SCL COUNTER fields */
45*4882a593Smuzhiyun #define HIGH_COUNTER_MSK GENMASK(29, 20)
46*4882a593Smuzhiyun #define HIGH_COUNTER_SHFT 20
47*4882a593Smuzhiyun #define LOW_COUNTER_MSK GENMASK(19, 10)
48*4882a593Smuzhiyun #define LOW_COUNTER_SHFT 10
49*4882a593Smuzhiyun #define CYCLE_COUNTER_MSK GENMASK(9, 0)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun enum geni_i2c_err_code {
52*4882a593Smuzhiyun GP_IRQ0,
53*4882a593Smuzhiyun NACK,
54*4882a593Smuzhiyun GP_IRQ2,
55*4882a593Smuzhiyun BUS_PROTO,
56*4882a593Smuzhiyun ARB_LOST,
57*4882a593Smuzhiyun GP_IRQ5,
58*4882a593Smuzhiyun GENI_OVERRUN,
59*4882a593Smuzhiyun GENI_ILLEGAL_CMD,
60*4882a593Smuzhiyun GENI_ABORT_DONE,
61*4882a593Smuzhiyun GENI_TIMEOUT,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define DM_I2C_CB_ERR ((BIT(NACK) | BIT(BUS_PROTO) | BIT(ARB_LOST)) \
65*4882a593Smuzhiyun << 5)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define I2C_AUTO_SUSPEND_DELAY 250
68*4882a593Smuzhiyun #define KHZ(freq) (1000 * freq)
69*4882a593Smuzhiyun #define PACKING_BYTES_PW 4
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define ABORT_TIMEOUT HZ
72*4882a593Smuzhiyun #define XFER_TIMEOUT HZ
73*4882a593Smuzhiyun #define RST_TIMEOUT HZ
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct geni_i2c_dev {
76*4882a593Smuzhiyun struct geni_se se;
77*4882a593Smuzhiyun u32 tx_wm;
78*4882a593Smuzhiyun int irq;
79*4882a593Smuzhiyun int err;
80*4882a593Smuzhiyun struct i2c_adapter adap;
81*4882a593Smuzhiyun struct completion done;
82*4882a593Smuzhiyun struct i2c_msg *cur;
83*4882a593Smuzhiyun int cur_wr;
84*4882a593Smuzhiyun int cur_rd;
85*4882a593Smuzhiyun spinlock_t lock;
86*4882a593Smuzhiyun u32 clk_freq_out;
87*4882a593Smuzhiyun const struct geni_i2c_clk_fld *clk_fld;
88*4882a593Smuzhiyun int suspended;
89*4882a593Smuzhiyun void *dma_buf;
90*4882a593Smuzhiyun size_t xfer_len;
91*4882a593Smuzhiyun dma_addr_t dma_addr;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct geni_i2c_err_log {
95*4882a593Smuzhiyun int err;
96*4882a593Smuzhiyun const char *msg;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static const struct geni_i2c_err_log gi2c_log[] = {
100*4882a593Smuzhiyun [GP_IRQ0] = {-EIO, "Unknown I2C err GP_IRQ0"},
101*4882a593Smuzhiyun [NACK] = {-ENXIO, "NACK: slv unresponsive, check its power/reset-ln"},
102*4882a593Smuzhiyun [GP_IRQ2] = {-EIO, "Unknown I2C err GP IRQ2"},
103*4882a593Smuzhiyun [BUS_PROTO] = {-EPROTO, "Bus proto err, noisy/unepxected start/stop"},
104*4882a593Smuzhiyun [ARB_LOST] = {-EAGAIN, "Bus arbitration lost, clock line undriveable"},
105*4882a593Smuzhiyun [GP_IRQ5] = {-EIO, "Unknown I2C err GP IRQ5"},
106*4882a593Smuzhiyun [GENI_OVERRUN] = {-EIO, "Cmd overrun, check GENI cmd-state machine"},
107*4882a593Smuzhiyun [GENI_ILLEGAL_CMD] = {-EIO, "Illegal cmd, check GENI cmd-state machine"},
108*4882a593Smuzhiyun [GENI_ABORT_DONE] = {-ETIMEDOUT, "Abort after timeout successful"},
109*4882a593Smuzhiyun [GENI_TIMEOUT] = {-ETIMEDOUT, "I2C TXN timed out"},
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun struct geni_i2c_clk_fld {
113*4882a593Smuzhiyun u32 clk_freq_out;
114*4882a593Smuzhiyun u8 clk_div;
115*4882a593Smuzhiyun u8 t_high_cnt;
116*4882a593Smuzhiyun u8 t_low_cnt;
117*4882a593Smuzhiyun u8 t_cycle_cnt;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * Hardware uses the underlying formula to calculate time periods of
122*4882a593Smuzhiyun * SCL clock cycle. Firmware uses some additional cycles excluded from the
123*4882a593Smuzhiyun * below formula and it is confirmed that the time periods are within
124*4882a593Smuzhiyun * specification limits.
125*4882a593Smuzhiyun *
126*4882a593Smuzhiyun * time of high period of SCL: t_high = (t_high_cnt * clk_div) / source_clock
127*4882a593Smuzhiyun * time of low period of SCL: t_low = (t_low_cnt * clk_div) / source_clock
128*4882a593Smuzhiyun * time of full period of SCL: t_cycle = (t_cycle_cnt * clk_div) / source_clock
129*4882a593Smuzhiyun * clk_freq_out = t / t_cycle
130*4882a593Smuzhiyun * source_clock = 19.2 MHz
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun static const struct geni_i2c_clk_fld geni_i2c_clk_map[] = {
133*4882a593Smuzhiyun {KHZ(100), 7, 10, 11, 26},
134*4882a593Smuzhiyun {KHZ(400), 2, 5, 12, 24},
135*4882a593Smuzhiyun {KHZ(1000), 1, 3, 9, 18},
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
geni_i2c_clk_map_idx(struct geni_i2c_dev * gi2c)138*4882a593Smuzhiyun static int geni_i2c_clk_map_idx(struct geni_i2c_dev *gi2c)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun int i;
141*4882a593Smuzhiyun const struct geni_i2c_clk_fld *itr = geni_i2c_clk_map;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(geni_i2c_clk_map); i++, itr++) {
144*4882a593Smuzhiyun if (itr->clk_freq_out == gi2c->clk_freq_out) {
145*4882a593Smuzhiyun gi2c->clk_fld = itr;
146*4882a593Smuzhiyun return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun return -EINVAL;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
qcom_geni_i2c_conf(struct geni_i2c_dev * gi2c)152*4882a593Smuzhiyun static void qcom_geni_i2c_conf(struct geni_i2c_dev *gi2c)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun const struct geni_i2c_clk_fld *itr = gi2c->clk_fld;
155*4882a593Smuzhiyun u32 val;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun writel_relaxed(0, gi2c->se.base + SE_GENI_CLK_SEL);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun val = (itr->clk_div << CLK_DIV_SHFT) | SER_CLK_EN;
160*4882a593Smuzhiyun writel_relaxed(val, gi2c->se.base + GENI_SER_M_CLK_CFG);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun val = itr->t_high_cnt << HIGH_COUNTER_SHFT;
163*4882a593Smuzhiyun val |= itr->t_low_cnt << LOW_COUNTER_SHFT;
164*4882a593Smuzhiyun val |= itr->t_cycle_cnt;
165*4882a593Smuzhiyun writel_relaxed(val, gi2c->se.base + SE_I2C_SCL_COUNTERS);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
geni_i2c_err_misc(struct geni_i2c_dev * gi2c)168*4882a593Smuzhiyun static void geni_i2c_err_misc(struct geni_i2c_dev *gi2c)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun u32 m_cmd = readl_relaxed(gi2c->se.base + SE_GENI_M_CMD0);
171*4882a593Smuzhiyun u32 m_stat = readl_relaxed(gi2c->se.base + SE_GENI_M_IRQ_STATUS);
172*4882a593Smuzhiyun u32 geni_s = readl_relaxed(gi2c->se.base + SE_GENI_STATUS);
173*4882a593Smuzhiyun u32 geni_ios = readl_relaxed(gi2c->se.base + SE_GENI_IOS);
174*4882a593Smuzhiyun u32 dma = readl_relaxed(gi2c->se.base + SE_GENI_DMA_MODE_EN);
175*4882a593Smuzhiyun u32 rx_st, tx_st;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (dma) {
178*4882a593Smuzhiyun rx_st = readl_relaxed(gi2c->se.base + SE_DMA_RX_IRQ_STAT);
179*4882a593Smuzhiyun tx_st = readl_relaxed(gi2c->se.base + SE_DMA_TX_IRQ_STAT);
180*4882a593Smuzhiyun } else {
181*4882a593Smuzhiyun rx_st = readl_relaxed(gi2c->se.base + SE_GENI_RX_FIFO_STATUS);
182*4882a593Smuzhiyun tx_st = readl_relaxed(gi2c->se.base + SE_GENI_TX_FIFO_STATUS);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun dev_dbg(gi2c->se.dev, "DMA:%d tx_stat:0x%x, rx_stat:0x%x, irq-stat:0x%x\n",
185*4882a593Smuzhiyun dma, tx_st, rx_st, m_stat);
186*4882a593Smuzhiyun dev_dbg(gi2c->se.dev, "m_cmd:0x%x, geni_status:0x%x, geni_ios:0x%x\n",
187*4882a593Smuzhiyun m_cmd, geni_s, geni_ios);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
geni_i2c_err(struct geni_i2c_dev * gi2c,int err)190*4882a593Smuzhiyun static void geni_i2c_err(struct geni_i2c_dev *gi2c, int err)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun if (!gi2c->err)
193*4882a593Smuzhiyun gi2c->err = gi2c_log[err].err;
194*4882a593Smuzhiyun if (gi2c->cur)
195*4882a593Smuzhiyun dev_dbg(gi2c->se.dev, "len:%d, slv-addr:0x%x, RD/WR:%d\n",
196*4882a593Smuzhiyun gi2c->cur->len, gi2c->cur->addr, gi2c->cur->flags);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (err != NACK && err != GENI_ABORT_DONE) {
199*4882a593Smuzhiyun dev_err(gi2c->se.dev, "%s\n", gi2c_log[err].msg);
200*4882a593Smuzhiyun geni_i2c_err_misc(gi2c);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
geni_i2c_irq(int irq,void * dev)204*4882a593Smuzhiyun static irqreturn_t geni_i2c_irq(int irq, void *dev)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct geni_i2c_dev *gi2c = dev;
207*4882a593Smuzhiyun void __iomem *base = gi2c->se.base;
208*4882a593Smuzhiyun int j, p;
209*4882a593Smuzhiyun u32 m_stat;
210*4882a593Smuzhiyun u32 rx_st;
211*4882a593Smuzhiyun u32 dm_tx_st;
212*4882a593Smuzhiyun u32 dm_rx_st;
213*4882a593Smuzhiyun u32 dma;
214*4882a593Smuzhiyun u32 val;
215*4882a593Smuzhiyun struct i2c_msg *cur;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun spin_lock(&gi2c->lock);
218*4882a593Smuzhiyun m_stat = readl_relaxed(base + SE_GENI_M_IRQ_STATUS);
219*4882a593Smuzhiyun rx_st = readl_relaxed(base + SE_GENI_RX_FIFO_STATUS);
220*4882a593Smuzhiyun dm_tx_st = readl_relaxed(base + SE_DMA_TX_IRQ_STAT);
221*4882a593Smuzhiyun dm_rx_st = readl_relaxed(base + SE_DMA_RX_IRQ_STAT);
222*4882a593Smuzhiyun dma = readl_relaxed(base + SE_GENI_DMA_MODE_EN);
223*4882a593Smuzhiyun cur = gi2c->cur;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (!cur ||
226*4882a593Smuzhiyun m_stat & (M_CMD_FAILURE_EN | M_CMD_ABORT_EN) ||
227*4882a593Smuzhiyun dm_rx_st & (DM_I2C_CB_ERR)) {
228*4882a593Smuzhiyun if (m_stat & M_GP_IRQ_1_EN)
229*4882a593Smuzhiyun geni_i2c_err(gi2c, NACK);
230*4882a593Smuzhiyun if (m_stat & M_GP_IRQ_3_EN)
231*4882a593Smuzhiyun geni_i2c_err(gi2c, BUS_PROTO);
232*4882a593Smuzhiyun if (m_stat & M_GP_IRQ_4_EN)
233*4882a593Smuzhiyun geni_i2c_err(gi2c, ARB_LOST);
234*4882a593Smuzhiyun if (m_stat & M_CMD_OVERRUN_EN)
235*4882a593Smuzhiyun geni_i2c_err(gi2c, GENI_OVERRUN);
236*4882a593Smuzhiyun if (m_stat & M_ILLEGAL_CMD_EN)
237*4882a593Smuzhiyun geni_i2c_err(gi2c, GENI_ILLEGAL_CMD);
238*4882a593Smuzhiyun if (m_stat & M_CMD_ABORT_EN)
239*4882a593Smuzhiyun geni_i2c_err(gi2c, GENI_ABORT_DONE);
240*4882a593Smuzhiyun if (m_stat & M_GP_IRQ_0_EN)
241*4882a593Smuzhiyun geni_i2c_err(gi2c, GP_IRQ0);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Disable the TX Watermark interrupt to stop TX */
244*4882a593Smuzhiyun if (!dma)
245*4882a593Smuzhiyun writel_relaxed(0, base + SE_GENI_TX_WATERMARK_REG);
246*4882a593Smuzhiyun } else if (dma) {
247*4882a593Smuzhiyun dev_dbg(gi2c->se.dev, "i2c dma tx:0x%x, dma rx:0x%x\n",
248*4882a593Smuzhiyun dm_tx_st, dm_rx_st);
249*4882a593Smuzhiyun } else if (cur->flags & I2C_M_RD &&
250*4882a593Smuzhiyun m_stat & (M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN)) {
251*4882a593Smuzhiyun u32 rxcnt = rx_st & RX_FIFO_WC_MSK;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun for (j = 0; j < rxcnt; j++) {
254*4882a593Smuzhiyun p = 0;
255*4882a593Smuzhiyun val = readl_relaxed(base + SE_GENI_RX_FIFOn);
256*4882a593Smuzhiyun while (gi2c->cur_rd < cur->len && p < sizeof(val)) {
257*4882a593Smuzhiyun cur->buf[gi2c->cur_rd++] = val & 0xff;
258*4882a593Smuzhiyun val >>= 8;
259*4882a593Smuzhiyun p++;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun if (gi2c->cur_rd == cur->len)
262*4882a593Smuzhiyun break;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun } else if (!(cur->flags & I2C_M_RD) &&
265*4882a593Smuzhiyun m_stat & M_TX_FIFO_WATERMARK_EN) {
266*4882a593Smuzhiyun for (j = 0; j < gi2c->tx_wm; j++) {
267*4882a593Smuzhiyun u32 temp;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun val = 0;
270*4882a593Smuzhiyun p = 0;
271*4882a593Smuzhiyun while (gi2c->cur_wr < cur->len && p < sizeof(val)) {
272*4882a593Smuzhiyun temp = cur->buf[gi2c->cur_wr++];
273*4882a593Smuzhiyun val |= temp << (p * 8);
274*4882a593Smuzhiyun p++;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun writel_relaxed(val, base + SE_GENI_TX_FIFOn);
277*4882a593Smuzhiyun /* TX Complete, Disable the TX Watermark interrupt */
278*4882a593Smuzhiyun if (gi2c->cur_wr == cur->len) {
279*4882a593Smuzhiyun writel_relaxed(0, base + SE_GENI_TX_WATERMARK_REG);
280*4882a593Smuzhiyun break;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (m_stat)
286*4882a593Smuzhiyun writel_relaxed(m_stat, base + SE_GENI_M_IRQ_CLEAR);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (dma && dm_tx_st)
289*4882a593Smuzhiyun writel_relaxed(dm_tx_st, base + SE_DMA_TX_IRQ_CLR);
290*4882a593Smuzhiyun if (dma && dm_rx_st)
291*4882a593Smuzhiyun writel_relaxed(dm_rx_st, base + SE_DMA_RX_IRQ_CLR);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* if this is err with done-bit not set, handle that through timeout. */
294*4882a593Smuzhiyun if (m_stat & M_CMD_DONE_EN || m_stat & M_CMD_ABORT_EN ||
295*4882a593Smuzhiyun dm_tx_st & TX_DMA_DONE || dm_tx_st & TX_RESET_DONE ||
296*4882a593Smuzhiyun dm_rx_st & RX_DMA_DONE || dm_rx_st & RX_RESET_DONE)
297*4882a593Smuzhiyun complete(&gi2c->done);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun spin_unlock(&gi2c->lock);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return IRQ_HANDLED;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
geni_i2c_abort_xfer(struct geni_i2c_dev * gi2c)304*4882a593Smuzhiyun static void geni_i2c_abort_xfer(struct geni_i2c_dev *gi2c)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun u32 val;
307*4882a593Smuzhiyun unsigned long time_left = ABORT_TIMEOUT;
308*4882a593Smuzhiyun unsigned long flags;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun spin_lock_irqsave(&gi2c->lock, flags);
311*4882a593Smuzhiyun geni_i2c_err(gi2c, GENI_TIMEOUT);
312*4882a593Smuzhiyun gi2c->cur = NULL;
313*4882a593Smuzhiyun geni_se_abort_m_cmd(&gi2c->se);
314*4882a593Smuzhiyun spin_unlock_irqrestore(&gi2c->lock, flags);
315*4882a593Smuzhiyun do {
316*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&gi2c->done, time_left);
317*4882a593Smuzhiyun val = readl_relaxed(gi2c->se.base + SE_GENI_M_IRQ_STATUS);
318*4882a593Smuzhiyun } while (!(val & M_CMD_ABORT_EN) && time_left);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (!(val & M_CMD_ABORT_EN))
321*4882a593Smuzhiyun dev_err(gi2c->se.dev, "Timeout abort_m_cmd\n");
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
geni_i2c_rx_fsm_rst(struct geni_i2c_dev * gi2c)324*4882a593Smuzhiyun static void geni_i2c_rx_fsm_rst(struct geni_i2c_dev *gi2c)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun u32 val;
327*4882a593Smuzhiyun unsigned long time_left = RST_TIMEOUT;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun writel_relaxed(1, gi2c->se.base + SE_DMA_RX_FSM_RST);
330*4882a593Smuzhiyun do {
331*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&gi2c->done, time_left);
332*4882a593Smuzhiyun val = readl_relaxed(gi2c->se.base + SE_DMA_RX_IRQ_STAT);
333*4882a593Smuzhiyun } while (!(val & RX_RESET_DONE) && time_left);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (!(val & RX_RESET_DONE))
336*4882a593Smuzhiyun dev_err(gi2c->se.dev, "Timeout resetting RX_FSM\n");
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
geni_i2c_tx_fsm_rst(struct geni_i2c_dev * gi2c)339*4882a593Smuzhiyun static void geni_i2c_tx_fsm_rst(struct geni_i2c_dev *gi2c)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun u32 val;
342*4882a593Smuzhiyun unsigned long time_left = RST_TIMEOUT;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun writel_relaxed(1, gi2c->se.base + SE_DMA_TX_FSM_RST);
345*4882a593Smuzhiyun do {
346*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&gi2c->done, time_left);
347*4882a593Smuzhiyun val = readl_relaxed(gi2c->se.base + SE_DMA_TX_IRQ_STAT);
348*4882a593Smuzhiyun } while (!(val & TX_RESET_DONE) && time_left);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (!(val & TX_RESET_DONE))
351*4882a593Smuzhiyun dev_err(gi2c->se.dev, "Timeout resetting TX_FSM\n");
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
geni_i2c_rx_msg_cleanup(struct geni_i2c_dev * gi2c,struct i2c_msg * cur)354*4882a593Smuzhiyun static void geni_i2c_rx_msg_cleanup(struct geni_i2c_dev *gi2c,
355*4882a593Smuzhiyun struct i2c_msg *cur)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun gi2c->cur_rd = 0;
358*4882a593Smuzhiyun if (gi2c->dma_buf) {
359*4882a593Smuzhiyun if (gi2c->err)
360*4882a593Smuzhiyun geni_i2c_rx_fsm_rst(gi2c);
361*4882a593Smuzhiyun geni_se_rx_dma_unprep(&gi2c->se, gi2c->dma_addr, gi2c->xfer_len);
362*4882a593Smuzhiyun i2c_put_dma_safe_msg_buf(gi2c->dma_buf, cur, !gi2c->err);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
geni_i2c_tx_msg_cleanup(struct geni_i2c_dev * gi2c,struct i2c_msg * cur)366*4882a593Smuzhiyun static void geni_i2c_tx_msg_cleanup(struct geni_i2c_dev *gi2c,
367*4882a593Smuzhiyun struct i2c_msg *cur)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun gi2c->cur_wr = 0;
370*4882a593Smuzhiyun if (gi2c->dma_buf) {
371*4882a593Smuzhiyun if (gi2c->err)
372*4882a593Smuzhiyun geni_i2c_tx_fsm_rst(gi2c);
373*4882a593Smuzhiyun geni_se_tx_dma_unprep(&gi2c->se, gi2c->dma_addr, gi2c->xfer_len);
374*4882a593Smuzhiyun i2c_put_dma_safe_msg_buf(gi2c->dma_buf, cur, !gi2c->err);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
geni_i2c_rx_one_msg(struct geni_i2c_dev * gi2c,struct i2c_msg * msg,u32 m_param)378*4882a593Smuzhiyun static int geni_i2c_rx_one_msg(struct geni_i2c_dev *gi2c, struct i2c_msg *msg,
379*4882a593Smuzhiyun u32 m_param)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun dma_addr_t rx_dma = 0;
382*4882a593Smuzhiyun unsigned long time_left;
383*4882a593Smuzhiyun void *dma_buf = NULL;
384*4882a593Smuzhiyun struct geni_se *se = &gi2c->se;
385*4882a593Smuzhiyun size_t len = msg->len;
386*4882a593Smuzhiyun struct i2c_msg *cur;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (!of_machine_is_compatible("lenovo,yoga-c630"))
389*4882a593Smuzhiyun dma_buf = i2c_get_dma_safe_msg_buf(msg, 32);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (dma_buf)
392*4882a593Smuzhiyun geni_se_select_mode(se, GENI_SE_DMA);
393*4882a593Smuzhiyun else
394*4882a593Smuzhiyun geni_se_select_mode(se, GENI_SE_FIFO);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun writel_relaxed(len, se->base + SE_I2C_RX_TRANS_LEN);
397*4882a593Smuzhiyun geni_se_setup_m_cmd(se, I2C_READ, m_param);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (dma_buf && geni_se_rx_dma_prep(se, dma_buf, len, &rx_dma)) {
400*4882a593Smuzhiyun geni_se_select_mode(se, GENI_SE_FIFO);
401*4882a593Smuzhiyun i2c_put_dma_safe_msg_buf(dma_buf, msg, false);
402*4882a593Smuzhiyun dma_buf = NULL;
403*4882a593Smuzhiyun } else {
404*4882a593Smuzhiyun gi2c->xfer_len = len;
405*4882a593Smuzhiyun gi2c->dma_addr = rx_dma;
406*4882a593Smuzhiyun gi2c->dma_buf = dma_buf;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun cur = gi2c->cur;
410*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&gi2c->done, XFER_TIMEOUT);
411*4882a593Smuzhiyun if (!time_left)
412*4882a593Smuzhiyun geni_i2c_abort_xfer(gi2c);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun geni_i2c_rx_msg_cleanup(gi2c, cur);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return gi2c->err;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
geni_i2c_tx_one_msg(struct geni_i2c_dev * gi2c,struct i2c_msg * msg,u32 m_param)419*4882a593Smuzhiyun static int geni_i2c_tx_one_msg(struct geni_i2c_dev *gi2c, struct i2c_msg *msg,
420*4882a593Smuzhiyun u32 m_param)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun dma_addr_t tx_dma = 0;
423*4882a593Smuzhiyun unsigned long time_left;
424*4882a593Smuzhiyun void *dma_buf = NULL;
425*4882a593Smuzhiyun struct geni_se *se = &gi2c->se;
426*4882a593Smuzhiyun size_t len = msg->len;
427*4882a593Smuzhiyun struct i2c_msg *cur;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (!of_machine_is_compatible("lenovo,yoga-c630"))
430*4882a593Smuzhiyun dma_buf = i2c_get_dma_safe_msg_buf(msg, 32);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun if (dma_buf)
433*4882a593Smuzhiyun geni_se_select_mode(se, GENI_SE_DMA);
434*4882a593Smuzhiyun else
435*4882a593Smuzhiyun geni_se_select_mode(se, GENI_SE_FIFO);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun writel_relaxed(len, se->base + SE_I2C_TX_TRANS_LEN);
438*4882a593Smuzhiyun geni_se_setup_m_cmd(se, I2C_WRITE, m_param);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (dma_buf && geni_se_tx_dma_prep(se, dma_buf, len, &tx_dma)) {
441*4882a593Smuzhiyun geni_se_select_mode(se, GENI_SE_FIFO);
442*4882a593Smuzhiyun i2c_put_dma_safe_msg_buf(dma_buf, msg, false);
443*4882a593Smuzhiyun dma_buf = NULL;
444*4882a593Smuzhiyun } else {
445*4882a593Smuzhiyun gi2c->xfer_len = len;
446*4882a593Smuzhiyun gi2c->dma_addr = tx_dma;
447*4882a593Smuzhiyun gi2c->dma_buf = dma_buf;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (!dma_buf) /* Get FIFO IRQ */
451*4882a593Smuzhiyun writel_relaxed(1, se->base + SE_GENI_TX_WATERMARK_REG);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun cur = gi2c->cur;
454*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&gi2c->done, XFER_TIMEOUT);
455*4882a593Smuzhiyun if (!time_left)
456*4882a593Smuzhiyun geni_i2c_abort_xfer(gi2c);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun geni_i2c_tx_msg_cleanup(gi2c, cur);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return gi2c->err;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
geni_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)463*4882a593Smuzhiyun static int geni_i2c_xfer(struct i2c_adapter *adap,
464*4882a593Smuzhiyun struct i2c_msg msgs[],
465*4882a593Smuzhiyun int num)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct geni_i2c_dev *gi2c = i2c_get_adapdata(adap);
468*4882a593Smuzhiyun int i, ret;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun gi2c->err = 0;
471*4882a593Smuzhiyun reinit_completion(&gi2c->done);
472*4882a593Smuzhiyun ret = pm_runtime_get_sync(gi2c->se.dev);
473*4882a593Smuzhiyun if (ret < 0) {
474*4882a593Smuzhiyun dev_err(gi2c->se.dev, "error turning SE resources:%d\n", ret);
475*4882a593Smuzhiyun pm_runtime_put_noidle(gi2c->se.dev);
476*4882a593Smuzhiyun /* Set device in suspended since resume failed */
477*4882a593Smuzhiyun pm_runtime_set_suspended(gi2c->se.dev);
478*4882a593Smuzhiyun return ret;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun qcom_geni_i2c_conf(gi2c);
482*4882a593Smuzhiyun for (i = 0; i < num; i++) {
483*4882a593Smuzhiyun u32 m_param = i < (num - 1) ? STOP_STRETCH : 0;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun m_param |= ((msgs[i].addr << SLV_ADDR_SHFT) & SLV_ADDR_MSK);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun gi2c->cur = &msgs[i];
488*4882a593Smuzhiyun if (msgs[i].flags & I2C_M_RD)
489*4882a593Smuzhiyun ret = geni_i2c_rx_one_msg(gi2c, &msgs[i], m_param);
490*4882a593Smuzhiyun else
491*4882a593Smuzhiyun ret = geni_i2c_tx_one_msg(gi2c, &msgs[i], m_param);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (ret)
494*4882a593Smuzhiyun break;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun if (ret == 0)
497*4882a593Smuzhiyun ret = num;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun pm_runtime_mark_last_busy(gi2c->se.dev);
500*4882a593Smuzhiyun pm_runtime_put_autosuspend(gi2c->se.dev);
501*4882a593Smuzhiyun gi2c->cur = NULL;
502*4882a593Smuzhiyun gi2c->err = 0;
503*4882a593Smuzhiyun return ret;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
geni_i2c_func(struct i2c_adapter * adap)506*4882a593Smuzhiyun static u32 geni_i2c_func(struct i2c_adapter *adap)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun static const struct i2c_algorithm geni_i2c_algo = {
512*4882a593Smuzhiyun .master_xfer = geni_i2c_xfer,
513*4882a593Smuzhiyun .functionality = geni_i2c_func,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun #ifdef CONFIG_ACPI
517*4882a593Smuzhiyun static const struct acpi_device_id geni_i2c_acpi_match[] = {
518*4882a593Smuzhiyun { "QCOM0220"},
519*4882a593Smuzhiyun { },
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, geni_i2c_acpi_match);
522*4882a593Smuzhiyun #endif
523*4882a593Smuzhiyun
geni_i2c_probe(struct platform_device * pdev)524*4882a593Smuzhiyun static int geni_i2c_probe(struct platform_device *pdev)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct geni_i2c_dev *gi2c;
527*4882a593Smuzhiyun struct resource *res;
528*4882a593Smuzhiyun u32 proto, tx_depth;
529*4882a593Smuzhiyun int ret;
530*4882a593Smuzhiyun struct device *dev = &pdev->dev;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun gi2c = devm_kzalloc(dev, sizeof(*gi2c), GFP_KERNEL);
533*4882a593Smuzhiyun if (!gi2c)
534*4882a593Smuzhiyun return -ENOMEM;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun gi2c->se.dev = dev;
537*4882a593Smuzhiyun gi2c->se.wrapper = dev_get_drvdata(dev->parent);
538*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
539*4882a593Smuzhiyun gi2c->se.base = devm_ioremap_resource(dev, res);
540*4882a593Smuzhiyun if (IS_ERR(gi2c->se.base))
541*4882a593Smuzhiyun return PTR_ERR(gi2c->se.base);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun gi2c->se.clk = devm_clk_get(dev, "se");
544*4882a593Smuzhiyun if (IS_ERR(gi2c->se.clk) && !has_acpi_companion(dev))
545*4882a593Smuzhiyun return PTR_ERR(gi2c->se.clk);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun ret = device_property_read_u32(dev, "clock-frequency",
548*4882a593Smuzhiyun &gi2c->clk_freq_out);
549*4882a593Smuzhiyun if (ret) {
550*4882a593Smuzhiyun dev_info(dev, "Bus frequency not specified, default to 100kHz.\n");
551*4882a593Smuzhiyun gi2c->clk_freq_out = KHZ(100);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (has_acpi_companion(dev))
555*4882a593Smuzhiyun ACPI_COMPANION_SET(&gi2c->adap.dev, ACPI_COMPANION(dev));
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun gi2c->irq = platform_get_irq(pdev, 0);
558*4882a593Smuzhiyun if (gi2c->irq < 0)
559*4882a593Smuzhiyun return gi2c->irq;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun ret = geni_i2c_clk_map_idx(gi2c);
562*4882a593Smuzhiyun if (ret) {
563*4882a593Smuzhiyun dev_err(dev, "Invalid clk frequency %d Hz: %d\n",
564*4882a593Smuzhiyun gi2c->clk_freq_out, ret);
565*4882a593Smuzhiyun return ret;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun gi2c->adap.algo = &geni_i2c_algo;
569*4882a593Smuzhiyun init_completion(&gi2c->done);
570*4882a593Smuzhiyun spin_lock_init(&gi2c->lock);
571*4882a593Smuzhiyun platform_set_drvdata(pdev, gi2c);
572*4882a593Smuzhiyun ret = devm_request_irq(dev, gi2c->irq, geni_i2c_irq, 0,
573*4882a593Smuzhiyun dev_name(dev), gi2c);
574*4882a593Smuzhiyun if (ret) {
575*4882a593Smuzhiyun dev_err(dev, "Request_irq failed:%d: err:%d\n",
576*4882a593Smuzhiyun gi2c->irq, ret);
577*4882a593Smuzhiyun return ret;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun /* Disable the interrupt so that the system can enter low-power mode */
580*4882a593Smuzhiyun disable_irq(gi2c->irq);
581*4882a593Smuzhiyun i2c_set_adapdata(&gi2c->adap, gi2c);
582*4882a593Smuzhiyun gi2c->adap.dev.parent = dev;
583*4882a593Smuzhiyun gi2c->adap.dev.of_node = dev->of_node;
584*4882a593Smuzhiyun strlcpy(gi2c->adap.name, "Geni-I2C", sizeof(gi2c->adap.name));
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun ret = geni_icc_get(&gi2c->se, "qup-memory");
587*4882a593Smuzhiyun if (ret)
588*4882a593Smuzhiyun return ret;
589*4882a593Smuzhiyun /*
590*4882a593Smuzhiyun * Set the bus quota for core and cpu to a reasonable value for
591*4882a593Smuzhiyun * register access.
592*4882a593Smuzhiyun * Set quota for DDR based on bus speed.
593*4882a593Smuzhiyun */
594*4882a593Smuzhiyun gi2c->se.icc_paths[GENI_TO_CORE].avg_bw = GENI_DEFAULT_BW;
595*4882a593Smuzhiyun gi2c->se.icc_paths[CPU_TO_GENI].avg_bw = GENI_DEFAULT_BW;
596*4882a593Smuzhiyun gi2c->se.icc_paths[GENI_TO_DDR].avg_bw = Bps_to_icc(gi2c->clk_freq_out);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun ret = geni_icc_set_bw(&gi2c->se);
599*4882a593Smuzhiyun if (ret)
600*4882a593Smuzhiyun return ret;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun ret = geni_se_resources_on(&gi2c->se);
603*4882a593Smuzhiyun if (ret) {
604*4882a593Smuzhiyun dev_err(dev, "Error turning on resources %d\n", ret);
605*4882a593Smuzhiyun return ret;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun proto = geni_se_read_proto(&gi2c->se);
608*4882a593Smuzhiyun tx_depth = geni_se_get_tx_fifo_depth(&gi2c->se);
609*4882a593Smuzhiyun if (proto != GENI_SE_I2C) {
610*4882a593Smuzhiyun dev_err(dev, "Invalid proto %d\n", proto);
611*4882a593Smuzhiyun geni_se_resources_off(&gi2c->se);
612*4882a593Smuzhiyun return -ENXIO;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun gi2c->tx_wm = tx_depth - 1;
615*4882a593Smuzhiyun geni_se_init(&gi2c->se, gi2c->tx_wm, tx_depth);
616*4882a593Smuzhiyun geni_se_config_packing(&gi2c->se, BITS_PER_BYTE, PACKING_BYTES_PW,
617*4882a593Smuzhiyun true, true, true);
618*4882a593Smuzhiyun ret = geni_se_resources_off(&gi2c->se);
619*4882a593Smuzhiyun if (ret) {
620*4882a593Smuzhiyun dev_err(dev, "Error turning off resources %d\n", ret);
621*4882a593Smuzhiyun return ret;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun ret = geni_icc_disable(&gi2c->se);
625*4882a593Smuzhiyun if (ret)
626*4882a593Smuzhiyun return ret;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun dev_dbg(dev, "i2c fifo/se-dma mode. fifo depth:%d\n", tx_depth);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun gi2c->suspended = 1;
631*4882a593Smuzhiyun pm_runtime_set_suspended(gi2c->se.dev);
632*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(gi2c->se.dev, I2C_AUTO_SUSPEND_DELAY);
633*4882a593Smuzhiyun pm_runtime_use_autosuspend(gi2c->se.dev);
634*4882a593Smuzhiyun pm_runtime_enable(gi2c->se.dev);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun ret = i2c_add_adapter(&gi2c->adap);
637*4882a593Smuzhiyun if (ret) {
638*4882a593Smuzhiyun dev_err(dev, "Error adding i2c adapter %d\n", ret);
639*4882a593Smuzhiyun pm_runtime_disable(gi2c->se.dev);
640*4882a593Smuzhiyun return ret;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun dev_dbg(dev, "Geni-I2C adaptor successfully added\n");
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
geni_i2c_remove(struct platform_device * pdev)648*4882a593Smuzhiyun static int geni_i2c_remove(struct platform_device *pdev)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct geni_i2c_dev *gi2c = platform_get_drvdata(pdev);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun i2c_del_adapter(&gi2c->adap);
653*4882a593Smuzhiyun pm_runtime_disable(gi2c->se.dev);
654*4882a593Smuzhiyun return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
geni_i2c_shutdown(struct platform_device * pdev)657*4882a593Smuzhiyun static void geni_i2c_shutdown(struct platform_device *pdev)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun struct geni_i2c_dev *gi2c = platform_get_drvdata(pdev);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /* Make client i2c transfers start failing */
662*4882a593Smuzhiyun i2c_mark_adapter_suspended(&gi2c->adap);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
geni_i2c_runtime_suspend(struct device * dev)665*4882a593Smuzhiyun static int __maybe_unused geni_i2c_runtime_suspend(struct device *dev)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun int ret;
668*4882a593Smuzhiyun struct geni_i2c_dev *gi2c = dev_get_drvdata(dev);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun disable_irq(gi2c->irq);
671*4882a593Smuzhiyun ret = geni_se_resources_off(&gi2c->se);
672*4882a593Smuzhiyun if (ret) {
673*4882a593Smuzhiyun enable_irq(gi2c->irq);
674*4882a593Smuzhiyun return ret;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun } else {
677*4882a593Smuzhiyun gi2c->suspended = 1;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return geni_icc_disable(&gi2c->se);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
geni_i2c_runtime_resume(struct device * dev)683*4882a593Smuzhiyun static int __maybe_unused geni_i2c_runtime_resume(struct device *dev)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun int ret;
686*4882a593Smuzhiyun struct geni_i2c_dev *gi2c = dev_get_drvdata(dev);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun ret = geni_icc_enable(&gi2c->se);
689*4882a593Smuzhiyun if (ret)
690*4882a593Smuzhiyun return ret;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun ret = geni_se_resources_on(&gi2c->se);
693*4882a593Smuzhiyun if (ret)
694*4882a593Smuzhiyun return ret;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun enable_irq(gi2c->irq);
697*4882a593Smuzhiyun gi2c->suspended = 0;
698*4882a593Smuzhiyun return 0;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
geni_i2c_suspend_noirq(struct device * dev)701*4882a593Smuzhiyun static int __maybe_unused geni_i2c_suspend_noirq(struct device *dev)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun struct geni_i2c_dev *gi2c = dev_get_drvdata(dev);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun i2c_mark_adapter_suspended(&gi2c->adap);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (!gi2c->suspended) {
708*4882a593Smuzhiyun geni_i2c_runtime_suspend(dev);
709*4882a593Smuzhiyun pm_runtime_disable(dev);
710*4882a593Smuzhiyun pm_runtime_set_suspended(dev);
711*4882a593Smuzhiyun pm_runtime_enable(dev);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun return 0;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
geni_i2c_resume_noirq(struct device * dev)716*4882a593Smuzhiyun static int __maybe_unused geni_i2c_resume_noirq(struct device *dev)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun struct geni_i2c_dev *gi2c = dev_get_drvdata(dev);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun i2c_mark_adapter_resumed(&gi2c->adap);
721*4882a593Smuzhiyun return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static const struct dev_pm_ops geni_i2c_pm_ops = {
725*4882a593Smuzhiyun SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(geni_i2c_suspend_noirq, geni_i2c_resume_noirq)
726*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(geni_i2c_runtime_suspend, geni_i2c_runtime_resume,
727*4882a593Smuzhiyun NULL)
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun static const struct of_device_id geni_i2c_dt_match[] = {
731*4882a593Smuzhiyun { .compatible = "qcom,geni-i2c" },
732*4882a593Smuzhiyun {}
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, geni_i2c_dt_match);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static struct platform_driver geni_i2c_driver = {
737*4882a593Smuzhiyun .probe = geni_i2c_probe,
738*4882a593Smuzhiyun .remove = geni_i2c_remove,
739*4882a593Smuzhiyun .shutdown = geni_i2c_shutdown,
740*4882a593Smuzhiyun .driver = {
741*4882a593Smuzhiyun .name = "geni_i2c",
742*4882a593Smuzhiyun .pm = &geni_i2c_pm_ops,
743*4882a593Smuzhiyun .of_match_table = geni_i2c_dt_match,
744*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(geni_i2c_acpi_match),
745*4882a593Smuzhiyun },
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun module_platform_driver(geni_i2c_driver);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun MODULE_DESCRIPTION("I2C Controller Driver for GENI based QUP cores");
751*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
752