1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2012-2016, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun // Copyright (c) 2017-20 Linaro Limited.
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/clk.h>
6*4882a593Smuzhiyun #include <linux/completion.h>
7*4882a593Smuzhiyun #include <linux/i2c.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define CCI_HW_VERSION 0x0
16*4882a593Smuzhiyun #define CCI_RESET_CMD 0x004
17*4882a593Smuzhiyun #define CCI_RESET_CMD_MASK 0x0f73f3f7
18*4882a593Smuzhiyun #define CCI_RESET_CMD_M0_MASK 0x000003f1
19*4882a593Smuzhiyun #define CCI_RESET_CMD_M1_MASK 0x0003f001
20*4882a593Smuzhiyun #define CCI_QUEUE_START 0x008
21*4882a593Smuzhiyun #define CCI_HALT_REQ 0x034
22*4882a593Smuzhiyun #define CCI_HALT_REQ_I2C_M0_Q0Q1 BIT(0)
23*4882a593Smuzhiyun #define CCI_HALT_REQ_I2C_M1_Q0Q1 BIT(1)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define CCI_I2C_Mm_SCL_CTL(m) (0x100 + 0x100 * (m))
26*4882a593Smuzhiyun #define CCI_I2C_Mm_SDA_CTL_0(m) (0x104 + 0x100 * (m))
27*4882a593Smuzhiyun #define CCI_I2C_Mm_SDA_CTL_1(m) (0x108 + 0x100 * (m))
28*4882a593Smuzhiyun #define CCI_I2C_Mm_SDA_CTL_2(m) (0x10c + 0x100 * (m))
29*4882a593Smuzhiyun #define CCI_I2C_Mm_MISC_CTL(m) (0x110 + 0x100 * (m))
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define CCI_I2C_Mm_READ_DATA(m) (0x118 + 0x100 * (m))
32*4882a593Smuzhiyun #define CCI_I2C_Mm_READ_BUF_LEVEL(m) (0x11c + 0x100 * (m))
33*4882a593Smuzhiyun #define CCI_I2C_Mm_Qn_EXEC_WORD_CNT(m, n) (0x300 + 0x200 * (m) + 0x100 * (n))
34*4882a593Smuzhiyun #define CCI_I2C_Mm_Qn_CUR_WORD_CNT(m, n) (0x304 + 0x200 * (m) + 0x100 * (n))
35*4882a593Smuzhiyun #define CCI_I2C_Mm_Qn_CUR_CMD(m, n) (0x308 + 0x200 * (m) + 0x100 * (n))
36*4882a593Smuzhiyun #define CCI_I2C_Mm_Qn_REPORT_STATUS(m, n) (0x30c + 0x200 * (m) + 0x100 * (n))
37*4882a593Smuzhiyun #define CCI_I2C_Mm_Qn_LOAD_DATA(m, n) (0x310 + 0x200 * (m) + 0x100 * (n))
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define CCI_IRQ_GLOBAL_CLEAR_CMD 0xc00
40*4882a593Smuzhiyun #define CCI_IRQ_MASK_0 0xc04
41*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_I2C_M0_RD_DONE BIT(0)
42*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_I2C_M0_Q0_REPORT BIT(4)
43*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_I2C_M0_Q1_REPORT BIT(8)
44*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_I2C_M1_RD_DONE BIT(12)
45*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_I2C_M1_Q0_REPORT BIT(16)
46*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_I2C_M1_Q1_REPORT BIT(20)
47*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_RST_DONE_ACK BIT(24)
48*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_I2C_M0_Q0Q1_HALT_ACK BIT(25)
49*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_I2C_M1_Q0Q1_HALT_ACK BIT(26)
50*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_I2C_M0_ERROR 0x18000ee6
51*4882a593Smuzhiyun #define CCI_IRQ_MASK_0_I2C_M1_ERROR 0x60ee6000
52*4882a593Smuzhiyun #define CCI_IRQ_CLEAR_0 0xc08
53*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0 0xc0c
54*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M0_RD_DONE BIT(0)
55*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M0_Q0_REPORT BIT(4)
56*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M0_Q1_REPORT BIT(8)
57*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M1_RD_DONE BIT(12)
58*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M1_Q0_REPORT BIT(16)
59*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M1_Q1_REPORT BIT(20)
60*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_RST_DONE_ACK BIT(24)
61*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M0_Q0Q1_HALT_ACK BIT(25)
62*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M1_Q0Q1_HALT_ACK BIT(26)
63*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M0_Q0_NACK_ERR BIT(27)
64*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M0_Q1_NACK_ERR BIT(28)
65*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M1_Q0_NACK_ERR BIT(29)
66*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M1_Q1_NACK_ERR BIT(30)
67*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M0_ERROR 0x18000ee6
68*4882a593Smuzhiyun #define CCI_IRQ_STATUS_0_I2C_M1_ERROR 0x60ee6000
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define CCI_TIMEOUT (msecs_to_jiffies(100))
71*4882a593Smuzhiyun #define NUM_MASTERS 2
72*4882a593Smuzhiyun #define NUM_QUEUES 2
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Max number of resources + 1 for a NULL terminator */
75*4882a593Smuzhiyun #define CCI_RES_MAX 6
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define CCI_I2C_SET_PARAM 1
78*4882a593Smuzhiyun #define CCI_I2C_REPORT 8
79*4882a593Smuzhiyun #define CCI_I2C_WRITE 9
80*4882a593Smuzhiyun #define CCI_I2C_READ 10
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define CCI_I2C_REPORT_IRQ_EN BIT(8)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun enum {
85*4882a593Smuzhiyun I2C_MODE_STANDARD,
86*4882a593Smuzhiyun I2C_MODE_FAST,
87*4882a593Smuzhiyun I2C_MODE_FAST_PLUS,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun enum cci_i2c_queue_t {
91*4882a593Smuzhiyun QUEUE_0,
92*4882a593Smuzhiyun QUEUE_1
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct hw_params {
96*4882a593Smuzhiyun u16 thigh; /* HIGH period of the SCL clock in clock ticks */
97*4882a593Smuzhiyun u16 tlow; /* LOW period of the SCL clock */
98*4882a593Smuzhiyun u16 tsu_sto; /* set-up time for STOP condition */
99*4882a593Smuzhiyun u16 tsu_sta; /* set-up time for a repeated START condition */
100*4882a593Smuzhiyun u16 thd_dat; /* data hold time */
101*4882a593Smuzhiyun u16 thd_sta; /* hold time (repeated) START condition */
102*4882a593Smuzhiyun u16 tbuf; /* bus free time between a STOP and START condition */
103*4882a593Smuzhiyun u8 scl_stretch_en;
104*4882a593Smuzhiyun u16 trdhld;
105*4882a593Smuzhiyun u16 tsp; /* pulse width of spikes suppressed by the input filter */
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct cci;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun struct cci_master {
111*4882a593Smuzhiyun struct i2c_adapter adap;
112*4882a593Smuzhiyun u16 master;
113*4882a593Smuzhiyun u8 mode;
114*4882a593Smuzhiyun int status;
115*4882a593Smuzhiyun struct completion irq_complete;
116*4882a593Smuzhiyun struct cci *cci;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct cci_data {
120*4882a593Smuzhiyun unsigned int num_masters;
121*4882a593Smuzhiyun struct i2c_adapter_quirks quirks;
122*4882a593Smuzhiyun u16 queue_size[NUM_QUEUES];
123*4882a593Smuzhiyun unsigned long cci_clk_rate;
124*4882a593Smuzhiyun struct hw_params params[3];
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct cci {
128*4882a593Smuzhiyun struct device *dev;
129*4882a593Smuzhiyun void __iomem *base;
130*4882a593Smuzhiyun unsigned int irq;
131*4882a593Smuzhiyun const struct cci_data *data;
132*4882a593Smuzhiyun struct clk_bulk_data *clocks;
133*4882a593Smuzhiyun int nclocks;
134*4882a593Smuzhiyun struct cci_master master[NUM_MASTERS];
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
cci_isr(int irq,void * dev)137*4882a593Smuzhiyun static irqreturn_t cci_isr(int irq, void *dev)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct cci *cci = dev;
140*4882a593Smuzhiyun u32 val, reset = 0;
141*4882a593Smuzhiyun int ret = IRQ_NONE;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun val = readl(cci->base + CCI_IRQ_STATUS_0);
144*4882a593Smuzhiyun writel(val, cci->base + CCI_IRQ_CLEAR_0);
145*4882a593Smuzhiyun writel(0x1, cci->base + CCI_IRQ_GLOBAL_CLEAR_CMD);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (val & CCI_IRQ_STATUS_0_RST_DONE_ACK) {
148*4882a593Smuzhiyun complete(&cci->master[0].irq_complete);
149*4882a593Smuzhiyun if (cci->master[1].master)
150*4882a593Smuzhiyun complete(&cci->master[1].irq_complete);
151*4882a593Smuzhiyun ret = IRQ_HANDLED;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (val & CCI_IRQ_STATUS_0_I2C_M0_RD_DONE ||
155*4882a593Smuzhiyun val & CCI_IRQ_STATUS_0_I2C_M0_Q0_REPORT ||
156*4882a593Smuzhiyun val & CCI_IRQ_STATUS_0_I2C_M0_Q1_REPORT) {
157*4882a593Smuzhiyun cci->master[0].status = 0;
158*4882a593Smuzhiyun complete(&cci->master[0].irq_complete);
159*4882a593Smuzhiyun ret = IRQ_HANDLED;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (val & CCI_IRQ_STATUS_0_I2C_M1_RD_DONE ||
163*4882a593Smuzhiyun val & CCI_IRQ_STATUS_0_I2C_M1_Q0_REPORT ||
164*4882a593Smuzhiyun val & CCI_IRQ_STATUS_0_I2C_M1_Q1_REPORT) {
165*4882a593Smuzhiyun cci->master[1].status = 0;
166*4882a593Smuzhiyun complete(&cci->master[1].irq_complete);
167*4882a593Smuzhiyun ret = IRQ_HANDLED;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (unlikely(val & CCI_IRQ_STATUS_0_I2C_M0_Q0Q1_HALT_ACK)) {
171*4882a593Smuzhiyun reset = CCI_RESET_CMD_M0_MASK;
172*4882a593Smuzhiyun ret = IRQ_HANDLED;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (unlikely(val & CCI_IRQ_STATUS_0_I2C_M1_Q0Q1_HALT_ACK)) {
176*4882a593Smuzhiyun reset = CCI_RESET_CMD_M1_MASK;
177*4882a593Smuzhiyun ret = IRQ_HANDLED;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (unlikely(reset))
181*4882a593Smuzhiyun writel(reset, cci->base + CCI_RESET_CMD);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (unlikely(val & CCI_IRQ_STATUS_0_I2C_M0_ERROR)) {
184*4882a593Smuzhiyun if (val & CCI_IRQ_STATUS_0_I2C_M0_Q0_NACK_ERR ||
185*4882a593Smuzhiyun val & CCI_IRQ_STATUS_0_I2C_M0_Q1_NACK_ERR)
186*4882a593Smuzhiyun cci->master[0].status = -ENXIO;
187*4882a593Smuzhiyun else
188*4882a593Smuzhiyun cci->master[0].status = -EIO;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun writel(CCI_HALT_REQ_I2C_M0_Q0Q1, cci->base + CCI_HALT_REQ);
191*4882a593Smuzhiyun ret = IRQ_HANDLED;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (unlikely(val & CCI_IRQ_STATUS_0_I2C_M1_ERROR)) {
195*4882a593Smuzhiyun if (val & CCI_IRQ_STATUS_0_I2C_M1_Q0_NACK_ERR ||
196*4882a593Smuzhiyun val & CCI_IRQ_STATUS_0_I2C_M1_Q1_NACK_ERR)
197*4882a593Smuzhiyun cci->master[1].status = -ENXIO;
198*4882a593Smuzhiyun else
199*4882a593Smuzhiyun cci->master[1].status = -EIO;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun writel(CCI_HALT_REQ_I2C_M1_Q0Q1, cci->base + CCI_HALT_REQ);
202*4882a593Smuzhiyun ret = IRQ_HANDLED;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
cci_halt(struct cci * cci,u8 master_num)208*4882a593Smuzhiyun static int cci_halt(struct cci *cci, u8 master_num)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct cci_master *master;
211*4882a593Smuzhiyun u32 val;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (master_num >= cci->data->num_masters) {
214*4882a593Smuzhiyun dev_err(cci->dev, "Unsupported master idx (%u)\n", master_num);
215*4882a593Smuzhiyun return -EINVAL;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun val = BIT(master_num);
219*4882a593Smuzhiyun master = &cci->master[master_num];
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun reinit_completion(&master->irq_complete);
222*4882a593Smuzhiyun writel(val, cci->base + CCI_HALT_REQ);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (!wait_for_completion_timeout(&master->irq_complete, CCI_TIMEOUT)) {
225*4882a593Smuzhiyun dev_err(cci->dev, "CCI halt timeout\n");
226*4882a593Smuzhiyun return -ETIMEDOUT;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
cci_reset(struct cci * cci)232*4882a593Smuzhiyun static int cci_reset(struct cci *cci)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun * we reset the whole controller, here and for implicity use
236*4882a593Smuzhiyun * master[0].xxx for waiting on it.
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun reinit_completion(&cci->master[0].irq_complete);
239*4882a593Smuzhiyun writel(CCI_RESET_CMD_MASK, cci->base + CCI_RESET_CMD);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (!wait_for_completion_timeout(&cci->master[0].irq_complete,
242*4882a593Smuzhiyun CCI_TIMEOUT)) {
243*4882a593Smuzhiyun dev_err(cci->dev, "CCI reset timeout\n");
244*4882a593Smuzhiyun return -ETIMEDOUT;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
cci_init(struct cci * cci)250*4882a593Smuzhiyun static int cci_init(struct cci *cci)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun u32 val = CCI_IRQ_MASK_0_I2C_M0_RD_DONE |
253*4882a593Smuzhiyun CCI_IRQ_MASK_0_I2C_M0_Q0_REPORT |
254*4882a593Smuzhiyun CCI_IRQ_MASK_0_I2C_M0_Q1_REPORT |
255*4882a593Smuzhiyun CCI_IRQ_MASK_0_I2C_M1_RD_DONE |
256*4882a593Smuzhiyun CCI_IRQ_MASK_0_I2C_M1_Q0_REPORT |
257*4882a593Smuzhiyun CCI_IRQ_MASK_0_I2C_M1_Q1_REPORT |
258*4882a593Smuzhiyun CCI_IRQ_MASK_0_RST_DONE_ACK |
259*4882a593Smuzhiyun CCI_IRQ_MASK_0_I2C_M0_Q0Q1_HALT_ACK |
260*4882a593Smuzhiyun CCI_IRQ_MASK_0_I2C_M1_Q0Q1_HALT_ACK |
261*4882a593Smuzhiyun CCI_IRQ_MASK_0_I2C_M0_ERROR |
262*4882a593Smuzhiyun CCI_IRQ_MASK_0_I2C_M1_ERROR;
263*4882a593Smuzhiyun int i;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun writel(val, cci->base + CCI_IRQ_MASK_0);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun for (i = 0; i < cci->data->num_masters; i++) {
268*4882a593Smuzhiyun int mode = cci->master[i].mode;
269*4882a593Smuzhiyun const struct hw_params *hw;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (!cci->master[i].cci)
272*4882a593Smuzhiyun continue;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun hw = &cci->data->params[mode];
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun val = hw->thigh << 16 | hw->tlow;
277*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_SCL_CTL(i));
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun val = hw->tsu_sto << 16 | hw->tsu_sta;
280*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_SDA_CTL_0(i));
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun val = hw->thd_dat << 16 | hw->thd_sta;
283*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_SDA_CTL_1(i));
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun val = hw->tbuf;
286*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_SDA_CTL_2(i));
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun val = hw->scl_stretch_en << 8 | hw->trdhld << 4 | hw->tsp;
289*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_MISC_CTL(i));
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
cci_run_queue(struct cci * cci,u8 master,u8 queue)295*4882a593Smuzhiyun static int cci_run_queue(struct cci *cci, u8 master, u8 queue)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun u32 val;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun val = readl(cci->base + CCI_I2C_Mm_Qn_CUR_WORD_CNT(master, queue));
300*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_Qn_EXEC_WORD_CNT(master, queue));
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun reinit_completion(&cci->master[master].irq_complete);
303*4882a593Smuzhiyun val = BIT(master * 2 + queue);
304*4882a593Smuzhiyun writel(val, cci->base + CCI_QUEUE_START);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (!wait_for_completion_timeout(&cci->master[master].irq_complete,
307*4882a593Smuzhiyun CCI_TIMEOUT)) {
308*4882a593Smuzhiyun dev_err(cci->dev, "master %d queue %d timeout\n",
309*4882a593Smuzhiyun master, queue);
310*4882a593Smuzhiyun cci_reset(cci);
311*4882a593Smuzhiyun cci_init(cci);
312*4882a593Smuzhiyun return -ETIMEDOUT;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun return cci->master[master].status;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
cci_validate_queue(struct cci * cci,u8 master,u8 queue)318*4882a593Smuzhiyun static int cci_validate_queue(struct cci *cci, u8 master, u8 queue)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun u32 val;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun val = readl(cci->base + CCI_I2C_Mm_Qn_CUR_WORD_CNT(master, queue));
323*4882a593Smuzhiyun if (val == cci->data->queue_size[queue])
324*4882a593Smuzhiyun return -EINVAL;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (!val)
327*4882a593Smuzhiyun return 0;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun val = CCI_I2C_REPORT | CCI_I2C_REPORT_IRQ_EN;
330*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_Qn_LOAD_DATA(master, queue));
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return cci_run_queue(cci, master, queue);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
cci_i2c_read(struct cci * cci,u16 master,u16 addr,u8 * buf,u16 len)335*4882a593Smuzhiyun static int cci_i2c_read(struct cci *cci, u16 master,
336*4882a593Smuzhiyun u16 addr, u8 *buf, u16 len)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun u32 val, words_read, words_exp;
339*4882a593Smuzhiyun u8 queue = QUEUE_1;
340*4882a593Smuzhiyun int i, index = 0, ret;
341*4882a593Smuzhiyun bool first = true;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun * Call validate queue to make sure queue is empty before starting.
345*4882a593Smuzhiyun * This is to avoid overflow / underflow of queue.
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun ret = cci_validate_queue(cci, master, queue);
348*4882a593Smuzhiyun if (ret < 0)
349*4882a593Smuzhiyun return ret;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun val = CCI_I2C_SET_PARAM | (addr & 0x7f) << 4;
352*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_Qn_LOAD_DATA(master, queue));
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun val = CCI_I2C_READ | len << 4;
355*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_Qn_LOAD_DATA(master, queue));
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun ret = cci_run_queue(cci, master, queue);
358*4882a593Smuzhiyun if (ret < 0)
359*4882a593Smuzhiyun return ret;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun words_read = readl(cci->base + CCI_I2C_Mm_READ_BUF_LEVEL(master));
362*4882a593Smuzhiyun words_exp = len / 4 + 1;
363*4882a593Smuzhiyun if (words_read != words_exp) {
364*4882a593Smuzhiyun dev_err(cci->dev, "words read = %d, words expected = %d\n",
365*4882a593Smuzhiyun words_read, words_exp);
366*4882a593Smuzhiyun return -EIO;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun do {
370*4882a593Smuzhiyun val = readl(cci->base + CCI_I2C_Mm_READ_DATA(master));
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun for (i = 0; i < 4 && index < len; i++) {
373*4882a593Smuzhiyun if (first) {
374*4882a593Smuzhiyun /* The LS byte of this register represents the
375*4882a593Smuzhiyun * first byte read from the slave during a read
376*4882a593Smuzhiyun * access.
377*4882a593Smuzhiyun */
378*4882a593Smuzhiyun first = false;
379*4882a593Smuzhiyun continue;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun buf[index++] = (val >> (i * 8)) & 0xff;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun } while (--words_read);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
cci_i2c_write(struct cci * cci,u16 master,u16 addr,u8 * buf,u16 len)388*4882a593Smuzhiyun static int cci_i2c_write(struct cci *cci, u16 master,
389*4882a593Smuzhiyun u16 addr, u8 *buf, u16 len)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun u8 queue = QUEUE_0;
392*4882a593Smuzhiyun u8 load[12] = { 0 };
393*4882a593Smuzhiyun int i = 0, j, ret;
394*4882a593Smuzhiyun u32 val;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /*
397*4882a593Smuzhiyun * Call validate queue to make sure queue is empty before starting.
398*4882a593Smuzhiyun * This is to avoid overflow / underflow of queue.
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun ret = cci_validate_queue(cci, master, queue);
401*4882a593Smuzhiyun if (ret < 0)
402*4882a593Smuzhiyun return ret;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun val = CCI_I2C_SET_PARAM | (addr & 0x7f) << 4;
405*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_Qn_LOAD_DATA(master, queue));
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun load[i++] = CCI_I2C_WRITE | len << 4;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun for (j = 0; j < len; j++)
410*4882a593Smuzhiyun load[i++] = buf[j];
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun for (j = 0; j < i; j += 4) {
413*4882a593Smuzhiyun val = load[j];
414*4882a593Smuzhiyun val |= load[j + 1] << 8;
415*4882a593Smuzhiyun val |= load[j + 2] << 16;
416*4882a593Smuzhiyun val |= load[j + 3] << 24;
417*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_Qn_LOAD_DATA(master, queue));
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun val = CCI_I2C_REPORT | CCI_I2C_REPORT_IRQ_EN;
421*4882a593Smuzhiyun writel(val, cci->base + CCI_I2C_Mm_Qn_LOAD_DATA(master, queue));
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return cci_run_queue(cci, master, queue);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
cci_xfer(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)426*4882a593Smuzhiyun static int cci_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun struct cci_master *cci_master = i2c_get_adapdata(adap);
429*4882a593Smuzhiyun struct cci *cci = cci_master->cci;
430*4882a593Smuzhiyun int i, ret;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun ret = pm_runtime_get_sync(cci->dev);
433*4882a593Smuzhiyun if (ret < 0)
434*4882a593Smuzhiyun goto err;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun for (i = 0; i < num; i++) {
437*4882a593Smuzhiyun if (msgs[i].flags & I2C_M_RD)
438*4882a593Smuzhiyun ret = cci_i2c_read(cci, cci_master->master,
439*4882a593Smuzhiyun msgs[i].addr, msgs[i].buf,
440*4882a593Smuzhiyun msgs[i].len);
441*4882a593Smuzhiyun else
442*4882a593Smuzhiyun ret = cci_i2c_write(cci, cci_master->master,
443*4882a593Smuzhiyun msgs[i].addr, msgs[i].buf,
444*4882a593Smuzhiyun msgs[i].len);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (ret < 0)
447*4882a593Smuzhiyun break;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (!ret)
451*4882a593Smuzhiyun ret = num;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun err:
454*4882a593Smuzhiyun pm_runtime_mark_last_busy(cci->dev);
455*4882a593Smuzhiyun pm_runtime_put_autosuspend(cci->dev);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return ret;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
cci_func(struct i2c_adapter * adap)460*4882a593Smuzhiyun static u32 cci_func(struct i2c_adapter *adap)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static const struct i2c_algorithm cci_algo = {
466*4882a593Smuzhiyun .master_xfer = cci_xfer,
467*4882a593Smuzhiyun .functionality = cci_func,
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun
cci_enable_clocks(struct cci * cci)470*4882a593Smuzhiyun static int cci_enable_clocks(struct cci *cci)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun return clk_bulk_prepare_enable(cci->nclocks, cci->clocks);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
cci_disable_clocks(struct cci * cci)475*4882a593Smuzhiyun static void cci_disable_clocks(struct cci *cci)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun clk_bulk_disable_unprepare(cci->nclocks, cci->clocks);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
cci_suspend_runtime(struct device * dev)480*4882a593Smuzhiyun static int __maybe_unused cci_suspend_runtime(struct device *dev)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct cci *cci = dev_get_drvdata(dev);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun cci_disable_clocks(cci);
485*4882a593Smuzhiyun return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
cci_resume_runtime(struct device * dev)488*4882a593Smuzhiyun static int __maybe_unused cci_resume_runtime(struct device *dev)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun struct cci *cci = dev_get_drvdata(dev);
491*4882a593Smuzhiyun int ret;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun ret = cci_enable_clocks(cci);
494*4882a593Smuzhiyun if (ret)
495*4882a593Smuzhiyun return ret;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun cci_init(cci);
498*4882a593Smuzhiyun return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
cci_suspend(struct device * dev)501*4882a593Smuzhiyun static int __maybe_unused cci_suspend(struct device *dev)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun if (!pm_runtime_suspended(dev))
504*4882a593Smuzhiyun return cci_suspend_runtime(dev);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun return 0;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
cci_resume(struct device * dev)509*4882a593Smuzhiyun static int __maybe_unused cci_resume(struct device *dev)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun cci_resume_runtime(dev);
512*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
513*4882a593Smuzhiyun pm_request_autosuspend(dev);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun return 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static const struct dev_pm_ops qcom_cci_pm = {
519*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(cci_suspend, cci_resume)
520*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(cci_suspend_runtime, cci_resume_runtime, NULL)
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
cci_probe(struct platform_device * pdev)523*4882a593Smuzhiyun static int cci_probe(struct platform_device *pdev)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun struct device *dev = &pdev->dev;
526*4882a593Smuzhiyun unsigned long cci_clk_rate = 0;
527*4882a593Smuzhiyun struct device_node *child;
528*4882a593Smuzhiyun struct resource *r;
529*4882a593Smuzhiyun struct cci *cci;
530*4882a593Smuzhiyun int ret, i;
531*4882a593Smuzhiyun u32 val;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun cci = devm_kzalloc(dev, sizeof(*cci), GFP_KERNEL);
534*4882a593Smuzhiyun if (!cci)
535*4882a593Smuzhiyun return -ENOMEM;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun cci->dev = dev;
538*4882a593Smuzhiyun platform_set_drvdata(pdev, cci);
539*4882a593Smuzhiyun cci->data = device_get_match_data(dev);
540*4882a593Smuzhiyun if (!cci->data)
541*4882a593Smuzhiyun return -ENOENT;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun for_each_available_child_of_node(dev->of_node, child) {
544*4882a593Smuzhiyun u32 idx;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun ret = of_property_read_u32(child, "reg", &idx);
547*4882a593Smuzhiyun if (ret) {
548*4882a593Smuzhiyun dev_err(dev, "%pOF invalid 'reg' property", child);
549*4882a593Smuzhiyun continue;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (idx >= cci->data->num_masters) {
553*4882a593Smuzhiyun dev_err(dev, "%pOF invalid 'reg' value: %u (max is %u)",
554*4882a593Smuzhiyun child, idx, cci->data->num_masters - 1);
555*4882a593Smuzhiyun continue;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun cci->master[idx].adap.quirks = &cci->data->quirks;
559*4882a593Smuzhiyun cci->master[idx].adap.algo = &cci_algo;
560*4882a593Smuzhiyun cci->master[idx].adap.dev.parent = dev;
561*4882a593Smuzhiyun cci->master[idx].adap.dev.of_node = of_node_get(child);
562*4882a593Smuzhiyun cci->master[idx].master = idx;
563*4882a593Smuzhiyun cci->master[idx].cci = cci;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun i2c_set_adapdata(&cci->master[idx].adap, &cci->master[idx]);
566*4882a593Smuzhiyun snprintf(cci->master[idx].adap.name,
567*4882a593Smuzhiyun sizeof(cci->master[idx].adap.name), "Qualcomm-CCI");
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun cci->master[idx].mode = I2C_MODE_STANDARD;
570*4882a593Smuzhiyun ret = of_property_read_u32(child, "clock-frequency", &val);
571*4882a593Smuzhiyun if (!ret) {
572*4882a593Smuzhiyun if (val == 400000)
573*4882a593Smuzhiyun cci->master[idx].mode = I2C_MODE_FAST;
574*4882a593Smuzhiyun else if (val == 1000000)
575*4882a593Smuzhiyun cci->master[idx].mode = I2C_MODE_FAST_PLUS;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun init_completion(&cci->master[idx].irq_complete);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* Memory */
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
584*4882a593Smuzhiyun cci->base = devm_ioremap_resource(dev, r);
585*4882a593Smuzhiyun if (IS_ERR(cci->base))
586*4882a593Smuzhiyun return PTR_ERR(cci->base);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* Clocks */
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun ret = devm_clk_bulk_get_all(dev, &cci->clocks);
591*4882a593Smuzhiyun if (ret < 1) {
592*4882a593Smuzhiyun dev_err(dev, "failed to get clocks %d\n", ret);
593*4882a593Smuzhiyun return ret;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun cci->nclocks = ret;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /* Retrieve CCI clock rate */
598*4882a593Smuzhiyun for (i = 0; i < cci->nclocks; i++) {
599*4882a593Smuzhiyun if (!strcmp(cci->clocks[i].id, "cci")) {
600*4882a593Smuzhiyun cci_clk_rate = clk_get_rate(cci->clocks[i].clk);
601*4882a593Smuzhiyun break;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (cci_clk_rate != cci->data->cci_clk_rate) {
606*4882a593Smuzhiyun /* cci clock set by the bootloader or via assigned clock rate
607*4882a593Smuzhiyun * in DT.
608*4882a593Smuzhiyun */
609*4882a593Smuzhiyun dev_warn(dev, "Found %lu cci clk rate while %lu was expected\n",
610*4882a593Smuzhiyun cci_clk_rate, cci->data->cci_clk_rate);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ret = cci_enable_clocks(cci);
614*4882a593Smuzhiyun if (ret < 0)
615*4882a593Smuzhiyun return ret;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* Interrupt */
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun ret = platform_get_irq(pdev, 0);
620*4882a593Smuzhiyun if (ret < 0)
621*4882a593Smuzhiyun goto disable_clocks;
622*4882a593Smuzhiyun cci->irq = ret;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun ret = devm_request_irq(dev, cci->irq, cci_isr, 0, dev_name(dev), cci);
625*4882a593Smuzhiyun if (ret < 0) {
626*4882a593Smuzhiyun dev_err(dev, "request_irq failed, ret: %d\n", ret);
627*4882a593Smuzhiyun goto disable_clocks;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun val = readl(cci->base + CCI_HW_VERSION);
631*4882a593Smuzhiyun dev_dbg(dev, "CCI HW version = 0x%08x", val);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun ret = cci_reset(cci);
634*4882a593Smuzhiyun if (ret < 0)
635*4882a593Smuzhiyun goto error;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun ret = cci_init(cci);
638*4882a593Smuzhiyun if (ret < 0)
639*4882a593Smuzhiyun goto error;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(dev, MSEC_PER_SEC);
642*4882a593Smuzhiyun pm_runtime_use_autosuspend(dev);
643*4882a593Smuzhiyun pm_runtime_set_active(dev);
644*4882a593Smuzhiyun pm_runtime_enable(dev);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun for (i = 0; i < cci->data->num_masters; i++) {
647*4882a593Smuzhiyun if (!cci->master[i].cci)
648*4882a593Smuzhiyun continue;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun ret = i2c_add_adapter(&cci->master[i].adap);
651*4882a593Smuzhiyun if (ret < 0) {
652*4882a593Smuzhiyun of_node_put(cci->master[i].adap.dev.of_node);
653*4882a593Smuzhiyun goto error_i2c;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return 0;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun error_i2c:
660*4882a593Smuzhiyun pm_runtime_disable(dev);
661*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(dev);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun for (--i ; i >= 0; i--) {
664*4882a593Smuzhiyun if (cci->master[i].cci) {
665*4882a593Smuzhiyun i2c_del_adapter(&cci->master[i].adap);
666*4882a593Smuzhiyun of_node_put(cci->master[i].adap.dev.of_node);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun error:
670*4882a593Smuzhiyun disable_irq(cci->irq);
671*4882a593Smuzhiyun disable_clocks:
672*4882a593Smuzhiyun cci_disable_clocks(cci);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun return ret;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
cci_remove(struct platform_device * pdev)677*4882a593Smuzhiyun static int cci_remove(struct platform_device *pdev)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun struct cci *cci = platform_get_drvdata(pdev);
680*4882a593Smuzhiyun int i;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun for (i = 0; i < cci->data->num_masters; i++) {
683*4882a593Smuzhiyun if (cci->master[i].cci) {
684*4882a593Smuzhiyun i2c_del_adapter(&cci->master[i].adap);
685*4882a593Smuzhiyun of_node_put(cci->master[i].adap.dev.of_node);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun cci_halt(cci, i);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun disable_irq(cci->irq);
691*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
692*4882a593Smuzhiyun pm_runtime_set_suspended(&pdev->dev);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun return 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun static const struct cci_data cci_v1_data = {
698*4882a593Smuzhiyun .num_masters = 1,
699*4882a593Smuzhiyun .queue_size = { 64, 16 },
700*4882a593Smuzhiyun .quirks = {
701*4882a593Smuzhiyun .max_write_len = 10,
702*4882a593Smuzhiyun .max_read_len = 12,
703*4882a593Smuzhiyun },
704*4882a593Smuzhiyun .cci_clk_rate = 19200000,
705*4882a593Smuzhiyun .params[I2C_MODE_STANDARD] = {
706*4882a593Smuzhiyun .thigh = 78,
707*4882a593Smuzhiyun .tlow = 114,
708*4882a593Smuzhiyun .tsu_sto = 28,
709*4882a593Smuzhiyun .tsu_sta = 28,
710*4882a593Smuzhiyun .thd_dat = 10,
711*4882a593Smuzhiyun .thd_sta = 77,
712*4882a593Smuzhiyun .tbuf = 118,
713*4882a593Smuzhiyun .scl_stretch_en = 0,
714*4882a593Smuzhiyun .trdhld = 6,
715*4882a593Smuzhiyun .tsp = 1
716*4882a593Smuzhiyun },
717*4882a593Smuzhiyun .params[I2C_MODE_FAST] = {
718*4882a593Smuzhiyun .thigh = 20,
719*4882a593Smuzhiyun .tlow = 28,
720*4882a593Smuzhiyun .tsu_sto = 21,
721*4882a593Smuzhiyun .tsu_sta = 21,
722*4882a593Smuzhiyun .thd_dat = 13,
723*4882a593Smuzhiyun .thd_sta = 18,
724*4882a593Smuzhiyun .tbuf = 32,
725*4882a593Smuzhiyun .scl_stretch_en = 0,
726*4882a593Smuzhiyun .trdhld = 6,
727*4882a593Smuzhiyun .tsp = 3
728*4882a593Smuzhiyun },
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun static const struct cci_data cci_v2_data = {
732*4882a593Smuzhiyun .num_masters = 2,
733*4882a593Smuzhiyun .queue_size = { 64, 16 },
734*4882a593Smuzhiyun .quirks = {
735*4882a593Smuzhiyun .max_write_len = 11,
736*4882a593Smuzhiyun .max_read_len = 12,
737*4882a593Smuzhiyun },
738*4882a593Smuzhiyun .cci_clk_rate = 37500000,
739*4882a593Smuzhiyun .params[I2C_MODE_STANDARD] = {
740*4882a593Smuzhiyun .thigh = 201,
741*4882a593Smuzhiyun .tlow = 174,
742*4882a593Smuzhiyun .tsu_sto = 204,
743*4882a593Smuzhiyun .tsu_sta = 231,
744*4882a593Smuzhiyun .thd_dat = 22,
745*4882a593Smuzhiyun .thd_sta = 162,
746*4882a593Smuzhiyun .tbuf = 227,
747*4882a593Smuzhiyun .scl_stretch_en = 0,
748*4882a593Smuzhiyun .trdhld = 6,
749*4882a593Smuzhiyun .tsp = 3
750*4882a593Smuzhiyun },
751*4882a593Smuzhiyun .params[I2C_MODE_FAST] = {
752*4882a593Smuzhiyun .thigh = 38,
753*4882a593Smuzhiyun .tlow = 56,
754*4882a593Smuzhiyun .tsu_sto = 40,
755*4882a593Smuzhiyun .tsu_sta = 40,
756*4882a593Smuzhiyun .thd_dat = 22,
757*4882a593Smuzhiyun .thd_sta = 35,
758*4882a593Smuzhiyun .tbuf = 62,
759*4882a593Smuzhiyun .scl_stretch_en = 0,
760*4882a593Smuzhiyun .trdhld = 6,
761*4882a593Smuzhiyun .tsp = 3
762*4882a593Smuzhiyun },
763*4882a593Smuzhiyun .params[I2C_MODE_FAST_PLUS] = {
764*4882a593Smuzhiyun .thigh = 16,
765*4882a593Smuzhiyun .tlow = 22,
766*4882a593Smuzhiyun .tsu_sto = 17,
767*4882a593Smuzhiyun .tsu_sta = 18,
768*4882a593Smuzhiyun .thd_dat = 16,
769*4882a593Smuzhiyun .thd_sta = 15,
770*4882a593Smuzhiyun .tbuf = 24,
771*4882a593Smuzhiyun .scl_stretch_en = 0,
772*4882a593Smuzhiyun .trdhld = 3,
773*4882a593Smuzhiyun .tsp = 3
774*4882a593Smuzhiyun },
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun static const struct of_device_id cci_dt_match[] = {
778*4882a593Smuzhiyun { .compatible = "qcom,msm8916-cci", .data = &cci_v1_data},
779*4882a593Smuzhiyun { .compatible = "qcom,msm8996-cci", .data = &cci_v2_data},
780*4882a593Smuzhiyun { .compatible = "qcom,sdm845-cci", .data = &cci_v2_data},
781*4882a593Smuzhiyun {}
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cci_dt_match);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun static struct platform_driver qcom_cci_driver = {
786*4882a593Smuzhiyun .probe = cci_probe,
787*4882a593Smuzhiyun .remove = cci_remove,
788*4882a593Smuzhiyun .driver = {
789*4882a593Smuzhiyun .name = "i2c-qcom-cci",
790*4882a593Smuzhiyun .of_match_table = cci_dt_match,
791*4882a593Smuzhiyun .pm = &qcom_cci_pm,
792*4882a593Smuzhiyun },
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun module_platform_driver(qcom_cci_driver);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm Camera Control Interface driver");
798*4882a593Smuzhiyun MODULE_AUTHOR("Todor Tomov <todor.tomov@linaro.org>");
799*4882a593Smuzhiyun MODULE_AUTHOR("Loic Poulain <loic.poulain@linaro.org>");
800*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
801