1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and
4*4882a593Smuzhiyun Philip Edelbrock <phil@netroedge.com>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun Supports:
10*4882a593Smuzhiyun Intel PIIX4, 440MX
11*4882a593Smuzhiyun Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100
12*4882a593Smuzhiyun ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800
13*4882a593Smuzhiyun AMD Hudson-2, ML, CZ
14*4882a593Smuzhiyun Hygon CZ
15*4882a593Smuzhiyun SMSC Victory66
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun Note: we assume there can only be one device, with one or more
18*4882a593Smuzhiyun SMBus interfaces.
19*4882a593Smuzhiyun The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS).
20*4882a593Smuzhiyun For devices supporting multiple ports the i2c_adapter should provide
21*4882a593Smuzhiyun an i2c_algorithm to access them.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/moduleparam.h>
26*4882a593Smuzhiyun #include <linux/pci.h>
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/delay.h>
29*4882a593Smuzhiyun #include <linux/stddef.h>
30*4882a593Smuzhiyun #include <linux/ioport.h>
31*4882a593Smuzhiyun #include <linux/i2c.h>
32*4882a593Smuzhiyun #include <linux/slab.h>
33*4882a593Smuzhiyun #include <linux/dmi.h>
34*4882a593Smuzhiyun #include <linux/acpi.h>
35*4882a593Smuzhiyun #include <linux/io.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* PIIX4 SMBus address offsets */
39*4882a593Smuzhiyun #define SMBHSTSTS (0 + piix4_smba)
40*4882a593Smuzhiyun #define SMBHSLVSTS (1 + piix4_smba)
41*4882a593Smuzhiyun #define SMBHSTCNT (2 + piix4_smba)
42*4882a593Smuzhiyun #define SMBHSTCMD (3 + piix4_smba)
43*4882a593Smuzhiyun #define SMBHSTADD (4 + piix4_smba)
44*4882a593Smuzhiyun #define SMBHSTDAT0 (5 + piix4_smba)
45*4882a593Smuzhiyun #define SMBHSTDAT1 (6 + piix4_smba)
46*4882a593Smuzhiyun #define SMBBLKDAT (7 + piix4_smba)
47*4882a593Smuzhiyun #define SMBSLVCNT (8 + piix4_smba)
48*4882a593Smuzhiyun #define SMBSHDWCMD (9 + piix4_smba)
49*4882a593Smuzhiyun #define SMBSLVEVT (0xA + piix4_smba)
50*4882a593Smuzhiyun #define SMBSLVDAT (0xC + piix4_smba)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* count for request_region */
53*4882a593Smuzhiyun #define SMBIOSIZE 9
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* PCI Address Constants */
56*4882a593Smuzhiyun #define SMBBA 0x090
57*4882a593Smuzhiyun #define SMBHSTCFG 0x0D2
58*4882a593Smuzhiyun #define SMBSLVC 0x0D3
59*4882a593Smuzhiyun #define SMBSHDW1 0x0D4
60*4882a593Smuzhiyun #define SMBSHDW2 0x0D5
61*4882a593Smuzhiyun #define SMBREV 0x0D6
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Other settings */
64*4882a593Smuzhiyun #define MAX_TIMEOUT 500
65*4882a593Smuzhiyun #define ENABLE_INT9 0
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* PIIX4 constants */
68*4882a593Smuzhiyun #define PIIX4_QUICK 0x00
69*4882a593Smuzhiyun #define PIIX4_BYTE 0x04
70*4882a593Smuzhiyun #define PIIX4_BYTE_DATA 0x08
71*4882a593Smuzhiyun #define PIIX4_WORD_DATA 0x0C
72*4882a593Smuzhiyun #define PIIX4_BLOCK_DATA 0x14
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Multi-port constants */
75*4882a593Smuzhiyun #define PIIX4_MAX_ADAPTERS 4
76*4882a593Smuzhiyun #define HUDSON2_MAIN_PORTS 2 /* HUDSON2, KERNCZ reserves ports 3, 4 */
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* SB800 constants */
79*4882a593Smuzhiyun #define SB800_PIIX4_SMB_IDX 0xcd6
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define KERNCZ_IMC_IDX 0x3e
82*4882a593Smuzhiyun #define KERNCZ_IMC_DATA 0x3f
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun * SB800 port is selected by bits 2:1 of the smb_en register (0x2c)
86*4882a593Smuzhiyun * or the smb_sel register (0x2e), depending on bit 0 of register 0x2f.
87*4882a593Smuzhiyun * Hudson-2/Bolton port is always selected by bits 2:1 of register 0x2f.
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun #define SB800_PIIX4_PORT_IDX 0x2c
90*4882a593Smuzhiyun #define SB800_PIIX4_PORT_IDX_ALT 0x2e
91*4882a593Smuzhiyun #define SB800_PIIX4_PORT_IDX_SEL 0x2f
92*4882a593Smuzhiyun #define SB800_PIIX4_PORT_IDX_MASK 0x06
93*4882a593Smuzhiyun #define SB800_PIIX4_PORT_IDX_SHIFT 1
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* On kerncz and Hudson2, SmBus0Sel is at bit 20:19 of PMx00 DecodeEn */
96*4882a593Smuzhiyun #define SB800_PIIX4_PORT_IDX_KERNCZ 0x02
97*4882a593Smuzhiyun #define SB800_PIIX4_PORT_IDX_MASK_KERNCZ 0x18
98*4882a593Smuzhiyun #define SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ 3
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* insmod parameters */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* If force is set to anything different from 0, we forcibly enable the
103*4882a593Smuzhiyun PIIX4. DANGEROUS! */
104*4882a593Smuzhiyun static int force;
105*4882a593Smuzhiyun module_param (force, int, 0);
106*4882a593Smuzhiyun MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!");
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* If force_addr is set to anything different from 0, we forcibly enable
109*4882a593Smuzhiyun the PIIX4 at the given address. VERY DANGEROUS! */
110*4882a593Smuzhiyun static int force_addr;
111*4882a593Smuzhiyun module_param_hw(force_addr, int, ioport, 0);
112*4882a593Smuzhiyun MODULE_PARM_DESC(force_addr,
113*4882a593Smuzhiyun "Forcibly enable the PIIX4 at the given address. "
114*4882a593Smuzhiyun "EXTREMELY DANGEROUS!");
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static int srvrworks_csb5_delay;
117*4882a593Smuzhiyun static struct pci_driver piix4_driver;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const struct dmi_system_id piix4_dmi_blacklist[] = {
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun .ident = "Sapphire AM2RD790",
122*4882a593Smuzhiyun .matches = {
123*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."),
124*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"),
125*4882a593Smuzhiyun },
126*4882a593Smuzhiyun },
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun .ident = "DFI Lanparty UT 790FX",
129*4882a593Smuzhiyun .matches = {
130*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."),
131*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"),
132*4882a593Smuzhiyun },
133*4882a593Smuzhiyun },
134*4882a593Smuzhiyun { }
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* The IBM entry is in a separate table because we only check it
138*4882a593Smuzhiyun on Intel-based systems */
139*4882a593Smuzhiyun static const struct dmi_system_id piix4_dmi_ibm[] = {
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun .ident = "IBM",
142*4882a593Smuzhiyun .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), },
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun { },
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun * SB800 globals
149*4882a593Smuzhiyun */
150*4882a593Smuzhiyun static u8 piix4_port_sel_sb800;
151*4882a593Smuzhiyun static u8 piix4_port_mask_sb800;
152*4882a593Smuzhiyun static u8 piix4_port_shift_sb800;
153*4882a593Smuzhiyun static const char *piix4_main_port_names_sb800[PIIX4_MAX_ADAPTERS] = {
154*4882a593Smuzhiyun " port 0", " port 2", " port 3", " port 4"
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun static const char *piix4_aux_port_name_sb800 = " port 1";
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun struct i2c_piix4_adapdata {
159*4882a593Smuzhiyun unsigned short smba;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* SB800 */
162*4882a593Smuzhiyun bool sb800_main;
163*4882a593Smuzhiyun bool notify_imc;
164*4882a593Smuzhiyun u8 port; /* Port number, shifted */
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
piix4_setup(struct pci_dev * PIIX4_dev,const struct pci_device_id * id)167*4882a593Smuzhiyun static int piix4_setup(struct pci_dev *PIIX4_dev,
168*4882a593Smuzhiyun const struct pci_device_id *id)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun unsigned char temp;
171*4882a593Smuzhiyun unsigned short piix4_smba;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) &&
174*4882a593Smuzhiyun (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5))
175*4882a593Smuzhiyun srvrworks_csb5_delay = 1;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* On some motherboards, it was reported that accessing the SMBus
178*4882a593Smuzhiyun caused severe hardware problems */
179*4882a593Smuzhiyun if (dmi_check_system(piix4_dmi_blacklist)) {
180*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev,
181*4882a593Smuzhiyun "Accessing the SMBus on this system is unsafe!\n");
182*4882a593Smuzhiyun return -EPERM;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Don't access SMBus on IBM systems which get corrupted eeproms */
186*4882a593Smuzhiyun if (dmi_check_system(piix4_dmi_ibm) &&
187*4882a593Smuzhiyun PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) {
188*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev, "IBM system detected; this module "
189*4882a593Smuzhiyun "may corrupt your serial eeprom! Refusing to load "
190*4882a593Smuzhiyun "module!\n");
191*4882a593Smuzhiyun return -EPERM;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Determine the address of the SMBus areas */
195*4882a593Smuzhiyun if (force_addr) {
196*4882a593Smuzhiyun piix4_smba = force_addr & 0xfff0;
197*4882a593Smuzhiyun force = 0;
198*4882a593Smuzhiyun } else {
199*4882a593Smuzhiyun pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba);
200*4882a593Smuzhiyun piix4_smba &= 0xfff0;
201*4882a593Smuzhiyun if(piix4_smba == 0) {
202*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev, "SMBus base address "
203*4882a593Smuzhiyun "uninitialized - upgrade BIOS or use "
204*4882a593Smuzhiyun "force_addr=0xaddr\n");
205*4882a593Smuzhiyun return -ENODEV;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
210*4882a593Smuzhiyun return -ENODEV;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
213*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
214*4882a593Smuzhiyun piix4_smba);
215*4882a593Smuzhiyun return -EBUSY;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* If force_addr is set, we program the new address here. Just to make
221*4882a593Smuzhiyun sure, we disable the PIIX4 first. */
222*4882a593Smuzhiyun if (force_addr) {
223*4882a593Smuzhiyun pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe);
224*4882a593Smuzhiyun pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba);
225*4882a593Smuzhiyun pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01);
226*4882a593Smuzhiyun dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to "
227*4882a593Smuzhiyun "new address %04x!\n", piix4_smba);
228*4882a593Smuzhiyun } else if ((temp & 1) == 0) {
229*4882a593Smuzhiyun if (force) {
230*4882a593Smuzhiyun /* This should never need to be done, but has been
231*4882a593Smuzhiyun * noted that many Dell machines have the SMBus
232*4882a593Smuzhiyun * interface on the PIIX4 disabled!? NOTE: This assumes
233*4882a593Smuzhiyun * I/O space and other allocations WERE done by the
234*4882a593Smuzhiyun * Bios! Don't complain if your hardware does weird
235*4882a593Smuzhiyun * things after enabling this. :') Check for Bios
236*4882a593Smuzhiyun * updates before resorting to this.
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun pci_write_config_byte(PIIX4_dev, SMBHSTCFG,
239*4882a593Smuzhiyun temp | 1);
240*4882a593Smuzhiyun dev_notice(&PIIX4_dev->dev,
241*4882a593Smuzhiyun "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n");
242*4882a593Smuzhiyun } else {
243*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev,
244*4882a593Smuzhiyun "SMBus Host Controller not enabled!\n");
245*4882a593Smuzhiyun release_region(piix4_smba, SMBIOSIZE);
246*4882a593Smuzhiyun return -ENODEV;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2))
251*4882a593Smuzhiyun dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
252*4882a593Smuzhiyun else if ((temp & 0x0E) == 0)
253*4882a593Smuzhiyun dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
254*4882a593Smuzhiyun else
255*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration "
256*4882a593Smuzhiyun "(or code out of date)!\n");
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun pci_read_config_byte(PIIX4_dev, SMBREV, &temp);
259*4882a593Smuzhiyun dev_info(&PIIX4_dev->dev,
260*4882a593Smuzhiyun "SMBus Host Controller at 0x%x, revision %d\n",
261*4882a593Smuzhiyun piix4_smba, temp);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return piix4_smba;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
piix4_setup_sb800(struct pci_dev * PIIX4_dev,const struct pci_device_id * id,u8 aux)266*4882a593Smuzhiyun static int piix4_setup_sb800(struct pci_dev *PIIX4_dev,
267*4882a593Smuzhiyun const struct pci_device_id *id, u8 aux)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun unsigned short piix4_smba;
270*4882a593Smuzhiyun u8 smba_en_lo, smba_en_hi, smb_en, smb_en_status, port_sel;
271*4882a593Smuzhiyun u8 i2ccfg, i2ccfg_offset = 0x10;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* SB800 and later SMBus does not support forcing address */
274*4882a593Smuzhiyun if (force || force_addr) {
275*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev, "SMBus does not support "
276*4882a593Smuzhiyun "forcing address!\n");
277*4882a593Smuzhiyun return -EINVAL;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Determine the address of the SMBus areas */
281*4882a593Smuzhiyun if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
282*4882a593Smuzhiyun PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
283*4882a593Smuzhiyun PIIX4_dev->revision >= 0x41) ||
284*4882a593Smuzhiyun (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
285*4882a593Smuzhiyun PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS &&
286*4882a593Smuzhiyun PIIX4_dev->revision >= 0x49) ||
287*4882a593Smuzhiyun (PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON &&
288*4882a593Smuzhiyun PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS))
289*4882a593Smuzhiyun smb_en = 0x00;
290*4882a593Smuzhiyun else
291*4882a593Smuzhiyun smb_en = (aux) ? 0x28 : 0x2c;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, "sb800_piix4_smb")) {
294*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev,
295*4882a593Smuzhiyun "SMB base address index region 0x%x already in use.\n",
296*4882a593Smuzhiyun SB800_PIIX4_SMB_IDX);
297*4882a593Smuzhiyun return -EBUSY;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun outb_p(smb_en, SB800_PIIX4_SMB_IDX);
301*4882a593Smuzhiyun smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
302*4882a593Smuzhiyun outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX);
303*4882a593Smuzhiyun smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun release_region(SB800_PIIX4_SMB_IDX, 2);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (!smb_en) {
308*4882a593Smuzhiyun smb_en_status = smba_en_lo & 0x10;
309*4882a593Smuzhiyun piix4_smba = smba_en_hi << 8;
310*4882a593Smuzhiyun if (aux)
311*4882a593Smuzhiyun piix4_smba |= 0x20;
312*4882a593Smuzhiyun } else {
313*4882a593Smuzhiyun smb_en_status = smba_en_lo & 0x01;
314*4882a593Smuzhiyun piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (!smb_en_status) {
318*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev,
319*4882a593Smuzhiyun "SMBus Host Controller not enabled!\n");
320*4882a593Smuzhiyun return -ENODEV;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
324*4882a593Smuzhiyun return -ENODEV;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
327*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
328*4882a593Smuzhiyun piix4_smba);
329*4882a593Smuzhiyun return -EBUSY;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Aux SMBus does not support IRQ information */
333*4882a593Smuzhiyun if (aux) {
334*4882a593Smuzhiyun dev_info(&PIIX4_dev->dev,
335*4882a593Smuzhiyun "Auxiliary SMBus Host Controller at 0x%x\n",
336*4882a593Smuzhiyun piix4_smba);
337*4882a593Smuzhiyun return piix4_smba;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Request the SMBus I2C bus config region */
341*4882a593Smuzhiyun if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) {
342*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region "
343*4882a593Smuzhiyun "0x%x already in use!\n", piix4_smba + i2ccfg_offset);
344*4882a593Smuzhiyun release_region(piix4_smba, SMBIOSIZE);
345*4882a593Smuzhiyun return -EBUSY;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun i2ccfg = inb_p(piix4_smba + i2ccfg_offset);
348*4882a593Smuzhiyun release_region(piix4_smba + i2ccfg_offset, 1);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (i2ccfg & 1)
351*4882a593Smuzhiyun dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
352*4882a593Smuzhiyun else
353*4882a593Smuzhiyun dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun dev_info(&PIIX4_dev->dev,
356*4882a593Smuzhiyun "SMBus Host Controller at 0x%x, revision %d\n",
357*4882a593Smuzhiyun piix4_smba, i2ccfg >> 4);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Find which register is used for port selection */
360*4882a593Smuzhiyun if (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD ||
361*4882a593Smuzhiyun PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON) {
362*4882a593Smuzhiyun if (PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS ||
363*4882a593Smuzhiyun (PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
364*4882a593Smuzhiyun PIIX4_dev->revision >= 0x1F)) {
365*4882a593Smuzhiyun piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_KERNCZ;
366*4882a593Smuzhiyun piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK_KERNCZ;
367*4882a593Smuzhiyun piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ;
368*4882a593Smuzhiyun } else {
369*4882a593Smuzhiyun piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_ALT;
370*4882a593Smuzhiyun piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
371*4882a593Smuzhiyun piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun } else {
374*4882a593Smuzhiyun if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2,
375*4882a593Smuzhiyun "sb800_piix4_smb")) {
376*4882a593Smuzhiyun release_region(piix4_smba, SMBIOSIZE);
377*4882a593Smuzhiyun return -EBUSY;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun outb_p(SB800_PIIX4_PORT_IDX_SEL, SB800_PIIX4_SMB_IDX);
381*4882a593Smuzhiyun port_sel = inb_p(SB800_PIIX4_SMB_IDX + 1);
382*4882a593Smuzhiyun piix4_port_sel_sb800 = (port_sel & 0x01) ?
383*4882a593Smuzhiyun SB800_PIIX4_PORT_IDX_ALT :
384*4882a593Smuzhiyun SB800_PIIX4_PORT_IDX;
385*4882a593Smuzhiyun piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
386*4882a593Smuzhiyun piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
387*4882a593Smuzhiyun release_region(SB800_PIIX4_SMB_IDX, 2);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun dev_info(&PIIX4_dev->dev,
391*4882a593Smuzhiyun "Using register 0x%02x for SMBus port selection\n",
392*4882a593Smuzhiyun (unsigned int)piix4_port_sel_sb800);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return piix4_smba;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
piix4_setup_aux(struct pci_dev * PIIX4_dev,const struct pci_device_id * id,unsigned short base_reg_addr)397*4882a593Smuzhiyun static int piix4_setup_aux(struct pci_dev *PIIX4_dev,
398*4882a593Smuzhiyun const struct pci_device_id *id,
399*4882a593Smuzhiyun unsigned short base_reg_addr)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun /* Set up auxiliary SMBus controllers found on some
402*4882a593Smuzhiyun * AMD chipsets e.g. SP5100 (SB700 derivative) */
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun unsigned short piix4_smba;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* Read address of auxiliary SMBus controller */
407*4882a593Smuzhiyun pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba);
408*4882a593Smuzhiyun if ((piix4_smba & 1) == 0) {
409*4882a593Smuzhiyun dev_dbg(&PIIX4_dev->dev,
410*4882a593Smuzhiyun "Auxiliary SMBus controller not enabled\n");
411*4882a593Smuzhiyun return -ENODEV;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun piix4_smba &= 0xfff0;
415*4882a593Smuzhiyun if (piix4_smba == 0) {
416*4882a593Smuzhiyun dev_dbg(&PIIX4_dev->dev,
417*4882a593Smuzhiyun "Auxiliary SMBus base address uninitialized\n");
418*4882a593Smuzhiyun return -ENODEV;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
422*4882a593Smuzhiyun return -ENODEV;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
425*4882a593Smuzhiyun dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x "
426*4882a593Smuzhiyun "already in use!\n", piix4_smba);
427*4882a593Smuzhiyun return -EBUSY;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun dev_info(&PIIX4_dev->dev,
431*4882a593Smuzhiyun "Auxiliary SMBus Host Controller at 0x%x\n",
432*4882a593Smuzhiyun piix4_smba);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return piix4_smba;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
piix4_transaction(struct i2c_adapter * piix4_adapter)437*4882a593Smuzhiyun static int piix4_transaction(struct i2c_adapter *piix4_adapter)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter);
440*4882a593Smuzhiyun unsigned short piix4_smba = adapdata->smba;
441*4882a593Smuzhiyun int temp;
442*4882a593Smuzhiyun int result = 0;
443*4882a593Smuzhiyun int timeout = 0;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, "
446*4882a593Smuzhiyun "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
447*4882a593Smuzhiyun inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
448*4882a593Smuzhiyun inb_p(SMBHSTDAT1));
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* Make sure the SMBus host is ready to start transmitting */
451*4882a593Smuzhiyun if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
452*4882a593Smuzhiyun dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). "
453*4882a593Smuzhiyun "Resetting...\n", temp);
454*4882a593Smuzhiyun outb_p(temp, SMBHSTSTS);
455*4882a593Smuzhiyun if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
456*4882a593Smuzhiyun dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp);
457*4882a593Smuzhiyun return -EBUSY;
458*4882a593Smuzhiyun } else {
459*4882a593Smuzhiyun dev_dbg(&piix4_adapter->dev, "Successful!\n");
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* start the transaction by setting bit 6 */
464*4882a593Smuzhiyun outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */
467*4882a593Smuzhiyun if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */
468*4882a593Smuzhiyun usleep_range(2000, 2100);
469*4882a593Smuzhiyun else
470*4882a593Smuzhiyun usleep_range(250, 500);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun while ((++timeout < MAX_TIMEOUT) &&
473*4882a593Smuzhiyun ((temp = inb_p(SMBHSTSTS)) & 0x01))
474*4882a593Smuzhiyun usleep_range(250, 500);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* If the SMBus is still busy, we give up */
477*4882a593Smuzhiyun if (timeout == MAX_TIMEOUT) {
478*4882a593Smuzhiyun dev_err(&piix4_adapter->dev, "SMBus Timeout!\n");
479*4882a593Smuzhiyun result = -ETIMEDOUT;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (temp & 0x10) {
483*4882a593Smuzhiyun result = -EIO;
484*4882a593Smuzhiyun dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n");
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (temp & 0x08) {
488*4882a593Smuzhiyun result = -EIO;
489*4882a593Smuzhiyun dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be "
490*4882a593Smuzhiyun "locked until next hard reset. (sorry!)\n");
491*4882a593Smuzhiyun /* Clock stops and slave is stuck in mid-transmission */
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if (temp & 0x04) {
495*4882a593Smuzhiyun result = -ENXIO;
496*4882a593Smuzhiyun dev_dbg(&piix4_adapter->dev, "Error: no response!\n");
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (inb_p(SMBHSTSTS) != 0x00)
500*4882a593Smuzhiyun outb_p(inb(SMBHSTSTS), SMBHSTSTS);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
503*4882a593Smuzhiyun dev_err(&piix4_adapter->dev, "Failed reset at end of "
504*4882a593Smuzhiyun "transaction (%02x)\n", temp);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, "
507*4882a593Smuzhiyun "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
508*4882a593Smuzhiyun inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
509*4882a593Smuzhiyun inb_p(SMBHSTDAT1));
510*4882a593Smuzhiyun return result;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Return negative errno on error. */
piix4_access(struct i2c_adapter * adap,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)514*4882a593Smuzhiyun static s32 piix4_access(struct i2c_adapter * adap, u16 addr,
515*4882a593Smuzhiyun unsigned short flags, char read_write,
516*4882a593Smuzhiyun u8 command, int size, union i2c_smbus_data * data)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
519*4882a593Smuzhiyun unsigned short piix4_smba = adapdata->smba;
520*4882a593Smuzhiyun int i, len;
521*4882a593Smuzhiyun int status;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun switch (size) {
524*4882a593Smuzhiyun case I2C_SMBUS_QUICK:
525*4882a593Smuzhiyun outb_p((addr << 1) | read_write,
526*4882a593Smuzhiyun SMBHSTADD);
527*4882a593Smuzhiyun size = PIIX4_QUICK;
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
530*4882a593Smuzhiyun outb_p((addr << 1) | read_write,
531*4882a593Smuzhiyun SMBHSTADD);
532*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE)
533*4882a593Smuzhiyun outb_p(command, SMBHSTCMD);
534*4882a593Smuzhiyun size = PIIX4_BYTE;
535*4882a593Smuzhiyun break;
536*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
537*4882a593Smuzhiyun outb_p((addr << 1) | read_write,
538*4882a593Smuzhiyun SMBHSTADD);
539*4882a593Smuzhiyun outb_p(command, SMBHSTCMD);
540*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE)
541*4882a593Smuzhiyun outb_p(data->byte, SMBHSTDAT0);
542*4882a593Smuzhiyun size = PIIX4_BYTE_DATA;
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
545*4882a593Smuzhiyun outb_p((addr << 1) | read_write,
546*4882a593Smuzhiyun SMBHSTADD);
547*4882a593Smuzhiyun outb_p(command, SMBHSTCMD);
548*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE) {
549*4882a593Smuzhiyun outb_p(data->word & 0xff, SMBHSTDAT0);
550*4882a593Smuzhiyun outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun size = PIIX4_WORD_DATA;
553*4882a593Smuzhiyun break;
554*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_DATA:
555*4882a593Smuzhiyun outb_p((addr << 1) | read_write,
556*4882a593Smuzhiyun SMBHSTADD);
557*4882a593Smuzhiyun outb_p(command, SMBHSTCMD);
558*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE) {
559*4882a593Smuzhiyun len = data->block[0];
560*4882a593Smuzhiyun if (len == 0 || len > I2C_SMBUS_BLOCK_MAX)
561*4882a593Smuzhiyun return -EINVAL;
562*4882a593Smuzhiyun outb_p(len, SMBHSTDAT0);
563*4882a593Smuzhiyun inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */
564*4882a593Smuzhiyun for (i = 1; i <= len; i++)
565*4882a593Smuzhiyun outb_p(data->block[i], SMBBLKDAT);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun size = PIIX4_BLOCK_DATA;
568*4882a593Smuzhiyun break;
569*4882a593Smuzhiyun default:
570*4882a593Smuzhiyun dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
571*4882a593Smuzhiyun return -EOPNOTSUPP;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun status = piix4_transaction(adap);
577*4882a593Smuzhiyun if (status)
578*4882a593Smuzhiyun return status;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK))
581*4882a593Smuzhiyun return 0;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun switch (size) {
585*4882a593Smuzhiyun case PIIX4_BYTE:
586*4882a593Smuzhiyun case PIIX4_BYTE_DATA:
587*4882a593Smuzhiyun data->byte = inb_p(SMBHSTDAT0);
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun case PIIX4_WORD_DATA:
590*4882a593Smuzhiyun data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8);
591*4882a593Smuzhiyun break;
592*4882a593Smuzhiyun case PIIX4_BLOCK_DATA:
593*4882a593Smuzhiyun data->block[0] = inb_p(SMBHSTDAT0);
594*4882a593Smuzhiyun if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX)
595*4882a593Smuzhiyun return -EPROTO;
596*4882a593Smuzhiyun inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */
597*4882a593Smuzhiyun for (i = 1; i <= data->block[0]; i++)
598*4882a593Smuzhiyun data->block[i] = inb_p(SMBBLKDAT);
599*4882a593Smuzhiyun break;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun return 0;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
piix4_imc_read(uint8_t idx)604*4882a593Smuzhiyun static uint8_t piix4_imc_read(uint8_t idx)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun outb_p(idx, KERNCZ_IMC_IDX);
607*4882a593Smuzhiyun return inb_p(KERNCZ_IMC_DATA);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
piix4_imc_write(uint8_t idx,uint8_t value)610*4882a593Smuzhiyun static void piix4_imc_write(uint8_t idx, uint8_t value)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun outb_p(idx, KERNCZ_IMC_IDX);
613*4882a593Smuzhiyun outb_p(value, KERNCZ_IMC_DATA);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
piix4_imc_sleep(void)616*4882a593Smuzhiyun static int piix4_imc_sleep(void)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun int timeout = MAX_TIMEOUT;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc"))
621*4882a593Smuzhiyun return -EBUSY;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* clear response register */
624*4882a593Smuzhiyun piix4_imc_write(0x82, 0x00);
625*4882a593Smuzhiyun /* request ownership flag */
626*4882a593Smuzhiyun piix4_imc_write(0x83, 0xB4);
627*4882a593Smuzhiyun /* kick off IMC Mailbox command 96 */
628*4882a593Smuzhiyun piix4_imc_write(0x80, 0x96);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun while (timeout--) {
631*4882a593Smuzhiyun if (piix4_imc_read(0x82) == 0xfa) {
632*4882a593Smuzhiyun release_region(KERNCZ_IMC_IDX, 2);
633*4882a593Smuzhiyun return 0;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun usleep_range(1000, 2000);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun release_region(KERNCZ_IMC_IDX, 2);
639*4882a593Smuzhiyun return -ETIMEDOUT;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
piix4_imc_wakeup(void)642*4882a593Smuzhiyun static void piix4_imc_wakeup(void)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun int timeout = MAX_TIMEOUT;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc"))
647*4882a593Smuzhiyun return;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* clear response register */
650*4882a593Smuzhiyun piix4_imc_write(0x82, 0x00);
651*4882a593Smuzhiyun /* release ownership flag */
652*4882a593Smuzhiyun piix4_imc_write(0x83, 0xB5);
653*4882a593Smuzhiyun /* kick off IMC Mailbox command 96 */
654*4882a593Smuzhiyun piix4_imc_write(0x80, 0x96);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun while (timeout--) {
657*4882a593Smuzhiyun if (piix4_imc_read(0x82) == 0xfa)
658*4882a593Smuzhiyun break;
659*4882a593Smuzhiyun usleep_range(1000, 2000);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun release_region(KERNCZ_IMC_IDX, 2);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /*
666*4882a593Smuzhiyun * Handles access to multiple SMBus ports on the SB800.
667*4882a593Smuzhiyun * The port is selected by bits 2:1 of the smb_en register (0x2c).
668*4882a593Smuzhiyun * Returns negative errno on error.
669*4882a593Smuzhiyun *
670*4882a593Smuzhiyun * Note: The selected port must be returned to the initial selection to avoid
671*4882a593Smuzhiyun * problems on certain systems.
672*4882a593Smuzhiyun */
piix4_access_sb800(struct i2c_adapter * adap,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)673*4882a593Smuzhiyun static s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr,
674*4882a593Smuzhiyun unsigned short flags, char read_write,
675*4882a593Smuzhiyun u8 command, int size, union i2c_smbus_data *data)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
678*4882a593Smuzhiyun unsigned short piix4_smba = adapdata->smba;
679*4882a593Smuzhiyun int retries = MAX_TIMEOUT;
680*4882a593Smuzhiyun int smbslvcnt;
681*4882a593Smuzhiyun u8 smba_en_lo;
682*4882a593Smuzhiyun u8 port;
683*4882a593Smuzhiyun int retval;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, "sb800_piix4_smb"))
686*4882a593Smuzhiyun return -EBUSY;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* Request the SMBUS semaphore, avoid conflicts with the IMC */
689*4882a593Smuzhiyun smbslvcnt = inb_p(SMBSLVCNT);
690*4882a593Smuzhiyun do {
691*4882a593Smuzhiyun outb_p(smbslvcnt | 0x10, SMBSLVCNT);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /* Check the semaphore status */
694*4882a593Smuzhiyun smbslvcnt = inb_p(SMBSLVCNT);
695*4882a593Smuzhiyun if (smbslvcnt & 0x10)
696*4882a593Smuzhiyun break;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun usleep_range(1000, 2000);
699*4882a593Smuzhiyun } while (--retries);
700*4882a593Smuzhiyun /* SMBus is still owned by the IMC, we give up */
701*4882a593Smuzhiyun if (!retries) {
702*4882a593Smuzhiyun retval = -EBUSY;
703*4882a593Smuzhiyun goto release;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /*
707*4882a593Smuzhiyun * Notify the IMC (Integrated Micro Controller) if required.
708*4882a593Smuzhiyun * Among other responsibilities, the IMC is in charge of monitoring
709*4882a593Smuzhiyun * the System fans and temperature sensors, and act accordingly.
710*4882a593Smuzhiyun * All this is done through SMBus and can/will collide
711*4882a593Smuzhiyun * with our transactions if they are long (BLOCK_DATA).
712*4882a593Smuzhiyun * Therefore we need to request the ownership flag during those
713*4882a593Smuzhiyun * transactions.
714*4882a593Smuzhiyun */
715*4882a593Smuzhiyun if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) {
716*4882a593Smuzhiyun int ret;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun ret = piix4_imc_sleep();
719*4882a593Smuzhiyun switch (ret) {
720*4882a593Smuzhiyun case -EBUSY:
721*4882a593Smuzhiyun dev_warn(&adap->dev,
722*4882a593Smuzhiyun "IMC base address index region 0x%x already in use.\n",
723*4882a593Smuzhiyun KERNCZ_IMC_IDX);
724*4882a593Smuzhiyun break;
725*4882a593Smuzhiyun case -ETIMEDOUT:
726*4882a593Smuzhiyun dev_warn(&adap->dev,
727*4882a593Smuzhiyun "Failed to communicate with the IMC.\n");
728*4882a593Smuzhiyun break;
729*4882a593Smuzhiyun default:
730*4882a593Smuzhiyun break;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* If IMC communication fails do not retry */
734*4882a593Smuzhiyun if (ret) {
735*4882a593Smuzhiyun dev_warn(&adap->dev,
736*4882a593Smuzhiyun "Continuing without IMC notification.\n");
737*4882a593Smuzhiyun adapdata->notify_imc = false;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun outb_p(piix4_port_sel_sb800, SB800_PIIX4_SMB_IDX);
742*4882a593Smuzhiyun smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun port = adapdata->port;
745*4882a593Smuzhiyun if ((smba_en_lo & piix4_port_mask_sb800) != port)
746*4882a593Smuzhiyun outb_p((smba_en_lo & ~piix4_port_mask_sb800) | port,
747*4882a593Smuzhiyun SB800_PIIX4_SMB_IDX + 1);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun retval = piix4_access(adap, addr, flags, read_write,
750*4882a593Smuzhiyun command, size, data);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun outb_p(smba_en_lo, SB800_PIIX4_SMB_IDX + 1);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* Release the semaphore */
755*4882a593Smuzhiyun outb_p(smbslvcnt | 0x20, SMBSLVCNT);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc)
758*4882a593Smuzhiyun piix4_imc_wakeup();
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun release:
761*4882a593Smuzhiyun release_region(SB800_PIIX4_SMB_IDX, 2);
762*4882a593Smuzhiyun return retval;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
piix4_func(struct i2c_adapter * adapter)765*4882a593Smuzhiyun static u32 piix4_func(struct i2c_adapter *adapter)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
768*4882a593Smuzhiyun I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
769*4882a593Smuzhiyun I2C_FUNC_SMBUS_BLOCK_DATA;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun static const struct i2c_algorithm smbus_algorithm = {
773*4882a593Smuzhiyun .smbus_xfer = piix4_access,
774*4882a593Smuzhiyun .functionality = piix4_func,
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun static const struct i2c_algorithm piix4_smbus_algorithm_sb800 = {
778*4882a593Smuzhiyun .smbus_xfer = piix4_access_sb800,
779*4882a593Smuzhiyun .functionality = piix4_func,
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun static const struct pci_device_id piix4_ids[] = {
783*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) },
784*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) },
785*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) },
786*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) },
787*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) },
788*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) },
789*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) },
790*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) },
791*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
792*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
793*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
794*4882a593Smuzhiyun PCI_DEVICE_ID_SERVERWORKS_OSB4) },
795*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
796*4882a593Smuzhiyun PCI_DEVICE_ID_SERVERWORKS_CSB5) },
797*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
798*4882a593Smuzhiyun PCI_DEVICE_ID_SERVERWORKS_CSB6) },
799*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
800*4882a593Smuzhiyun PCI_DEVICE_ID_SERVERWORKS_HT1000SB) },
801*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
802*4882a593Smuzhiyun PCI_DEVICE_ID_SERVERWORKS_HT1100LD) },
803*4882a593Smuzhiyun { 0, }
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun MODULE_DEVICE_TABLE (pci, piix4_ids);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun static struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS];
809*4882a593Smuzhiyun static struct i2c_adapter *piix4_aux_adapter;
810*4882a593Smuzhiyun static int piix4_adapter_count;
811*4882a593Smuzhiyun
piix4_add_adapter(struct pci_dev * dev,unsigned short smba,bool sb800_main,u8 port,bool notify_imc,u8 hw_port_nr,const char * name,struct i2c_adapter ** padap)812*4882a593Smuzhiyun static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba,
813*4882a593Smuzhiyun bool sb800_main, u8 port, bool notify_imc,
814*4882a593Smuzhiyun u8 hw_port_nr, const char *name,
815*4882a593Smuzhiyun struct i2c_adapter **padap)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun struct i2c_adapter *adap;
818*4882a593Smuzhiyun struct i2c_piix4_adapdata *adapdata;
819*4882a593Smuzhiyun int retval;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun adap = kzalloc(sizeof(*adap), GFP_KERNEL);
822*4882a593Smuzhiyun if (adap == NULL) {
823*4882a593Smuzhiyun release_region(smba, SMBIOSIZE);
824*4882a593Smuzhiyun return -ENOMEM;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun adap->owner = THIS_MODULE;
828*4882a593Smuzhiyun adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
829*4882a593Smuzhiyun adap->algo = sb800_main ? &piix4_smbus_algorithm_sb800
830*4882a593Smuzhiyun : &smbus_algorithm;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL);
833*4882a593Smuzhiyun if (adapdata == NULL) {
834*4882a593Smuzhiyun kfree(adap);
835*4882a593Smuzhiyun release_region(smba, SMBIOSIZE);
836*4882a593Smuzhiyun return -ENOMEM;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun adapdata->smba = smba;
840*4882a593Smuzhiyun adapdata->sb800_main = sb800_main;
841*4882a593Smuzhiyun adapdata->port = port << piix4_port_shift_sb800;
842*4882a593Smuzhiyun adapdata->notify_imc = notify_imc;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* set up the sysfs linkage to our parent device */
845*4882a593Smuzhiyun adap->dev.parent = &dev->dev;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (has_acpi_companion(&dev->dev)) {
848*4882a593Smuzhiyun acpi_preset_companion(&adap->dev,
849*4882a593Smuzhiyun ACPI_COMPANION(&dev->dev),
850*4882a593Smuzhiyun hw_port_nr);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun snprintf(adap->name, sizeof(adap->name),
854*4882a593Smuzhiyun "SMBus PIIX4 adapter%s at %04x", name, smba);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun i2c_set_adapdata(adap, adapdata);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun retval = i2c_add_adapter(adap);
859*4882a593Smuzhiyun if (retval) {
860*4882a593Smuzhiyun kfree(adapdata);
861*4882a593Smuzhiyun kfree(adap);
862*4882a593Smuzhiyun release_region(smba, SMBIOSIZE);
863*4882a593Smuzhiyun return retval;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun *padap = adap;
867*4882a593Smuzhiyun return 0;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
piix4_add_adapters_sb800(struct pci_dev * dev,unsigned short smba,bool notify_imc)870*4882a593Smuzhiyun static int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba,
871*4882a593Smuzhiyun bool notify_imc)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun struct i2c_piix4_adapdata *adapdata;
874*4882a593Smuzhiyun int port;
875*4882a593Smuzhiyun int retval;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun if (dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS ||
878*4882a593Smuzhiyun (dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
879*4882a593Smuzhiyun dev->revision >= 0x1F)) {
880*4882a593Smuzhiyun piix4_adapter_count = HUDSON2_MAIN_PORTS;
881*4882a593Smuzhiyun } else {
882*4882a593Smuzhiyun piix4_adapter_count = PIIX4_MAX_ADAPTERS;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun for (port = 0; port < piix4_adapter_count; port++) {
886*4882a593Smuzhiyun u8 hw_port_nr = port == 0 ? 0 : port + 1;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun retval = piix4_add_adapter(dev, smba, true, port, notify_imc,
889*4882a593Smuzhiyun hw_port_nr,
890*4882a593Smuzhiyun piix4_main_port_names_sb800[port],
891*4882a593Smuzhiyun &piix4_main_adapters[port]);
892*4882a593Smuzhiyun if (retval < 0)
893*4882a593Smuzhiyun goto error;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun return retval;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun error:
899*4882a593Smuzhiyun dev_err(&dev->dev,
900*4882a593Smuzhiyun "Error setting up SB800 adapters. Unregistering!\n");
901*4882a593Smuzhiyun while (--port >= 0) {
902*4882a593Smuzhiyun adapdata = i2c_get_adapdata(piix4_main_adapters[port]);
903*4882a593Smuzhiyun if (adapdata->smba) {
904*4882a593Smuzhiyun i2c_del_adapter(piix4_main_adapters[port]);
905*4882a593Smuzhiyun kfree(adapdata);
906*4882a593Smuzhiyun kfree(piix4_main_adapters[port]);
907*4882a593Smuzhiyun piix4_main_adapters[port] = NULL;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun return retval;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
piix4_probe(struct pci_dev * dev,const struct pci_device_id * id)914*4882a593Smuzhiyun static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun int retval;
917*4882a593Smuzhiyun bool is_sb800 = false;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if ((dev->vendor == PCI_VENDOR_ID_ATI &&
920*4882a593Smuzhiyun dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS &&
921*4882a593Smuzhiyun dev->revision >= 0x40) ||
922*4882a593Smuzhiyun dev->vendor == PCI_VENDOR_ID_AMD ||
923*4882a593Smuzhiyun dev->vendor == PCI_VENDOR_ID_HYGON) {
924*4882a593Smuzhiyun bool notify_imc = false;
925*4882a593Smuzhiyun is_sb800 = true;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if ((dev->vendor == PCI_VENDOR_ID_AMD ||
928*4882a593Smuzhiyun dev->vendor == PCI_VENDOR_ID_HYGON) &&
929*4882a593Smuzhiyun dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) {
930*4882a593Smuzhiyun u8 imc;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /*
933*4882a593Smuzhiyun * Detect if IMC is active or not, this method is
934*4882a593Smuzhiyun * described on coreboot's AMD IMC notes
935*4882a593Smuzhiyun */
936*4882a593Smuzhiyun pci_bus_read_config_byte(dev->bus, PCI_DEVFN(0x14, 3),
937*4882a593Smuzhiyun 0x40, &imc);
938*4882a593Smuzhiyun if (imc & 0x80)
939*4882a593Smuzhiyun notify_imc = true;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* base address location etc changed in SB800 */
943*4882a593Smuzhiyun retval = piix4_setup_sb800(dev, id, 0);
944*4882a593Smuzhiyun if (retval < 0)
945*4882a593Smuzhiyun return retval;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /*
948*4882a593Smuzhiyun * Try to register multiplexed main SMBus adapter,
949*4882a593Smuzhiyun * give up if we can't
950*4882a593Smuzhiyun */
951*4882a593Smuzhiyun retval = piix4_add_adapters_sb800(dev, retval, notify_imc);
952*4882a593Smuzhiyun if (retval < 0)
953*4882a593Smuzhiyun return retval;
954*4882a593Smuzhiyun } else {
955*4882a593Smuzhiyun retval = piix4_setup(dev, id);
956*4882a593Smuzhiyun if (retval < 0)
957*4882a593Smuzhiyun return retval;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* Try to register main SMBus adapter, give up if we can't */
960*4882a593Smuzhiyun retval = piix4_add_adapter(dev, retval, false, 0, false, 0,
961*4882a593Smuzhiyun "", &piix4_main_adapters[0]);
962*4882a593Smuzhiyun if (retval < 0)
963*4882a593Smuzhiyun return retval;
964*4882a593Smuzhiyun piix4_adapter_count = 1;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* Check for auxiliary SMBus on some AMD chipsets */
968*4882a593Smuzhiyun retval = -ENODEV;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (dev->vendor == PCI_VENDOR_ID_ATI &&
971*4882a593Smuzhiyun dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) {
972*4882a593Smuzhiyun if (dev->revision < 0x40) {
973*4882a593Smuzhiyun retval = piix4_setup_aux(dev, id, 0x58);
974*4882a593Smuzhiyun } else {
975*4882a593Smuzhiyun /* SB800 added aux bus too */
976*4882a593Smuzhiyun retval = piix4_setup_sb800(dev, id, 1);
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (dev->vendor == PCI_VENDOR_ID_AMD &&
981*4882a593Smuzhiyun (dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS ||
982*4882a593Smuzhiyun dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS)) {
983*4882a593Smuzhiyun retval = piix4_setup_sb800(dev, id, 1);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun if (retval > 0) {
987*4882a593Smuzhiyun /* Try to add the aux adapter if it exists,
988*4882a593Smuzhiyun * piix4_add_adapter will clean up if this fails */
989*4882a593Smuzhiyun piix4_add_adapter(dev, retval, false, 0, false, 1,
990*4882a593Smuzhiyun is_sb800 ? piix4_aux_port_name_sb800 : "",
991*4882a593Smuzhiyun &piix4_aux_adapter);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun return 0;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
piix4_adap_remove(struct i2c_adapter * adap)997*4882a593Smuzhiyun static void piix4_adap_remove(struct i2c_adapter *adap)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (adapdata->smba) {
1002*4882a593Smuzhiyun i2c_del_adapter(adap);
1003*4882a593Smuzhiyun if (adapdata->port == (0 << piix4_port_shift_sb800))
1004*4882a593Smuzhiyun release_region(adapdata->smba, SMBIOSIZE);
1005*4882a593Smuzhiyun kfree(adapdata);
1006*4882a593Smuzhiyun kfree(adap);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
piix4_remove(struct pci_dev * dev)1010*4882a593Smuzhiyun static void piix4_remove(struct pci_dev *dev)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun int port = piix4_adapter_count;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun while (--port >= 0) {
1015*4882a593Smuzhiyun if (piix4_main_adapters[port]) {
1016*4882a593Smuzhiyun piix4_adap_remove(piix4_main_adapters[port]);
1017*4882a593Smuzhiyun piix4_main_adapters[port] = NULL;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun if (piix4_aux_adapter) {
1022*4882a593Smuzhiyun piix4_adap_remove(piix4_aux_adapter);
1023*4882a593Smuzhiyun piix4_aux_adapter = NULL;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun static struct pci_driver piix4_driver = {
1028*4882a593Smuzhiyun .name = "piix4_smbus",
1029*4882a593Smuzhiyun .id_table = piix4_ids,
1030*4882a593Smuzhiyun .probe = piix4_probe,
1031*4882a593Smuzhiyun .remove = piix4_remove,
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun module_pci_driver(piix4_driver);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl>");
1037*4882a593Smuzhiyun MODULE_AUTHOR("Philip Edelbrock <phil@netroedge.com>");
1038*4882a593Smuzhiyun MODULE_DESCRIPTION("PIIX4 SMBus driver");
1039*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1040