xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-pasemi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2006-2007 PA Semi, Inc
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SMBus host driver for PA Semi PWRficient
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/stddef.h>
12*4882a593Smuzhiyun #include <linux/sched.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static struct pci_driver pasemi_smb_driver;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun struct pasemi_smbus {
21*4882a593Smuzhiyun 	struct pci_dev		*dev;
22*4882a593Smuzhiyun 	struct i2c_adapter	 adapter;
23*4882a593Smuzhiyun 	unsigned long		 base;
24*4882a593Smuzhiyun 	int			 size;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Register offsets */
28*4882a593Smuzhiyun #define REG_MTXFIFO	0x00
29*4882a593Smuzhiyun #define REG_MRXFIFO	0x04
30*4882a593Smuzhiyun #define REG_SMSTA	0x14
31*4882a593Smuzhiyun #define REG_CTL		0x1c
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Register defs */
34*4882a593Smuzhiyun #define MTXFIFO_READ	0x00000400
35*4882a593Smuzhiyun #define MTXFIFO_STOP	0x00000200
36*4882a593Smuzhiyun #define MTXFIFO_START	0x00000100
37*4882a593Smuzhiyun #define MTXFIFO_DATA_M	0x000000ff
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define MRXFIFO_EMPTY	0x00000100
40*4882a593Smuzhiyun #define MRXFIFO_DATA_M	0x000000ff
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define SMSTA_XEN	0x08000000
43*4882a593Smuzhiyun #define SMSTA_MTN	0x00200000
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define CTL_MRR		0x00000400
46*4882a593Smuzhiyun #define CTL_MTR		0x00000200
47*4882a593Smuzhiyun #define CTL_CLK_M	0x000000ff
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define CLK_100K_DIV	84
50*4882a593Smuzhiyun #define CLK_400K_DIV	21
51*4882a593Smuzhiyun 
reg_write(struct pasemi_smbus * smbus,int reg,int val)52*4882a593Smuzhiyun static inline void reg_write(struct pasemi_smbus *smbus, int reg, int val)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	dev_dbg(&smbus->dev->dev, "smbus write reg %lx val %08x\n",
55*4882a593Smuzhiyun 		smbus->base + reg, val);
56*4882a593Smuzhiyun 	outl(val, smbus->base + reg);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
reg_read(struct pasemi_smbus * smbus,int reg)59*4882a593Smuzhiyun static inline int reg_read(struct pasemi_smbus *smbus, int reg)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	int ret;
62*4882a593Smuzhiyun 	ret = inl(smbus->base + reg);
63*4882a593Smuzhiyun 	dev_dbg(&smbus->dev->dev, "smbus read reg %lx val %08x\n",
64*4882a593Smuzhiyun 		smbus->base + reg, ret);
65*4882a593Smuzhiyun 	return ret;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define TXFIFO_WR(smbus, reg)	reg_write((smbus), REG_MTXFIFO, (reg))
69*4882a593Smuzhiyun #define RXFIFO_RD(smbus)	reg_read((smbus), REG_MRXFIFO)
70*4882a593Smuzhiyun 
pasemi_smb_clear(struct pasemi_smbus * smbus)71*4882a593Smuzhiyun static void pasemi_smb_clear(struct pasemi_smbus *smbus)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	unsigned int status;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	status = reg_read(smbus, REG_SMSTA);
76*4882a593Smuzhiyun 	reg_write(smbus, REG_SMSTA, status);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
pasemi_smb_waitready(struct pasemi_smbus * smbus)79*4882a593Smuzhiyun static int pasemi_smb_waitready(struct pasemi_smbus *smbus)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	int timeout = 10;
82*4882a593Smuzhiyun 	unsigned int status;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	status = reg_read(smbus, REG_SMSTA);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	while (!(status & SMSTA_XEN) && timeout--) {
87*4882a593Smuzhiyun 		msleep(1);
88*4882a593Smuzhiyun 		status = reg_read(smbus, REG_SMSTA);
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* Got NACK? */
92*4882a593Smuzhiyun 	if (status & SMSTA_MTN)
93*4882a593Smuzhiyun 		return -ENXIO;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	if (timeout < 0) {
96*4882a593Smuzhiyun 		dev_warn(&smbus->dev->dev, "Timeout, status 0x%08x\n", status);
97*4882a593Smuzhiyun 		reg_write(smbus, REG_SMSTA, status);
98*4882a593Smuzhiyun 		return -ETIME;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Clear XEN */
102*4882a593Smuzhiyun 	reg_write(smbus, REG_SMSTA, SMSTA_XEN);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
pasemi_i2c_xfer_msg(struct i2c_adapter * adapter,struct i2c_msg * msg,int stop)107*4882a593Smuzhiyun static int pasemi_i2c_xfer_msg(struct i2c_adapter *adapter,
108*4882a593Smuzhiyun 			       struct i2c_msg *msg, int stop)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct pasemi_smbus *smbus = adapter->algo_data;
111*4882a593Smuzhiyun 	int read, i, err;
112*4882a593Smuzhiyun 	u32 rd;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	read = msg->flags & I2C_M_RD ? 1 : 0;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	TXFIFO_WR(smbus, MTXFIFO_START | i2c_8bit_addr_from_msg(msg));
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (read) {
119*4882a593Smuzhiyun 		TXFIFO_WR(smbus, msg->len | MTXFIFO_READ |
120*4882a593Smuzhiyun 				 (stop ? MTXFIFO_STOP : 0));
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		err = pasemi_smb_waitready(smbus);
123*4882a593Smuzhiyun 		if (err)
124*4882a593Smuzhiyun 			goto reset_out;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		for (i = 0; i < msg->len; i++) {
127*4882a593Smuzhiyun 			rd = RXFIFO_RD(smbus);
128*4882a593Smuzhiyun 			if (rd & MRXFIFO_EMPTY) {
129*4882a593Smuzhiyun 				err = -ENODATA;
130*4882a593Smuzhiyun 				goto reset_out;
131*4882a593Smuzhiyun 			}
132*4882a593Smuzhiyun 			msg->buf[i] = rd & MRXFIFO_DATA_M;
133*4882a593Smuzhiyun 		}
134*4882a593Smuzhiyun 	} else {
135*4882a593Smuzhiyun 		for (i = 0; i < msg->len - 1; i++)
136*4882a593Smuzhiyun 			TXFIFO_WR(smbus, msg->buf[i]);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		TXFIFO_WR(smbus, msg->buf[msg->len-1] |
139*4882a593Smuzhiyun 			  (stop ? MTXFIFO_STOP : 0));
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		if (stop) {
142*4882a593Smuzhiyun 			err = pasemi_smb_waitready(smbus);
143*4882a593Smuzhiyun 			if (err)
144*4882a593Smuzhiyun 				goto reset_out;
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	return 0;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun  reset_out:
151*4882a593Smuzhiyun 	reg_write(smbus, REG_CTL, (CTL_MTR | CTL_MRR |
152*4882a593Smuzhiyun 		  (CLK_100K_DIV & CTL_CLK_M)));
153*4882a593Smuzhiyun 	return err;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
pasemi_i2c_xfer(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num)156*4882a593Smuzhiyun static int pasemi_i2c_xfer(struct i2c_adapter *adapter,
157*4882a593Smuzhiyun 			   struct i2c_msg *msgs, int num)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct pasemi_smbus *smbus = adapter->algo_data;
160*4882a593Smuzhiyun 	int ret, i;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	pasemi_smb_clear(smbus);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	ret = 0;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	for (i = 0; i < num && !ret; i++)
167*4882a593Smuzhiyun 		ret = pasemi_i2c_xfer_msg(adapter, &msgs[i], (i == (num - 1)));
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return ret ? ret : num;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
pasemi_smb_xfer(struct i2c_adapter * adapter,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)172*4882a593Smuzhiyun static int pasemi_smb_xfer(struct i2c_adapter *adapter,
173*4882a593Smuzhiyun 		u16 addr, unsigned short flags, char read_write, u8 command,
174*4882a593Smuzhiyun 		int size, union i2c_smbus_data *data)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct pasemi_smbus *smbus = adapter->algo_data;
177*4882a593Smuzhiyun 	unsigned int rd;
178*4882a593Smuzhiyun 	int read_flag, err;
179*4882a593Smuzhiyun 	int len = 0, i;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* All our ops take 8-bit shifted addresses */
182*4882a593Smuzhiyun 	addr <<= 1;
183*4882a593Smuzhiyun 	read_flag = read_write == I2C_SMBUS_READ;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	pasemi_smb_clear(smbus);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	switch (size) {
188*4882a593Smuzhiyun 	case I2C_SMBUS_QUICK:
189*4882a593Smuzhiyun 		TXFIFO_WR(smbus, addr | read_flag | MTXFIFO_START |
190*4882a593Smuzhiyun 			  MTXFIFO_STOP);
191*4882a593Smuzhiyun 		break;
192*4882a593Smuzhiyun 	case I2C_SMBUS_BYTE:
193*4882a593Smuzhiyun 		TXFIFO_WR(smbus, addr | read_flag | MTXFIFO_START);
194*4882a593Smuzhiyun 		if (read_write)
195*4882a593Smuzhiyun 			TXFIFO_WR(smbus, 1 | MTXFIFO_STOP | MTXFIFO_READ);
196*4882a593Smuzhiyun 		else
197*4882a593Smuzhiyun 			TXFIFO_WR(smbus, MTXFIFO_STOP | command);
198*4882a593Smuzhiyun 		break;
199*4882a593Smuzhiyun 	case I2C_SMBUS_BYTE_DATA:
200*4882a593Smuzhiyun 		TXFIFO_WR(smbus, addr | MTXFIFO_START);
201*4882a593Smuzhiyun 		TXFIFO_WR(smbus, command);
202*4882a593Smuzhiyun 		if (read_write) {
203*4882a593Smuzhiyun 			TXFIFO_WR(smbus, addr | I2C_SMBUS_READ | MTXFIFO_START);
204*4882a593Smuzhiyun 			TXFIFO_WR(smbus, 1 | MTXFIFO_READ | MTXFIFO_STOP);
205*4882a593Smuzhiyun 		} else {
206*4882a593Smuzhiyun 			TXFIFO_WR(smbus, MTXFIFO_STOP | data->byte);
207*4882a593Smuzhiyun 		}
208*4882a593Smuzhiyun 		break;
209*4882a593Smuzhiyun 	case I2C_SMBUS_WORD_DATA:
210*4882a593Smuzhiyun 		TXFIFO_WR(smbus, addr | MTXFIFO_START);
211*4882a593Smuzhiyun 		TXFIFO_WR(smbus, command);
212*4882a593Smuzhiyun 		if (read_write) {
213*4882a593Smuzhiyun 			TXFIFO_WR(smbus, addr | I2C_SMBUS_READ | MTXFIFO_START);
214*4882a593Smuzhiyun 			TXFIFO_WR(smbus, 2 | MTXFIFO_READ | MTXFIFO_STOP);
215*4882a593Smuzhiyun 		} else {
216*4882a593Smuzhiyun 			TXFIFO_WR(smbus, data->word & MTXFIFO_DATA_M);
217*4882a593Smuzhiyun 			TXFIFO_WR(smbus, MTXFIFO_STOP | (data->word >> 8));
218*4882a593Smuzhiyun 		}
219*4882a593Smuzhiyun 		break;
220*4882a593Smuzhiyun 	case I2C_SMBUS_BLOCK_DATA:
221*4882a593Smuzhiyun 		TXFIFO_WR(smbus, addr | MTXFIFO_START);
222*4882a593Smuzhiyun 		TXFIFO_WR(smbus, command);
223*4882a593Smuzhiyun 		if (read_write) {
224*4882a593Smuzhiyun 			TXFIFO_WR(smbus, addr | I2C_SMBUS_READ | MTXFIFO_START);
225*4882a593Smuzhiyun 			TXFIFO_WR(smbus, 1 | MTXFIFO_READ);
226*4882a593Smuzhiyun 			rd = RXFIFO_RD(smbus);
227*4882a593Smuzhiyun 			len = min_t(u8, (rd & MRXFIFO_DATA_M),
228*4882a593Smuzhiyun 				    I2C_SMBUS_BLOCK_MAX);
229*4882a593Smuzhiyun 			TXFIFO_WR(smbus, len | MTXFIFO_READ |
230*4882a593Smuzhiyun 					 MTXFIFO_STOP);
231*4882a593Smuzhiyun 		} else {
232*4882a593Smuzhiyun 			len = min_t(u8, data->block[0], I2C_SMBUS_BLOCK_MAX);
233*4882a593Smuzhiyun 			TXFIFO_WR(smbus, len);
234*4882a593Smuzhiyun 			for (i = 1; i < len; i++)
235*4882a593Smuzhiyun 				TXFIFO_WR(smbus, data->block[i]);
236*4882a593Smuzhiyun 			TXFIFO_WR(smbus, data->block[len] | MTXFIFO_STOP);
237*4882a593Smuzhiyun 		}
238*4882a593Smuzhiyun 		break;
239*4882a593Smuzhiyun 	case I2C_SMBUS_PROC_CALL:
240*4882a593Smuzhiyun 		read_write = I2C_SMBUS_READ;
241*4882a593Smuzhiyun 		TXFIFO_WR(smbus, addr | MTXFIFO_START);
242*4882a593Smuzhiyun 		TXFIFO_WR(smbus, command);
243*4882a593Smuzhiyun 		TXFIFO_WR(smbus, data->word & MTXFIFO_DATA_M);
244*4882a593Smuzhiyun 		TXFIFO_WR(smbus, (data->word >> 8) & MTXFIFO_DATA_M);
245*4882a593Smuzhiyun 		TXFIFO_WR(smbus, addr | I2C_SMBUS_READ | MTXFIFO_START);
246*4882a593Smuzhiyun 		TXFIFO_WR(smbus, 2 | MTXFIFO_STOP | MTXFIFO_READ);
247*4882a593Smuzhiyun 		break;
248*4882a593Smuzhiyun 	case I2C_SMBUS_BLOCK_PROC_CALL:
249*4882a593Smuzhiyun 		len = min_t(u8, data->block[0], I2C_SMBUS_BLOCK_MAX - 1);
250*4882a593Smuzhiyun 		read_write = I2C_SMBUS_READ;
251*4882a593Smuzhiyun 		TXFIFO_WR(smbus, addr | MTXFIFO_START);
252*4882a593Smuzhiyun 		TXFIFO_WR(smbus, command);
253*4882a593Smuzhiyun 		TXFIFO_WR(smbus, len);
254*4882a593Smuzhiyun 		for (i = 1; i <= len; i++)
255*4882a593Smuzhiyun 			TXFIFO_WR(smbus, data->block[i]);
256*4882a593Smuzhiyun 		TXFIFO_WR(smbus, addr | I2C_SMBUS_READ);
257*4882a593Smuzhiyun 		TXFIFO_WR(smbus, MTXFIFO_READ | 1);
258*4882a593Smuzhiyun 		rd = RXFIFO_RD(smbus);
259*4882a593Smuzhiyun 		len = min_t(u8, (rd & MRXFIFO_DATA_M),
260*4882a593Smuzhiyun 			    I2C_SMBUS_BLOCK_MAX - len);
261*4882a593Smuzhiyun 		TXFIFO_WR(smbus, len | MTXFIFO_READ | MTXFIFO_STOP);
262*4882a593Smuzhiyun 		break;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	default:
265*4882a593Smuzhiyun 		dev_warn(&adapter->dev, "Unsupported transaction %d\n", size);
266*4882a593Smuzhiyun 		return -EINVAL;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	err = pasemi_smb_waitready(smbus);
270*4882a593Smuzhiyun 	if (err)
271*4882a593Smuzhiyun 		goto reset_out;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (read_write == I2C_SMBUS_WRITE)
274*4882a593Smuzhiyun 		return 0;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	switch (size) {
277*4882a593Smuzhiyun 	case I2C_SMBUS_BYTE:
278*4882a593Smuzhiyun 	case I2C_SMBUS_BYTE_DATA:
279*4882a593Smuzhiyun 		rd = RXFIFO_RD(smbus);
280*4882a593Smuzhiyun 		if (rd & MRXFIFO_EMPTY) {
281*4882a593Smuzhiyun 			err = -ENODATA;
282*4882a593Smuzhiyun 			goto reset_out;
283*4882a593Smuzhiyun 		}
284*4882a593Smuzhiyun 		data->byte = rd & MRXFIFO_DATA_M;
285*4882a593Smuzhiyun 		break;
286*4882a593Smuzhiyun 	case I2C_SMBUS_WORD_DATA:
287*4882a593Smuzhiyun 	case I2C_SMBUS_PROC_CALL:
288*4882a593Smuzhiyun 		rd = RXFIFO_RD(smbus);
289*4882a593Smuzhiyun 		if (rd & MRXFIFO_EMPTY) {
290*4882a593Smuzhiyun 			err = -ENODATA;
291*4882a593Smuzhiyun 			goto reset_out;
292*4882a593Smuzhiyun 		}
293*4882a593Smuzhiyun 		data->word = rd & MRXFIFO_DATA_M;
294*4882a593Smuzhiyun 		rd = RXFIFO_RD(smbus);
295*4882a593Smuzhiyun 		if (rd & MRXFIFO_EMPTY) {
296*4882a593Smuzhiyun 			err = -ENODATA;
297*4882a593Smuzhiyun 			goto reset_out;
298*4882a593Smuzhiyun 		}
299*4882a593Smuzhiyun 		data->word |= (rd & MRXFIFO_DATA_M) << 8;
300*4882a593Smuzhiyun 		break;
301*4882a593Smuzhiyun 	case I2C_SMBUS_BLOCK_DATA:
302*4882a593Smuzhiyun 	case I2C_SMBUS_BLOCK_PROC_CALL:
303*4882a593Smuzhiyun 		data->block[0] = len;
304*4882a593Smuzhiyun 		for (i = 1; i <= len; i ++) {
305*4882a593Smuzhiyun 			rd = RXFIFO_RD(smbus);
306*4882a593Smuzhiyun 			if (rd & MRXFIFO_EMPTY) {
307*4882a593Smuzhiyun 				err = -ENODATA;
308*4882a593Smuzhiyun 				goto reset_out;
309*4882a593Smuzhiyun 			}
310*4882a593Smuzhiyun 			data->block[i] = rd & MRXFIFO_DATA_M;
311*4882a593Smuzhiyun 		}
312*4882a593Smuzhiyun 		break;
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return 0;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun  reset_out:
318*4882a593Smuzhiyun 	reg_write(smbus, REG_CTL, (CTL_MTR | CTL_MRR |
319*4882a593Smuzhiyun 		  (CLK_100K_DIV & CTL_CLK_M)));
320*4882a593Smuzhiyun 	return err;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
pasemi_smb_func(struct i2c_adapter * adapter)323*4882a593Smuzhiyun static u32 pasemi_smb_func(struct i2c_adapter *adapter)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
326*4882a593Smuzhiyun 	       I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
327*4882a593Smuzhiyun 	       I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
328*4882a593Smuzhiyun 	       I2C_FUNC_SMBUS_BLOCK_PROC_CALL | I2C_FUNC_I2C;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun static const struct i2c_algorithm smbus_algorithm = {
332*4882a593Smuzhiyun 	.master_xfer	= pasemi_i2c_xfer,
333*4882a593Smuzhiyun 	.smbus_xfer	= pasemi_smb_xfer,
334*4882a593Smuzhiyun 	.functionality	= pasemi_smb_func,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
pasemi_smb_probe(struct pci_dev * dev,const struct pci_device_id * id)337*4882a593Smuzhiyun static int pasemi_smb_probe(struct pci_dev *dev,
338*4882a593Smuzhiyun 				      const struct pci_device_id *id)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	struct pasemi_smbus *smbus;
341*4882a593Smuzhiyun 	int error;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (!(pci_resource_flags(dev, 0) & IORESOURCE_IO))
344*4882a593Smuzhiyun 		return -ENODEV;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	smbus = kzalloc(sizeof(struct pasemi_smbus), GFP_KERNEL);
347*4882a593Smuzhiyun 	if (!smbus)
348*4882a593Smuzhiyun 		return -ENOMEM;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	smbus->dev = dev;
351*4882a593Smuzhiyun 	smbus->base = pci_resource_start(dev, 0);
352*4882a593Smuzhiyun 	smbus->size = pci_resource_len(dev, 0);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (!request_region(smbus->base, smbus->size,
355*4882a593Smuzhiyun 			    pasemi_smb_driver.name)) {
356*4882a593Smuzhiyun 		error = -EBUSY;
357*4882a593Smuzhiyun 		goto out_kfree;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	smbus->adapter.owner = THIS_MODULE;
361*4882a593Smuzhiyun 	snprintf(smbus->adapter.name, sizeof(smbus->adapter.name),
362*4882a593Smuzhiyun 		 "PA Semi SMBus adapter at 0x%lx", smbus->base);
363*4882a593Smuzhiyun 	smbus->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
364*4882a593Smuzhiyun 	smbus->adapter.algo = &smbus_algorithm;
365*4882a593Smuzhiyun 	smbus->adapter.algo_data = smbus;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* set up the sysfs linkage to our parent device */
368*4882a593Smuzhiyun 	smbus->adapter.dev.parent = &dev->dev;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	reg_write(smbus, REG_CTL, (CTL_MTR | CTL_MRR |
371*4882a593Smuzhiyun 		  (CLK_100K_DIV & CTL_CLK_M)));
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	error = i2c_add_adapter(&smbus->adapter);
374*4882a593Smuzhiyun 	if (error)
375*4882a593Smuzhiyun 		goto out_release_region;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	pci_set_drvdata(dev, smbus);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return 0;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun  out_release_region:
382*4882a593Smuzhiyun 	release_region(smbus->base, smbus->size);
383*4882a593Smuzhiyun  out_kfree:
384*4882a593Smuzhiyun 	kfree(smbus);
385*4882a593Smuzhiyun 	return error;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
pasemi_smb_remove(struct pci_dev * dev)388*4882a593Smuzhiyun static void pasemi_smb_remove(struct pci_dev *dev)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	struct pasemi_smbus *smbus = pci_get_drvdata(dev);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	i2c_del_adapter(&smbus->adapter);
393*4882a593Smuzhiyun 	release_region(smbus->base, smbus->size);
394*4882a593Smuzhiyun 	kfree(smbus);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static const struct pci_device_id pasemi_smb_ids[] = {
398*4882a593Smuzhiyun 	{ PCI_DEVICE(0x1959, 0xa003) },
399*4882a593Smuzhiyun 	{ 0, }
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pasemi_smb_ids);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun static struct pci_driver pasemi_smb_driver = {
405*4882a593Smuzhiyun 	.name		= "i2c-pasemi",
406*4882a593Smuzhiyun 	.id_table	= pasemi_smb_ids,
407*4882a593Smuzhiyun 	.probe		= pasemi_smb_probe,
408*4882a593Smuzhiyun 	.remove		= pasemi_smb_remove,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun module_pci_driver(pasemi_smb_driver);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun MODULE_LICENSE("GPL");
414*4882a593Smuzhiyun MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
415*4882a593Smuzhiyun MODULE_DESCRIPTION("PA Semi PWRficient SMBus driver");
416