1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Actions Semiconductor Owl SoC's I2C driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun * Author: David Liu <liuwei@actions-semi.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (c) 2018 Linaro Ltd.
9*4882a593Smuzhiyun * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* I2C registers */
21*4882a593Smuzhiyun #define OWL_I2C_REG_CTL 0x0000
22*4882a593Smuzhiyun #define OWL_I2C_REG_CLKDIV 0x0004
23*4882a593Smuzhiyun #define OWL_I2C_REG_STAT 0x0008
24*4882a593Smuzhiyun #define OWL_I2C_REG_ADDR 0x000C
25*4882a593Smuzhiyun #define OWL_I2C_REG_TXDAT 0x0010
26*4882a593Smuzhiyun #define OWL_I2C_REG_RXDAT 0x0014
27*4882a593Smuzhiyun #define OWL_I2C_REG_CMD 0x0018
28*4882a593Smuzhiyun #define OWL_I2C_REG_FIFOCTL 0x001C
29*4882a593Smuzhiyun #define OWL_I2C_REG_FIFOSTAT 0x0020
30*4882a593Smuzhiyun #define OWL_I2C_REG_DATCNT 0x0024
31*4882a593Smuzhiyun #define OWL_I2C_REG_RCNT 0x0028
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* I2Cx_CTL Bit Mask */
34*4882a593Smuzhiyun #define OWL_I2C_CTL_RB BIT(1)
35*4882a593Smuzhiyun #define OWL_I2C_CTL_GBCC(x) (((x) & 0x3) << 2)
36*4882a593Smuzhiyun #define OWL_I2C_CTL_GBCC_NONE OWL_I2C_CTL_GBCC(0)
37*4882a593Smuzhiyun #define OWL_I2C_CTL_GBCC_START OWL_I2C_CTL_GBCC(1)
38*4882a593Smuzhiyun #define OWL_I2C_CTL_GBCC_STOP OWL_I2C_CTL_GBCC(2)
39*4882a593Smuzhiyun #define OWL_I2C_CTL_GBCC_RSTART OWL_I2C_CTL_GBCC(3)
40*4882a593Smuzhiyun #define OWL_I2C_CTL_IRQE BIT(5)
41*4882a593Smuzhiyun #define OWL_I2C_CTL_EN BIT(7)
42*4882a593Smuzhiyun #define OWL_I2C_CTL_AE BIT(8)
43*4882a593Smuzhiyun #define OWL_I2C_CTL_SHSM BIT(10)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define OWL_I2C_DIV_FACTOR(x) ((x) & 0xff)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* I2Cx_STAT Bit Mask */
48*4882a593Smuzhiyun #define OWL_I2C_STAT_RACK BIT(0)
49*4882a593Smuzhiyun #define OWL_I2C_STAT_BEB BIT(1)
50*4882a593Smuzhiyun #define OWL_I2C_STAT_IRQP BIT(2)
51*4882a593Smuzhiyun #define OWL_I2C_STAT_LAB BIT(3)
52*4882a593Smuzhiyun #define OWL_I2C_STAT_STPD BIT(4)
53*4882a593Smuzhiyun #define OWL_I2C_STAT_STAD BIT(5)
54*4882a593Smuzhiyun #define OWL_I2C_STAT_BBB BIT(6)
55*4882a593Smuzhiyun #define OWL_I2C_STAT_TCB BIT(7)
56*4882a593Smuzhiyun #define OWL_I2C_STAT_LBST BIT(8)
57*4882a593Smuzhiyun #define OWL_I2C_STAT_SAMB BIT(9)
58*4882a593Smuzhiyun #define OWL_I2C_STAT_SRGC BIT(10)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* I2Cx_CMD Bit Mask */
61*4882a593Smuzhiyun #define OWL_I2C_CMD_SBE BIT(0)
62*4882a593Smuzhiyun #define OWL_I2C_CMD_RBE BIT(4)
63*4882a593Smuzhiyun #define OWL_I2C_CMD_DE BIT(8)
64*4882a593Smuzhiyun #define OWL_I2C_CMD_NS BIT(9)
65*4882a593Smuzhiyun #define OWL_I2C_CMD_SE BIT(10)
66*4882a593Smuzhiyun #define OWL_I2C_CMD_MSS BIT(11)
67*4882a593Smuzhiyun #define OWL_I2C_CMD_WRS BIT(12)
68*4882a593Smuzhiyun #define OWL_I2C_CMD_SECL BIT(15)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define OWL_I2C_CMD_AS(x) (((x) & 0x7) << 1)
71*4882a593Smuzhiyun #define OWL_I2C_CMD_SAS(x) (((x) & 0x7) << 5)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* I2Cx_FIFOCTL Bit Mask */
74*4882a593Smuzhiyun #define OWL_I2C_FIFOCTL_NIB BIT(0)
75*4882a593Smuzhiyun #define OWL_I2C_FIFOCTL_RFR BIT(1)
76*4882a593Smuzhiyun #define OWL_I2C_FIFOCTL_TFR BIT(2)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* I2Cc_FIFOSTAT Bit Mask */
79*4882a593Smuzhiyun #define OWL_I2C_FIFOSTAT_RNB BIT(1)
80*4882a593Smuzhiyun #define OWL_I2C_FIFOSTAT_RFE BIT(2)
81*4882a593Smuzhiyun #define OWL_I2C_FIFOSTAT_TFF BIT(5)
82*4882a593Smuzhiyun #define OWL_I2C_FIFOSTAT_TFD GENMASK(23, 16)
83*4882a593Smuzhiyun #define OWL_I2C_FIFOSTAT_RFD GENMASK(15, 8)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* I2C bus timeout */
86*4882a593Smuzhiyun #define OWL_I2C_TIMEOUT msecs_to_jiffies(4 * 1000)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define OWL_I2C_MAX_RETRIES 50
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct owl_i2c_dev {
91*4882a593Smuzhiyun struct i2c_adapter adap;
92*4882a593Smuzhiyun struct i2c_msg *msg;
93*4882a593Smuzhiyun struct completion msg_complete;
94*4882a593Smuzhiyun struct clk *clk;
95*4882a593Smuzhiyun spinlock_t lock;
96*4882a593Smuzhiyun void __iomem *base;
97*4882a593Smuzhiyun unsigned long clk_rate;
98*4882a593Smuzhiyun u32 bus_freq;
99*4882a593Smuzhiyun u32 msg_ptr;
100*4882a593Smuzhiyun int err;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
owl_i2c_update_reg(void __iomem * reg,unsigned int val,bool state)103*4882a593Smuzhiyun static void owl_i2c_update_reg(void __iomem *reg, unsigned int val, bool state)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun unsigned int regval;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun regval = readl(reg);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (state)
110*4882a593Smuzhiyun regval |= val;
111*4882a593Smuzhiyun else
112*4882a593Smuzhiyun regval &= ~val;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun writel(regval, reg);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
owl_i2c_reset(struct owl_i2c_dev * i2c_dev)117*4882a593Smuzhiyun static void owl_i2c_reset(struct owl_i2c_dev *i2c_dev)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_CTL,
120*4882a593Smuzhiyun OWL_I2C_CTL_EN, false);
121*4882a593Smuzhiyun mdelay(1);
122*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_CTL,
123*4882a593Smuzhiyun OWL_I2C_CTL_EN, true);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Clear status registers */
126*4882a593Smuzhiyun writel(0, i2c_dev->base + OWL_I2C_REG_STAT);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
owl_i2c_reset_fifo(struct owl_i2c_dev * i2c_dev)129*4882a593Smuzhiyun static int owl_i2c_reset_fifo(struct owl_i2c_dev *i2c_dev)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun unsigned int val, timeout = 0;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Reset FIFO */
134*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_FIFOCTL,
135*4882a593Smuzhiyun OWL_I2C_FIFOCTL_RFR | OWL_I2C_FIFOCTL_TFR,
136*4882a593Smuzhiyun true);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Wait 50ms for FIFO reset complete */
139*4882a593Smuzhiyun do {
140*4882a593Smuzhiyun val = readl(i2c_dev->base + OWL_I2C_REG_FIFOCTL);
141*4882a593Smuzhiyun if (!(val & (OWL_I2C_FIFOCTL_RFR | OWL_I2C_FIFOCTL_TFR)))
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun usleep_range(500, 1000);
144*4882a593Smuzhiyun } while (timeout++ < OWL_I2C_MAX_RETRIES);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (timeout > OWL_I2C_MAX_RETRIES) {
147*4882a593Smuzhiyun dev_err(&i2c_dev->adap.dev, "FIFO reset timeout\n");
148*4882a593Smuzhiyun return -ETIMEDOUT;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
owl_i2c_set_freq(struct owl_i2c_dev * i2c_dev)154*4882a593Smuzhiyun static void owl_i2c_set_freq(struct owl_i2c_dev *i2c_dev)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun unsigned int val;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun val = DIV_ROUND_UP(i2c_dev->clk_rate, i2c_dev->bus_freq * 16);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Set clock divider factor */
161*4882a593Smuzhiyun writel(OWL_I2C_DIV_FACTOR(val), i2c_dev->base + OWL_I2C_REG_CLKDIV);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
owl_i2c_interrupt(int irq,void * _dev)164*4882a593Smuzhiyun static irqreturn_t owl_i2c_interrupt(int irq, void *_dev)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct owl_i2c_dev *i2c_dev = _dev;
167*4882a593Smuzhiyun struct i2c_msg *msg = i2c_dev->msg;
168*4882a593Smuzhiyun unsigned int stat, fifostat;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun spin_lock(&i2c_dev->lock);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun i2c_dev->err = 0;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* Handle NACK from slave */
175*4882a593Smuzhiyun fifostat = readl(i2c_dev->base + OWL_I2C_REG_FIFOSTAT);
176*4882a593Smuzhiyun if (fifostat & OWL_I2C_FIFOSTAT_RNB) {
177*4882a593Smuzhiyun i2c_dev->err = -ENXIO;
178*4882a593Smuzhiyun /* Clear NACK error bit by writing "1" */
179*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_FIFOSTAT,
180*4882a593Smuzhiyun OWL_I2C_FIFOSTAT_RNB, true);
181*4882a593Smuzhiyun goto stop;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Handle bus error */
185*4882a593Smuzhiyun stat = readl(i2c_dev->base + OWL_I2C_REG_STAT);
186*4882a593Smuzhiyun if (stat & OWL_I2C_STAT_BEB) {
187*4882a593Smuzhiyun i2c_dev->err = -EIO;
188*4882a593Smuzhiyun /* Clear BUS error bit by writing "1" */
189*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_STAT,
190*4882a593Smuzhiyun OWL_I2C_STAT_BEB, true);
191*4882a593Smuzhiyun goto stop;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Handle FIFO read */
195*4882a593Smuzhiyun if (msg->flags & I2C_M_RD) {
196*4882a593Smuzhiyun while ((readl(i2c_dev->base + OWL_I2C_REG_FIFOSTAT) &
197*4882a593Smuzhiyun OWL_I2C_FIFOSTAT_RFE) && i2c_dev->msg_ptr < msg->len) {
198*4882a593Smuzhiyun msg->buf[i2c_dev->msg_ptr++] = readl(i2c_dev->base +
199*4882a593Smuzhiyun OWL_I2C_REG_RXDAT);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun } else {
202*4882a593Smuzhiyun /* Handle the remaining bytes which were not sent */
203*4882a593Smuzhiyun while (!(readl(i2c_dev->base + OWL_I2C_REG_FIFOSTAT) &
204*4882a593Smuzhiyun OWL_I2C_FIFOSTAT_TFF) && i2c_dev->msg_ptr < msg->len) {
205*4882a593Smuzhiyun writel(msg->buf[i2c_dev->msg_ptr++],
206*4882a593Smuzhiyun i2c_dev->base + OWL_I2C_REG_TXDAT);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun stop:
211*4882a593Smuzhiyun /* Clear pending interrupts */
212*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_STAT,
213*4882a593Smuzhiyun OWL_I2C_STAT_IRQP, true);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun complete_all(&i2c_dev->msg_complete);
216*4882a593Smuzhiyun spin_unlock(&i2c_dev->lock);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return IRQ_HANDLED;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
owl_i2c_func(struct i2c_adapter * adap)221*4882a593Smuzhiyun static u32 owl_i2c_func(struct i2c_adapter *adap)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
owl_i2c_check_bus_busy(struct i2c_adapter * adap)226*4882a593Smuzhiyun static int owl_i2c_check_bus_busy(struct i2c_adapter *adap)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct owl_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
229*4882a593Smuzhiyun unsigned long timeout;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Check for Bus busy */
232*4882a593Smuzhiyun timeout = jiffies + OWL_I2C_TIMEOUT;
233*4882a593Smuzhiyun while (readl(i2c_dev->base + OWL_I2C_REG_STAT) & OWL_I2C_STAT_BBB) {
234*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
235*4882a593Smuzhiyun dev_err(&adap->dev, "Bus busy timeout\n");
236*4882a593Smuzhiyun return -ETIMEDOUT;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
owl_i2c_master_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)243*4882a593Smuzhiyun static int owl_i2c_master_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
244*4882a593Smuzhiyun int num)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct owl_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
247*4882a593Smuzhiyun struct i2c_msg *msg;
248*4882a593Smuzhiyun unsigned long time_left, flags;
249*4882a593Smuzhiyun unsigned int i2c_cmd, val;
250*4882a593Smuzhiyun unsigned int addr;
251*4882a593Smuzhiyun int ret, idx;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun spin_lock_irqsave(&i2c_dev->lock, flags);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Reset I2C controller */
256*4882a593Smuzhiyun owl_i2c_reset(i2c_dev);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Set bus frequency */
259*4882a593Smuzhiyun owl_i2c_set_freq(i2c_dev);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * Spinlock should be released before calling reset FIFO and
263*4882a593Smuzhiyun * bus busy check since those functions may sleep
264*4882a593Smuzhiyun */
265*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c_dev->lock, flags);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Reset FIFO */
268*4882a593Smuzhiyun ret = owl_i2c_reset_fifo(i2c_dev);
269*4882a593Smuzhiyun if (ret)
270*4882a593Smuzhiyun goto unlocked_err_exit;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Check for bus busy */
273*4882a593Smuzhiyun ret = owl_i2c_check_bus_busy(adap);
274*4882a593Smuzhiyun if (ret)
275*4882a593Smuzhiyun goto unlocked_err_exit;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun spin_lock_irqsave(&i2c_dev->lock, flags);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Check for Arbitration lost */
280*4882a593Smuzhiyun val = readl(i2c_dev->base + OWL_I2C_REG_STAT);
281*4882a593Smuzhiyun if (val & OWL_I2C_STAT_LAB) {
282*4882a593Smuzhiyun val &= ~OWL_I2C_STAT_LAB;
283*4882a593Smuzhiyun writel(val, i2c_dev->base + OWL_I2C_REG_STAT);
284*4882a593Smuzhiyun ret = -EAGAIN;
285*4882a593Smuzhiyun goto err_exit;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun reinit_completion(&i2c_dev->msg_complete);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Enable I2C controller interrupt */
291*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_CTL,
292*4882a593Smuzhiyun OWL_I2C_CTL_IRQE, true);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * Select: FIFO enable, Master mode, Stop enable, Data count enable,
296*4882a593Smuzhiyun * Send start bit
297*4882a593Smuzhiyun */
298*4882a593Smuzhiyun i2c_cmd = OWL_I2C_CMD_SECL | OWL_I2C_CMD_MSS | OWL_I2C_CMD_SE |
299*4882a593Smuzhiyun OWL_I2C_CMD_NS | OWL_I2C_CMD_DE | OWL_I2C_CMD_SBE;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Handle repeated start condition */
302*4882a593Smuzhiyun if (num > 1) {
303*4882a593Smuzhiyun /* Set internal address length and enable repeated start */
304*4882a593Smuzhiyun i2c_cmd |= OWL_I2C_CMD_AS(msgs[0].len + 1) |
305*4882a593Smuzhiyun OWL_I2C_CMD_SAS(1) | OWL_I2C_CMD_RBE;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* Write slave address */
308*4882a593Smuzhiyun addr = i2c_8bit_addr_from_msg(&msgs[0]);
309*4882a593Smuzhiyun writel(addr, i2c_dev->base + OWL_I2C_REG_TXDAT);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* Write internal register address */
312*4882a593Smuzhiyun for (idx = 0; idx < msgs[0].len; idx++)
313*4882a593Smuzhiyun writel(msgs[0].buf[idx],
314*4882a593Smuzhiyun i2c_dev->base + OWL_I2C_REG_TXDAT);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun msg = &msgs[1];
317*4882a593Smuzhiyun } else {
318*4882a593Smuzhiyun /* Set address length */
319*4882a593Smuzhiyun i2c_cmd |= OWL_I2C_CMD_AS(1);
320*4882a593Smuzhiyun msg = &msgs[0];
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun i2c_dev->msg = msg;
324*4882a593Smuzhiyun i2c_dev->msg_ptr = 0;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* Set data count for the message */
327*4882a593Smuzhiyun writel(msg->len, i2c_dev->base + OWL_I2C_REG_DATCNT);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun addr = i2c_8bit_addr_from_msg(msg);
330*4882a593Smuzhiyun writel(addr, i2c_dev->base + OWL_I2C_REG_TXDAT);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (!(msg->flags & I2C_M_RD)) {
333*4882a593Smuzhiyun /* Write data to FIFO */
334*4882a593Smuzhiyun for (idx = 0; idx < msg->len; idx++) {
335*4882a593Smuzhiyun /* Check for FIFO full */
336*4882a593Smuzhiyun if (readl(i2c_dev->base + OWL_I2C_REG_FIFOSTAT) &
337*4882a593Smuzhiyun OWL_I2C_FIFOSTAT_TFF)
338*4882a593Smuzhiyun break;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun writel(msg->buf[idx],
341*4882a593Smuzhiyun i2c_dev->base + OWL_I2C_REG_TXDAT);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun i2c_dev->msg_ptr = idx;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Ignore the NACK if needed */
348*4882a593Smuzhiyun if (msg->flags & I2C_M_IGNORE_NAK)
349*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_FIFOCTL,
350*4882a593Smuzhiyun OWL_I2C_FIFOCTL_NIB, true);
351*4882a593Smuzhiyun else
352*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_FIFOCTL,
353*4882a593Smuzhiyun OWL_I2C_FIFOCTL_NIB, false);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Start the transfer */
356*4882a593Smuzhiyun writel(i2c_cmd, i2c_dev->base + OWL_I2C_REG_CMD);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c_dev->lock, flags);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&i2c_dev->msg_complete,
361*4882a593Smuzhiyun adap->timeout);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun spin_lock_irqsave(&i2c_dev->lock, flags);
364*4882a593Smuzhiyun if (time_left == 0) {
365*4882a593Smuzhiyun dev_err(&adap->dev, "Transaction timed out\n");
366*4882a593Smuzhiyun /* Send stop condition and release the bus */
367*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_CTL,
368*4882a593Smuzhiyun OWL_I2C_CTL_GBCC_STOP | OWL_I2C_CTL_RB,
369*4882a593Smuzhiyun true);
370*4882a593Smuzhiyun ret = -ETIMEDOUT;
371*4882a593Smuzhiyun goto err_exit;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun ret = i2c_dev->err < 0 ? i2c_dev->err : num;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun err_exit:
377*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c_dev->lock, flags);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun unlocked_err_exit:
380*4882a593Smuzhiyun /* Disable I2C controller */
381*4882a593Smuzhiyun owl_i2c_update_reg(i2c_dev->base + OWL_I2C_REG_CTL,
382*4882a593Smuzhiyun OWL_I2C_CTL_EN, false);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static const struct i2c_algorithm owl_i2c_algorithm = {
388*4882a593Smuzhiyun .master_xfer = owl_i2c_master_xfer,
389*4882a593Smuzhiyun .functionality = owl_i2c_func,
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static const struct i2c_adapter_quirks owl_i2c_quirks = {
393*4882a593Smuzhiyun .flags = I2C_AQ_COMB | I2C_AQ_COMB_WRITE_FIRST,
394*4882a593Smuzhiyun .max_read_len = 240,
395*4882a593Smuzhiyun .max_write_len = 240,
396*4882a593Smuzhiyun .max_comb_1st_msg_len = 6,
397*4882a593Smuzhiyun .max_comb_2nd_msg_len = 240,
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
owl_i2c_probe(struct platform_device * pdev)400*4882a593Smuzhiyun static int owl_i2c_probe(struct platform_device *pdev)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct device *dev = &pdev->dev;
403*4882a593Smuzhiyun struct owl_i2c_dev *i2c_dev;
404*4882a593Smuzhiyun int ret, irq;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun i2c_dev = devm_kzalloc(dev, sizeof(*i2c_dev), GFP_KERNEL);
407*4882a593Smuzhiyun if (!i2c_dev)
408*4882a593Smuzhiyun return -ENOMEM;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun i2c_dev->base = devm_platform_ioremap_resource(pdev, 0);
411*4882a593Smuzhiyun if (IS_ERR(i2c_dev->base))
412*4882a593Smuzhiyun return PTR_ERR(i2c_dev->base);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
415*4882a593Smuzhiyun if (irq < 0)
416*4882a593Smuzhiyun return irq;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node, "clock-frequency",
419*4882a593Smuzhiyun &i2c_dev->bus_freq))
420*4882a593Smuzhiyun i2c_dev->bus_freq = I2C_MAX_STANDARD_MODE_FREQ;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* We support only frequencies of 100k and 400k for now */
423*4882a593Smuzhiyun if (i2c_dev->bus_freq != I2C_MAX_STANDARD_MODE_FREQ &&
424*4882a593Smuzhiyun i2c_dev->bus_freq != I2C_MAX_FAST_MODE_FREQ) {
425*4882a593Smuzhiyun dev_err(dev, "invalid clock-frequency %d\n", i2c_dev->bus_freq);
426*4882a593Smuzhiyun return -EINVAL;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun i2c_dev->clk = devm_clk_get(dev, NULL);
430*4882a593Smuzhiyun if (IS_ERR(i2c_dev->clk)) {
431*4882a593Smuzhiyun dev_err(dev, "failed to get clock\n");
432*4882a593Smuzhiyun return PTR_ERR(i2c_dev->clk);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun ret = clk_prepare_enable(i2c_dev->clk);
436*4882a593Smuzhiyun if (ret)
437*4882a593Smuzhiyun return ret;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun i2c_dev->clk_rate = clk_get_rate(i2c_dev->clk);
440*4882a593Smuzhiyun if (!i2c_dev->clk_rate) {
441*4882a593Smuzhiyun dev_err(dev, "input clock rate should not be zero\n");
442*4882a593Smuzhiyun ret = -EINVAL;
443*4882a593Smuzhiyun goto disable_clk;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun init_completion(&i2c_dev->msg_complete);
447*4882a593Smuzhiyun spin_lock_init(&i2c_dev->lock);
448*4882a593Smuzhiyun i2c_dev->adap.owner = THIS_MODULE;
449*4882a593Smuzhiyun i2c_dev->adap.algo = &owl_i2c_algorithm;
450*4882a593Smuzhiyun i2c_dev->adap.timeout = OWL_I2C_TIMEOUT;
451*4882a593Smuzhiyun i2c_dev->adap.quirks = &owl_i2c_quirks;
452*4882a593Smuzhiyun i2c_dev->adap.dev.parent = dev;
453*4882a593Smuzhiyun i2c_dev->adap.dev.of_node = dev->of_node;
454*4882a593Smuzhiyun snprintf(i2c_dev->adap.name, sizeof(i2c_dev->adap.name),
455*4882a593Smuzhiyun "%s", "OWL I2C adapter");
456*4882a593Smuzhiyun i2c_set_adapdata(&i2c_dev->adap, i2c_dev);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c_dev);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, owl_i2c_interrupt, 0, pdev->name,
461*4882a593Smuzhiyun i2c_dev);
462*4882a593Smuzhiyun if (ret) {
463*4882a593Smuzhiyun dev_err(dev, "failed to request irq %d\n", irq);
464*4882a593Smuzhiyun goto disable_clk;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun return i2c_add_adapter(&i2c_dev->adap);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun disable_clk:
470*4882a593Smuzhiyun clk_disable_unprepare(i2c_dev->clk);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return ret;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const struct of_device_id owl_i2c_of_match[] = {
476*4882a593Smuzhiyun { .compatible = "actions,s700-i2c" },
477*4882a593Smuzhiyun { .compatible = "actions,s900-i2c" },
478*4882a593Smuzhiyun { /* sentinel */ }
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, owl_i2c_of_match);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static struct platform_driver owl_i2c_driver = {
483*4882a593Smuzhiyun .probe = owl_i2c_probe,
484*4882a593Smuzhiyun .driver = {
485*4882a593Smuzhiyun .name = "owl-i2c",
486*4882a593Smuzhiyun .of_match_table = of_match_ptr(owl_i2c_of_match),
487*4882a593Smuzhiyun },
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun module_platform_driver(owl_i2c_driver);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun MODULE_AUTHOR("David Liu <liuwei@actions-semi.com>");
492*4882a593Smuzhiyun MODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>");
493*4882a593Smuzhiyun MODULE_DESCRIPTION("Actions Semiconductor Owl SoC's I2C driver");
494*4882a593Smuzhiyun MODULE_LICENSE("GPL");
495