1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2009-2010
3*4882a593Smuzhiyun * Nokia Siemens Networks, michael.lawnick.ext@nsn.com
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Portions Copyright (C) 2010 - 2016 Cavium, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This is a driver for the i2c adapter in Cavium Networks' OCTEON processors.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
10*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
11*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/atomic.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/sched.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <asm/octeon/octeon.h>
27*4882a593Smuzhiyun #include "i2c-octeon-core.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define DRV_NAME "i2c-octeon"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /**
32*4882a593Smuzhiyun * octeon_i2c_int_enable - enable the CORE interrupt
33*4882a593Smuzhiyun * @i2c: The struct octeon_i2c
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun * The interrupt will be asserted when there is non-STAT_IDLE state in
36*4882a593Smuzhiyun * the SW_TWSI_EOP_TWSI_STAT register.
37*4882a593Smuzhiyun */
octeon_i2c_int_enable(struct octeon_i2c * i2c)38*4882a593Smuzhiyun static void octeon_i2c_int_enable(struct octeon_i2c *i2c)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun octeon_i2c_write_int(i2c, TWSI_INT_CORE_EN);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* disable the CORE interrupt */
octeon_i2c_int_disable(struct octeon_i2c * i2c)44*4882a593Smuzhiyun static void octeon_i2c_int_disable(struct octeon_i2c *i2c)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun /* clear TS/ST/IFLG events */
47*4882a593Smuzhiyun octeon_i2c_write_int(i2c, 0);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /**
51*4882a593Smuzhiyun * octeon_i2c_int_enable78 - enable the CORE interrupt
52*4882a593Smuzhiyun * @i2c: The struct octeon_i2c
53*4882a593Smuzhiyun *
54*4882a593Smuzhiyun * The interrupt will be asserted when there is non-STAT_IDLE state in the
55*4882a593Smuzhiyun * SW_TWSI_EOP_TWSI_STAT register.
56*4882a593Smuzhiyun */
octeon_i2c_int_enable78(struct octeon_i2c * i2c)57*4882a593Smuzhiyun static void octeon_i2c_int_enable78(struct octeon_i2c *i2c)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun atomic_inc_return(&i2c->int_enable_cnt);
60*4882a593Smuzhiyun enable_irq(i2c->irq);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
__octeon_i2c_irq_disable(atomic_t * cnt,int irq)63*4882a593Smuzhiyun static void __octeon_i2c_irq_disable(atomic_t *cnt, int irq)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun int count;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun * The interrupt can be disabled in two places, but we only
69*4882a593Smuzhiyun * want to make the disable_irq_nosync() call once, so keep
70*4882a593Smuzhiyun * track with the atomic variable.
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun count = atomic_dec_if_positive(cnt);
73*4882a593Smuzhiyun if (count >= 0)
74*4882a593Smuzhiyun disable_irq_nosync(irq);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* disable the CORE interrupt */
octeon_i2c_int_disable78(struct octeon_i2c * i2c)78*4882a593Smuzhiyun static void octeon_i2c_int_disable78(struct octeon_i2c *i2c)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun __octeon_i2c_irq_disable(&i2c->int_enable_cnt, i2c->irq);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /**
84*4882a593Smuzhiyun * octeon_i2c_hlc_int_enable78 - enable the ST interrupt
85*4882a593Smuzhiyun * @i2c: The struct octeon_i2c
86*4882a593Smuzhiyun *
87*4882a593Smuzhiyun * The interrupt will be asserted when there is non-STAT_IDLE state in
88*4882a593Smuzhiyun * the SW_TWSI_EOP_TWSI_STAT register.
89*4882a593Smuzhiyun */
octeon_i2c_hlc_int_enable78(struct octeon_i2c * i2c)90*4882a593Smuzhiyun static void octeon_i2c_hlc_int_enable78(struct octeon_i2c *i2c)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun atomic_inc_return(&i2c->hlc_int_enable_cnt);
93*4882a593Smuzhiyun enable_irq(i2c->hlc_irq);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* disable the ST interrupt */
octeon_i2c_hlc_int_disable78(struct octeon_i2c * i2c)97*4882a593Smuzhiyun static void octeon_i2c_hlc_int_disable78(struct octeon_i2c *i2c)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun __octeon_i2c_irq_disable(&i2c->hlc_int_enable_cnt, i2c->hlc_irq);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* HLC interrupt service routine */
octeon_i2c_hlc_isr78(int irq,void * dev_id)103*4882a593Smuzhiyun static irqreturn_t octeon_i2c_hlc_isr78(int irq, void *dev_id)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct octeon_i2c *i2c = dev_id;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun i2c->hlc_int_disable(i2c);
108*4882a593Smuzhiyun wake_up(&i2c->queue);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return IRQ_HANDLED;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
octeon_i2c_hlc_int_enable(struct octeon_i2c * i2c)113*4882a593Smuzhiyun static void octeon_i2c_hlc_int_enable(struct octeon_i2c *i2c)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun octeon_i2c_write_int(i2c, TWSI_INT_ST_EN);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
octeon_i2c_functionality(struct i2c_adapter * adap)118*4882a593Smuzhiyun static u32 octeon_i2c_functionality(struct i2c_adapter *adap)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
121*4882a593Smuzhiyun I2C_FUNC_SMBUS_READ_BLOCK_DATA | I2C_SMBUS_BLOCK_PROC_CALL;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static const struct i2c_algorithm octeon_i2c_algo = {
125*4882a593Smuzhiyun .master_xfer = octeon_i2c_xfer,
126*4882a593Smuzhiyun .functionality = octeon_i2c_functionality,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static const struct i2c_adapter octeon_i2c_ops = {
130*4882a593Smuzhiyun .owner = THIS_MODULE,
131*4882a593Smuzhiyun .name = "OCTEON adapter",
132*4882a593Smuzhiyun .algo = &octeon_i2c_algo,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
octeon_i2c_probe(struct platform_device * pdev)135*4882a593Smuzhiyun static int octeon_i2c_probe(struct platform_device *pdev)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
138*4882a593Smuzhiyun int irq, result = 0, hlc_irq = 0;
139*4882a593Smuzhiyun struct octeon_i2c *i2c;
140*4882a593Smuzhiyun bool cn78xx_style;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun cn78xx_style = of_device_is_compatible(node, "cavium,octeon-7890-twsi");
143*4882a593Smuzhiyun if (cn78xx_style) {
144*4882a593Smuzhiyun hlc_irq = platform_get_irq(pdev, 0);
145*4882a593Smuzhiyun if (hlc_irq < 0)
146*4882a593Smuzhiyun return hlc_irq;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun irq = platform_get_irq(pdev, 2);
149*4882a593Smuzhiyun if (irq < 0)
150*4882a593Smuzhiyun return irq;
151*4882a593Smuzhiyun } else {
152*4882a593Smuzhiyun /* All adaptors have an irq. */
153*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
154*4882a593Smuzhiyun if (irq < 0)
155*4882a593Smuzhiyun return irq;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
159*4882a593Smuzhiyun if (!i2c) {
160*4882a593Smuzhiyun result = -ENOMEM;
161*4882a593Smuzhiyun goto out;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun i2c->dev = &pdev->dev;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun i2c->roff.sw_twsi = 0x00;
166*4882a593Smuzhiyun i2c->roff.twsi_int = 0x10;
167*4882a593Smuzhiyun i2c->roff.sw_twsi_ext = 0x18;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun i2c->twsi_base = devm_platform_ioremap_resource(pdev, 0);
170*4882a593Smuzhiyun if (IS_ERR(i2c->twsi_base)) {
171*4882a593Smuzhiyun result = PTR_ERR(i2c->twsi_base);
172*4882a593Smuzhiyun goto out;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * "clock-rate" is a legacy binding, the official binding is
177*4882a593Smuzhiyun * "clock-frequency". Try the official one first and then
178*4882a593Smuzhiyun * fall back if it doesn't exist.
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun if (of_property_read_u32(node, "clock-frequency", &i2c->twsi_freq) &&
181*4882a593Smuzhiyun of_property_read_u32(node, "clock-rate", &i2c->twsi_freq)) {
182*4882a593Smuzhiyun dev_err(i2c->dev,
183*4882a593Smuzhiyun "no I2C 'clock-rate' or 'clock-frequency' property\n");
184*4882a593Smuzhiyun result = -ENXIO;
185*4882a593Smuzhiyun goto out;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun i2c->sys_freq = octeon_get_io_clock_rate();
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun init_waitqueue_head(&i2c->queue);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun i2c->irq = irq;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (cn78xx_style) {
195*4882a593Smuzhiyun i2c->hlc_irq = hlc_irq;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun i2c->int_enable = octeon_i2c_int_enable78;
198*4882a593Smuzhiyun i2c->int_disable = octeon_i2c_int_disable78;
199*4882a593Smuzhiyun i2c->hlc_int_enable = octeon_i2c_hlc_int_enable78;
200*4882a593Smuzhiyun i2c->hlc_int_disable = octeon_i2c_hlc_int_disable78;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun irq_set_status_flags(i2c->irq, IRQ_NOAUTOEN);
203*4882a593Smuzhiyun irq_set_status_flags(i2c->hlc_irq, IRQ_NOAUTOEN);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun result = devm_request_irq(&pdev->dev, i2c->hlc_irq,
206*4882a593Smuzhiyun octeon_i2c_hlc_isr78, 0,
207*4882a593Smuzhiyun DRV_NAME, i2c);
208*4882a593Smuzhiyun if (result < 0) {
209*4882a593Smuzhiyun dev_err(i2c->dev, "failed to attach interrupt\n");
210*4882a593Smuzhiyun goto out;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun } else {
213*4882a593Smuzhiyun i2c->int_enable = octeon_i2c_int_enable;
214*4882a593Smuzhiyun i2c->int_disable = octeon_i2c_int_disable;
215*4882a593Smuzhiyun i2c->hlc_int_enable = octeon_i2c_hlc_int_enable;
216*4882a593Smuzhiyun i2c->hlc_int_disable = octeon_i2c_int_disable;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun result = devm_request_irq(&pdev->dev, i2c->irq,
220*4882a593Smuzhiyun octeon_i2c_isr, 0, DRV_NAME, i2c);
221*4882a593Smuzhiyun if (result < 0) {
222*4882a593Smuzhiyun dev_err(i2c->dev, "failed to attach interrupt\n");
223*4882a593Smuzhiyun goto out;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (OCTEON_IS_MODEL(OCTEON_CN38XX))
227*4882a593Smuzhiyun i2c->broken_irq_check = true;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun result = octeon_i2c_init_lowlevel(i2c);
230*4882a593Smuzhiyun if (result) {
231*4882a593Smuzhiyun dev_err(i2c->dev, "init low level failed\n");
232*4882a593Smuzhiyun goto out;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun octeon_i2c_set_clock(i2c);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun i2c->adap = octeon_i2c_ops;
238*4882a593Smuzhiyun i2c->adap.timeout = msecs_to_jiffies(2);
239*4882a593Smuzhiyun i2c->adap.retries = 5;
240*4882a593Smuzhiyun i2c->adap.bus_recovery_info = &octeon_i2c_recovery_info;
241*4882a593Smuzhiyun i2c->adap.dev.parent = &pdev->dev;
242*4882a593Smuzhiyun i2c->adap.dev.of_node = node;
243*4882a593Smuzhiyun i2c_set_adapdata(&i2c->adap, i2c);
244*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun result = i2c_add_adapter(&i2c->adap);
247*4882a593Smuzhiyun if (result < 0)
248*4882a593Smuzhiyun goto out;
249*4882a593Smuzhiyun dev_info(i2c->dev, "probed\n");
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun out:
253*4882a593Smuzhiyun return result;
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun
octeon_i2c_remove(struct platform_device * pdev)256*4882a593Smuzhiyun static int octeon_i2c_remove(struct platform_device *pdev)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct octeon_i2c *i2c = platform_get_drvdata(pdev);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun i2c_del_adapter(&i2c->adap);
261*4882a593Smuzhiyun return 0;
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static const struct of_device_id octeon_i2c_match[] = {
265*4882a593Smuzhiyun { .compatible = "cavium,octeon-3860-twsi", },
266*4882a593Smuzhiyun { .compatible = "cavium,octeon-7890-twsi", },
267*4882a593Smuzhiyun {},
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, octeon_i2c_match);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun static struct platform_driver octeon_i2c_driver = {
272*4882a593Smuzhiyun .probe = octeon_i2c_probe,
273*4882a593Smuzhiyun .remove = octeon_i2c_remove,
274*4882a593Smuzhiyun .driver = {
275*4882a593Smuzhiyun .name = DRV_NAME,
276*4882a593Smuzhiyun .of_match_table = octeon_i2c_match,
277*4882a593Smuzhiyun },
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun module_platform_driver(octeon_i2c_driver);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun MODULE_AUTHOR("Michael Lawnick <michael.lawnick.ext@nsn.com>");
283*4882a593Smuzhiyun MODULE_DESCRIPTION("I2C-Bus adapter for Cavium OCTEON processors");
284*4882a593Smuzhiyun MODULE_LICENSE("GPL");
285