1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #include <linux/atomic.h>
3*4882a593Smuzhiyun #include <linux/clk.h>
4*4882a593Smuzhiyun #include <linux/delay.h>
5*4882a593Smuzhiyun #include <linux/device.h>
6*4882a593Smuzhiyun #include <linux/i2c.h>
7*4882a593Smuzhiyun #include <linux/i2c-smbus.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /* Controller command patterns */
12*4882a593Smuzhiyun #define SW_TWSI_V BIT_ULL(63) /* Valid bit */
13*4882a593Smuzhiyun #define SW_TWSI_EIA BIT_ULL(61) /* Extended internal address */
14*4882a593Smuzhiyun #define SW_TWSI_R BIT_ULL(56) /* Result or read bit */
15*4882a593Smuzhiyun #define SW_TWSI_SOVR BIT_ULL(55) /* Size override */
16*4882a593Smuzhiyun #define SW_TWSI_SIZE_SHIFT 52
17*4882a593Smuzhiyun #define SW_TWSI_ADDR_SHIFT 40
18*4882a593Smuzhiyun #define SW_TWSI_IA_SHIFT 32 /* Internal address */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Controller opcode word (bits 60:57) */
21*4882a593Smuzhiyun #define SW_TWSI_OP_SHIFT 57
22*4882a593Smuzhiyun #define SW_TWSI_OP_7 (0ULL << SW_TWSI_OP_SHIFT)
23*4882a593Smuzhiyun #define SW_TWSI_OP_7_IA (1ULL << SW_TWSI_OP_SHIFT)
24*4882a593Smuzhiyun #define SW_TWSI_OP_10 (2ULL << SW_TWSI_OP_SHIFT)
25*4882a593Smuzhiyun #define SW_TWSI_OP_10_IA (3ULL << SW_TWSI_OP_SHIFT)
26*4882a593Smuzhiyun #define SW_TWSI_OP_TWSI_CLK (4ULL << SW_TWSI_OP_SHIFT)
27*4882a593Smuzhiyun #define SW_TWSI_OP_EOP (6ULL << SW_TWSI_OP_SHIFT) /* Extended opcode */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Controller extended opcode word (bits 34:32) */
30*4882a593Smuzhiyun #define SW_TWSI_EOP_SHIFT 32
31*4882a593Smuzhiyun #define SW_TWSI_EOP_TWSI_DATA (SW_TWSI_OP_EOP | 1ULL << SW_TWSI_EOP_SHIFT)
32*4882a593Smuzhiyun #define SW_TWSI_EOP_TWSI_CTL (SW_TWSI_OP_EOP | 2ULL << SW_TWSI_EOP_SHIFT)
33*4882a593Smuzhiyun #define SW_TWSI_EOP_TWSI_CLKCTL (SW_TWSI_OP_EOP | 3ULL << SW_TWSI_EOP_SHIFT)
34*4882a593Smuzhiyun #define SW_TWSI_EOP_TWSI_STAT (SW_TWSI_OP_EOP | 3ULL << SW_TWSI_EOP_SHIFT)
35*4882a593Smuzhiyun #define SW_TWSI_EOP_TWSI_RST (SW_TWSI_OP_EOP | 7ULL << SW_TWSI_EOP_SHIFT)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Controller command and status bits */
38*4882a593Smuzhiyun #define TWSI_CTL_CE 0x80 /* High level controller enable */
39*4882a593Smuzhiyun #define TWSI_CTL_ENAB 0x40 /* Bus enable */
40*4882a593Smuzhiyun #define TWSI_CTL_STA 0x20 /* Master-mode start, HW clears when done */
41*4882a593Smuzhiyun #define TWSI_CTL_STP 0x10 /* Master-mode stop, HW clears when done */
42*4882a593Smuzhiyun #define TWSI_CTL_IFLG 0x08 /* HW event, SW writes 0 to ACK */
43*4882a593Smuzhiyun #define TWSI_CTL_AAK 0x04 /* Assert ACK */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Status values */
46*4882a593Smuzhiyun #define STAT_BUS_ERROR 0x00
47*4882a593Smuzhiyun #define STAT_START 0x08
48*4882a593Smuzhiyun #define STAT_REP_START 0x10
49*4882a593Smuzhiyun #define STAT_TXADDR_ACK 0x18
50*4882a593Smuzhiyun #define STAT_TXADDR_NAK 0x20
51*4882a593Smuzhiyun #define STAT_TXDATA_ACK 0x28
52*4882a593Smuzhiyun #define STAT_TXDATA_NAK 0x30
53*4882a593Smuzhiyun #define STAT_LOST_ARB_38 0x38
54*4882a593Smuzhiyun #define STAT_RXADDR_ACK 0x40
55*4882a593Smuzhiyun #define STAT_RXADDR_NAK 0x48
56*4882a593Smuzhiyun #define STAT_RXDATA_ACK 0x50
57*4882a593Smuzhiyun #define STAT_RXDATA_NAK 0x58
58*4882a593Smuzhiyun #define STAT_SLAVE_60 0x60
59*4882a593Smuzhiyun #define STAT_LOST_ARB_68 0x68
60*4882a593Smuzhiyun #define STAT_SLAVE_70 0x70
61*4882a593Smuzhiyun #define STAT_LOST_ARB_78 0x78
62*4882a593Smuzhiyun #define STAT_SLAVE_80 0x80
63*4882a593Smuzhiyun #define STAT_SLAVE_88 0x88
64*4882a593Smuzhiyun #define STAT_GENDATA_ACK 0x90
65*4882a593Smuzhiyun #define STAT_GENDATA_NAK 0x98
66*4882a593Smuzhiyun #define STAT_SLAVE_A0 0xA0
67*4882a593Smuzhiyun #define STAT_SLAVE_A8 0xA8
68*4882a593Smuzhiyun #define STAT_LOST_ARB_B0 0xB0
69*4882a593Smuzhiyun #define STAT_SLAVE_LOST 0xB8
70*4882a593Smuzhiyun #define STAT_SLAVE_NAK 0xC0
71*4882a593Smuzhiyun #define STAT_SLAVE_ACK 0xC8
72*4882a593Smuzhiyun #define STAT_AD2W_ACK 0xD0
73*4882a593Smuzhiyun #define STAT_AD2W_NAK 0xD8
74*4882a593Smuzhiyun #define STAT_IDLE 0xF8
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* TWSI_INT values */
77*4882a593Smuzhiyun #define TWSI_INT_ST_INT BIT_ULL(0)
78*4882a593Smuzhiyun #define TWSI_INT_TS_INT BIT_ULL(1)
79*4882a593Smuzhiyun #define TWSI_INT_CORE_INT BIT_ULL(2)
80*4882a593Smuzhiyun #define TWSI_INT_ST_EN BIT_ULL(4)
81*4882a593Smuzhiyun #define TWSI_INT_TS_EN BIT_ULL(5)
82*4882a593Smuzhiyun #define TWSI_INT_CORE_EN BIT_ULL(6)
83*4882a593Smuzhiyun #define TWSI_INT_SDA_OVR BIT_ULL(8)
84*4882a593Smuzhiyun #define TWSI_INT_SCL_OVR BIT_ULL(9)
85*4882a593Smuzhiyun #define TWSI_INT_SDA BIT_ULL(10)
86*4882a593Smuzhiyun #define TWSI_INT_SCL BIT_ULL(11)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define I2C_OCTEON_EVENT_WAIT 80 /* microseconds */
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Register offsets */
91*4882a593Smuzhiyun struct octeon_i2c_reg_offset {
92*4882a593Smuzhiyun unsigned int sw_twsi;
93*4882a593Smuzhiyun unsigned int twsi_int;
94*4882a593Smuzhiyun unsigned int sw_twsi_ext;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define SW_TWSI(x) (x->roff.sw_twsi)
98*4882a593Smuzhiyun #define TWSI_INT(x) (x->roff.twsi_int)
99*4882a593Smuzhiyun #define SW_TWSI_EXT(x) (x->roff.sw_twsi_ext)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun struct octeon_i2c {
102*4882a593Smuzhiyun wait_queue_head_t queue;
103*4882a593Smuzhiyun struct i2c_adapter adap;
104*4882a593Smuzhiyun struct octeon_i2c_reg_offset roff;
105*4882a593Smuzhiyun struct clk *clk;
106*4882a593Smuzhiyun int irq;
107*4882a593Smuzhiyun int hlc_irq; /* For cn7890 only */
108*4882a593Smuzhiyun u32 twsi_freq;
109*4882a593Smuzhiyun int sys_freq;
110*4882a593Smuzhiyun void __iomem *twsi_base;
111*4882a593Smuzhiyun struct device *dev;
112*4882a593Smuzhiyun bool hlc_enabled;
113*4882a593Smuzhiyun bool broken_irq_mode;
114*4882a593Smuzhiyun bool broken_irq_check;
115*4882a593Smuzhiyun void (*int_enable)(struct octeon_i2c *);
116*4882a593Smuzhiyun void (*int_disable)(struct octeon_i2c *);
117*4882a593Smuzhiyun void (*hlc_int_enable)(struct octeon_i2c *);
118*4882a593Smuzhiyun void (*hlc_int_disable)(struct octeon_i2c *);
119*4882a593Smuzhiyun atomic_t int_enable_cnt;
120*4882a593Smuzhiyun atomic_t hlc_int_enable_cnt;
121*4882a593Smuzhiyun struct i2c_smbus_alert_setup alert_data;
122*4882a593Smuzhiyun struct i2c_client *ara;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
octeon_i2c_writeq_flush(u64 val,void __iomem * addr)125*4882a593Smuzhiyun static inline void octeon_i2c_writeq_flush(u64 val, void __iomem *addr)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun __raw_writeq(val, addr);
128*4882a593Smuzhiyun __raw_readq(addr); /* wait for write to land */
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /**
132*4882a593Smuzhiyun * octeon_i2c_reg_write - write an I2C core register
133*4882a593Smuzhiyun * @i2c: The struct octeon_i2c
134*4882a593Smuzhiyun * @eop_reg: Register selector
135*4882a593Smuzhiyun * @data: Value to be written
136*4882a593Smuzhiyun *
137*4882a593Smuzhiyun * The I2C core registers are accessed indirectly via the SW_TWSI CSR.
138*4882a593Smuzhiyun */
octeon_i2c_reg_write(struct octeon_i2c * i2c,u64 eop_reg,u8 data)139*4882a593Smuzhiyun static inline void octeon_i2c_reg_write(struct octeon_i2c *i2c, u64 eop_reg, u8 data)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun int tries = 1000;
142*4882a593Smuzhiyun u64 tmp;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun __raw_writeq(SW_TWSI_V | eop_reg | data, i2c->twsi_base + SW_TWSI(i2c));
145*4882a593Smuzhiyun do {
146*4882a593Smuzhiyun tmp = __raw_readq(i2c->twsi_base + SW_TWSI(i2c));
147*4882a593Smuzhiyun if (--tries < 0)
148*4882a593Smuzhiyun return;
149*4882a593Smuzhiyun } while ((tmp & SW_TWSI_V) != 0);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define octeon_i2c_ctl_write(i2c, val) \
153*4882a593Smuzhiyun octeon_i2c_reg_write(i2c, SW_TWSI_EOP_TWSI_CTL, val)
154*4882a593Smuzhiyun #define octeon_i2c_data_write(i2c, val) \
155*4882a593Smuzhiyun octeon_i2c_reg_write(i2c, SW_TWSI_EOP_TWSI_DATA, val)
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /**
158*4882a593Smuzhiyun * octeon_i2c_reg_read - read lower bits of an I2C core register
159*4882a593Smuzhiyun * @i2c: The struct octeon_i2c
160*4882a593Smuzhiyun * @eop_reg: Register selector
161*4882a593Smuzhiyun *
162*4882a593Smuzhiyun * Returns the data.
163*4882a593Smuzhiyun *
164*4882a593Smuzhiyun * The I2C core registers are accessed indirectly via the SW_TWSI CSR.
165*4882a593Smuzhiyun */
octeon_i2c_reg_read(struct octeon_i2c * i2c,u64 eop_reg,int * error)166*4882a593Smuzhiyun static inline int octeon_i2c_reg_read(struct octeon_i2c *i2c, u64 eop_reg,
167*4882a593Smuzhiyun int *error)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun int tries = 1000;
170*4882a593Smuzhiyun u64 tmp;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun __raw_writeq(SW_TWSI_V | eop_reg | SW_TWSI_R, i2c->twsi_base + SW_TWSI(i2c));
173*4882a593Smuzhiyun do {
174*4882a593Smuzhiyun tmp = __raw_readq(i2c->twsi_base + SW_TWSI(i2c));
175*4882a593Smuzhiyun if (--tries < 0) {
176*4882a593Smuzhiyun /* signal that the returned data is invalid */
177*4882a593Smuzhiyun if (error)
178*4882a593Smuzhiyun *error = -EIO;
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun } while ((tmp & SW_TWSI_V) != 0);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return tmp & 0xFF;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #define octeon_i2c_ctl_read(i2c) \
187*4882a593Smuzhiyun octeon_i2c_reg_read(i2c, SW_TWSI_EOP_TWSI_CTL, NULL)
188*4882a593Smuzhiyun #define octeon_i2c_data_read(i2c, error) \
189*4882a593Smuzhiyun octeon_i2c_reg_read(i2c, SW_TWSI_EOP_TWSI_DATA, error)
190*4882a593Smuzhiyun #define octeon_i2c_stat_read(i2c) \
191*4882a593Smuzhiyun octeon_i2c_reg_read(i2c, SW_TWSI_EOP_TWSI_STAT, NULL)
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /**
194*4882a593Smuzhiyun * octeon_i2c_read_int - read the TWSI_INT register
195*4882a593Smuzhiyun * @i2c: The struct octeon_i2c
196*4882a593Smuzhiyun *
197*4882a593Smuzhiyun * Returns the value of the register.
198*4882a593Smuzhiyun */
octeon_i2c_read_int(struct octeon_i2c * i2c)199*4882a593Smuzhiyun static inline u64 octeon_i2c_read_int(struct octeon_i2c *i2c)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun return __raw_readq(i2c->twsi_base + TWSI_INT(i2c));
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /**
205*4882a593Smuzhiyun * octeon_i2c_write_int - write the TWSI_INT register
206*4882a593Smuzhiyun * @i2c: The struct octeon_i2c
207*4882a593Smuzhiyun * @data: Value to be written
208*4882a593Smuzhiyun */
octeon_i2c_write_int(struct octeon_i2c * i2c,u64 data)209*4882a593Smuzhiyun static inline void octeon_i2c_write_int(struct octeon_i2c *i2c, u64 data)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun octeon_i2c_writeq_flush(data, i2c->twsi_base + TWSI_INT(i2c));
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Prototypes */
215*4882a593Smuzhiyun irqreturn_t octeon_i2c_isr(int irq, void *dev_id);
216*4882a593Smuzhiyun int octeon_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num);
217*4882a593Smuzhiyun int octeon_i2c_init_lowlevel(struct octeon_i2c *i2c);
218*4882a593Smuzhiyun void octeon_i2c_set_clock(struct octeon_i2c *i2c);
219*4882a593Smuzhiyun extern struct i2c_bus_recovery_info octeon_i2c_recovery_info;
220